bcm43xx_main.c 110 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <net/iw_handler.h>
  35. #include "bcm43xx.h"
  36. #include "bcm43xx_main.h"
  37. #include "bcm43xx_debugfs.h"
  38. #include "bcm43xx_radio.h"
  39. #include "bcm43xx_phy.h"
  40. #include "bcm43xx_dma.h"
  41. #include "bcm43xx_pio.h"
  42. #include "bcm43xx_power.h"
  43. #include "bcm43xx_wx.h"
  44. #include "bcm43xx_ethtool.h"
  45. #include "bcm43xx_xmit.h"
  46. #include "bcm43xx_sysfs.h"
  47. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. #ifdef CONFIG_BCM947XX
  53. extern char *nvram_get(char *name);
  54. #endif
  55. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  56. static int modparam_pio;
  57. module_param_named(pio, modparam_pio, int, 0444);
  58. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  59. #elif defined(CONFIG_BCM43XX_DMA)
  60. # define modparam_pio 0
  61. #elif defined(CONFIG_BCM43XX_PIO)
  62. # define modparam_pio 1
  63. #endif
  64. static int modparam_bad_frames_preempt;
  65. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  66. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  67. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  68. module_param_named(short_retry, modparam_short_retry, int, 0444);
  69. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  70. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  71. module_param_named(long_retry, modparam_long_retry, int, 0444);
  72. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  73. static int modparam_locale = -1;
  74. module_param_named(locale, modparam_locale, int, 0444);
  75. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  76. static int modparam_noleds;
  77. module_param_named(noleds, modparam_noleds, int, 0444);
  78. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  79. #ifdef CONFIG_BCM43XX_DEBUG
  80. static char modparam_fwpostfix[64];
  81. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  82. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for debugging.");
  83. #else
  84. # define modparam_fwpostfix ""
  85. #endif /* CONFIG_BCM43XX_DEBUG*/
  86. /* If you want to debug with just a single device, enable this,
  87. * where the string is the pci device ID (as given by the kernel's
  88. * pci_name function) of the device to be used.
  89. */
  90. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  91. /* If you want to enable printing of each MMIO access, enable this. */
  92. //#define DEBUG_ENABLE_MMIO_PRINT
  93. /* If you want to enable printing of MMIO access within
  94. * ucode/pcm upload, initvals write, enable this.
  95. */
  96. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  97. /* If you want to enable printing of PCI Config Space access, enable this */
  98. //#define DEBUG_ENABLE_PCILOG
  99. /* Detailed list maintained at:
  100. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  101. */
  102. static struct pci_device_id bcm43xx_pci_tbl[] = {
  103. /* Broadcom 4303 802.11b */
  104. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  105. /* Broadcom 4307 802.11b */
  106. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  107. /* Broadcom 4318 802.11b/g */
  108. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  109. /* Broadcom 4319 802.11a/b/g */
  110. { PCI_VENDOR_ID_BROADCOM, 0x4319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  111. /* Broadcom 4306 802.11b/g */
  112. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  113. /* Broadcom 4306 802.11a */
  114. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  115. /* Broadcom 4309 802.11a/b/g */
  116. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  117. /* Broadcom 43XG 802.11b/g */
  118. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  119. #ifdef CONFIG_BCM947XX
  120. /* SB bus on BCM947xx */
  121. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  122. #endif
  123. { 0 },
  124. };
  125. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  126. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  127. {
  128. u32 status;
  129. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  130. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  131. val = swab32(val);
  132. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  133. mmiowb();
  134. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  135. }
  136. static inline
  137. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  138. u16 routing, u16 offset)
  139. {
  140. u32 control;
  141. /* "offset" is the WORD offset. */
  142. control = routing;
  143. control <<= 16;
  144. control |= offset;
  145. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  146. }
  147. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  148. u16 routing, u16 offset)
  149. {
  150. u32 ret;
  151. if (routing == BCM43xx_SHM_SHARED) {
  152. if (offset & 0x0003) {
  153. /* Unaligned access */
  154. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  155. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  156. ret <<= 16;
  157. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  158. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  159. return ret;
  160. }
  161. offset >>= 2;
  162. }
  163. bcm43xx_shm_control_word(bcm, routing, offset);
  164. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  165. return ret;
  166. }
  167. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  168. u16 routing, u16 offset)
  169. {
  170. u16 ret;
  171. if (routing == BCM43xx_SHM_SHARED) {
  172. if (offset & 0x0003) {
  173. /* Unaligned access */
  174. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  175. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  176. return ret;
  177. }
  178. offset >>= 2;
  179. }
  180. bcm43xx_shm_control_word(bcm, routing, offset);
  181. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  182. return ret;
  183. }
  184. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  185. u16 routing, u16 offset,
  186. u32 value)
  187. {
  188. if (routing == BCM43xx_SHM_SHARED) {
  189. if (offset & 0x0003) {
  190. /* Unaligned access */
  191. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  192. mmiowb();
  193. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  194. (value >> 16) & 0xffff);
  195. mmiowb();
  196. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  197. mmiowb();
  198. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  199. value & 0xffff);
  200. return;
  201. }
  202. offset >>= 2;
  203. }
  204. bcm43xx_shm_control_word(bcm, routing, offset);
  205. mmiowb();
  206. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  207. }
  208. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  209. u16 routing, u16 offset,
  210. u16 value)
  211. {
  212. if (routing == BCM43xx_SHM_SHARED) {
  213. if (offset & 0x0003) {
  214. /* Unaligned access */
  215. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  216. mmiowb();
  217. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  218. value);
  219. return;
  220. }
  221. offset >>= 2;
  222. }
  223. bcm43xx_shm_control_word(bcm, routing, offset);
  224. mmiowb();
  225. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  226. }
  227. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  228. {
  229. /* We need to be careful. As we read the TSF from multiple
  230. * registers, we should take care of register overflows.
  231. * In theory, the whole tsf read process should be atomic.
  232. * We try to be atomic here, by restaring the read process,
  233. * if any of the high registers changed (overflew).
  234. */
  235. if (bcm->current_core->rev >= 3) {
  236. u32 low, high, high2;
  237. do {
  238. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  239. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  240. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  241. } while (unlikely(high != high2));
  242. *tsf = high;
  243. *tsf <<= 32;
  244. *tsf |= low;
  245. } else {
  246. u64 tmp;
  247. u16 v0, v1, v2, v3;
  248. u16 test1, test2, test3;
  249. do {
  250. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  251. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  252. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  253. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  254. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  255. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  256. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  257. } while (v3 != test3 || v2 != test2 || v1 != test1);
  258. *tsf = v3;
  259. *tsf <<= 48;
  260. tmp = v2;
  261. tmp <<= 32;
  262. *tsf |= tmp;
  263. tmp = v1;
  264. tmp <<= 16;
  265. *tsf |= tmp;
  266. *tsf |= v0;
  267. }
  268. }
  269. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  270. {
  271. u32 status;
  272. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  273. status |= BCM43xx_SBF_TIME_UPDATE;
  274. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  275. mmiowb();
  276. /* Be careful with the in-progress timer.
  277. * First zero out the low register, so we have a full
  278. * register-overflow duration to complete the operation.
  279. */
  280. if (bcm->current_core->rev >= 3) {
  281. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  282. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  283. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  284. mmiowb();
  285. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  286. mmiowb();
  287. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  288. } else {
  289. u16 v0 = (tsf & 0x000000000000FFFFULL);
  290. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  291. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  292. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  293. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  294. mmiowb();
  295. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  296. mmiowb();
  297. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  298. mmiowb();
  299. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  300. mmiowb();
  301. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  302. }
  303. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  304. status &= ~BCM43xx_SBF_TIME_UPDATE;
  305. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  306. }
  307. static
  308. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  309. u16 offset,
  310. const u8 *mac)
  311. {
  312. u16 data;
  313. offset |= 0x0020;
  314. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  315. data = mac[0];
  316. data |= mac[1] << 8;
  317. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  318. data = mac[2];
  319. data |= mac[3] << 8;
  320. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  321. data = mac[4];
  322. data |= mac[5] << 8;
  323. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  324. }
  325. static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  326. u16 offset)
  327. {
  328. const u8 zero_addr[ETH_ALEN] = { 0 };
  329. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  330. }
  331. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  332. {
  333. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  334. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  335. u8 mac_bssid[ETH_ALEN * 2];
  336. int i;
  337. memcpy(mac_bssid, mac, ETH_ALEN);
  338. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  339. /* Write our MAC address and BSSID to template ram */
  340. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  341. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  342. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  343. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  344. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  345. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  346. }
  347. //FIXME: Well, we should probably call them from somewhere.
  348. #if 0
  349. static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  350. {
  351. /* slot_time is in usec. */
  352. if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
  353. return;
  354. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  355. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  356. }
  357. static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  358. {
  359. bcm43xx_set_slot_time(bcm, 9);
  360. }
  361. static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  362. {
  363. bcm43xx_set_slot_time(bcm, 20);
  364. }
  365. #endif
  366. /* FIXME: To get the MAC-filter working, we need to implement the
  367. * following functions (and rename them :)
  368. */
  369. #if 0
  370. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  371. {
  372. bcm43xx_mac_suspend(bcm);
  373. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  374. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  375. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  376. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  377. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  378. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  379. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  380. if (bcm->current_core->rev < 3) {
  381. bcm43xx_write16(bcm, 0x0610, 0x8000);
  382. bcm43xx_write16(bcm, 0x060E, 0x0000);
  383. } else
  384. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  385. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  386. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
  387. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  388. bcm43xx_short_slot_timing_enable(bcm);
  389. bcm43xx_mac_enable(bcm);
  390. }
  391. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  392. const u8 *mac)
  393. {
  394. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  395. bcm43xx_mac_suspend(bcm);
  396. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  397. bcm43xx_write_mac_bssid_templates(bcm);
  398. bcm43xx_mac_enable(bcm);
  399. }
  400. #endif
  401. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  402. * Returns the _previously_ enabled IRQ mask.
  403. */
  404. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  405. {
  406. u32 old_mask;
  407. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  408. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  409. return old_mask;
  410. }
  411. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  412. * Returns the _previously_ enabled IRQ mask.
  413. */
  414. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  415. {
  416. u32 old_mask;
  417. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  418. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  419. return old_mask;
  420. }
  421. /* Synchronize IRQ top- and bottom-half.
  422. * IRQs must be masked before calling this.
  423. * This must not be called with the irq_lock held.
  424. */
  425. static void bcm43xx_synchronize_irq(struct bcm43xx_private *bcm)
  426. {
  427. synchronize_irq(bcm->irq);
  428. tasklet_disable(&bcm->isr_tasklet);
  429. }
  430. /* Make sure we don't receive more data from the device. */
  431. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm, u32 *oldstate)
  432. {
  433. unsigned long flags;
  434. u32 old;
  435. bcm43xx_lock_irqonly(bcm, flags);
  436. if (unlikely(bcm43xx_status(bcm) != BCM43xx_STAT_INITIALIZED)) {
  437. bcm43xx_unlock_irqonly(bcm, flags);
  438. return -EBUSY;
  439. }
  440. old = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  441. bcm43xx_unlock_irqonly(bcm, flags);
  442. bcm43xx_synchronize_irq(bcm);
  443. if (oldstate)
  444. *oldstate = old;
  445. return 0;
  446. }
  447. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  448. {
  449. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  450. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  451. u32 radio_id;
  452. u16 manufact;
  453. u16 version;
  454. u8 revision;
  455. s8 i;
  456. if (bcm->chip_id == 0x4317) {
  457. if (bcm->chip_rev == 0x00)
  458. radio_id = 0x3205017F;
  459. else if (bcm->chip_rev == 0x01)
  460. radio_id = 0x4205017F;
  461. else
  462. radio_id = 0x5205017F;
  463. } else {
  464. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  465. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  466. radio_id <<= 16;
  467. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  468. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  469. }
  470. manufact = (radio_id & 0x00000FFF);
  471. version = (radio_id & 0x0FFFF000) >> 12;
  472. revision = (radio_id & 0xF0000000) >> 28;
  473. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  474. radio_id, manufact, version, revision);
  475. switch (phy->type) {
  476. case BCM43xx_PHYTYPE_A:
  477. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  478. goto err_unsupported_radio;
  479. break;
  480. case BCM43xx_PHYTYPE_B:
  481. if ((version & 0xFFF0) != 0x2050)
  482. goto err_unsupported_radio;
  483. break;
  484. case BCM43xx_PHYTYPE_G:
  485. if (version != 0x2050)
  486. goto err_unsupported_radio;
  487. break;
  488. }
  489. radio->manufact = manufact;
  490. radio->version = version;
  491. radio->revision = revision;
  492. /* Set default attenuation values. */
  493. radio->baseband_atten = bcm43xx_default_baseband_attenuation(bcm);
  494. radio->radio_atten = bcm43xx_default_radio_attenuation(bcm);
  495. radio->txctl1 = bcm43xx_default_txctl1(bcm);
  496. radio->txctl2 = 0xFFFF;
  497. if (phy->type == BCM43xx_PHYTYPE_A)
  498. radio->txpower_desired = bcm->sprom.maxpower_aphy;
  499. else
  500. radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  501. /* Initialize the in-memory nrssi Lookup Table. */
  502. for (i = 0; i < 64; i++)
  503. radio->nrssi_lt[i] = i;
  504. return 0;
  505. err_unsupported_radio:
  506. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  507. return -ENODEV;
  508. }
  509. static const char * bcm43xx_locale_iso(u8 locale)
  510. {
  511. /* ISO 3166-1 country codes.
  512. * Note that there aren't ISO 3166-1 codes for
  513. * all or locales. (Not all locales are countries)
  514. */
  515. switch (locale) {
  516. case BCM43xx_LOCALE_WORLD:
  517. case BCM43xx_LOCALE_ALL:
  518. return "XX";
  519. case BCM43xx_LOCALE_THAILAND:
  520. return "TH";
  521. case BCM43xx_LOCALE_ISRAEL:
  522. return "IL";
  523. case BCM43xx_LOCALE_JORDAN:
  524. return "JO";
  525. case BCM43xx_LOCALE_CHINA:
  526. return "CN";
  527. case BCM43xx_LOCALE_JAPAN:
  528. case BCM43xx_LOCALE_JAPAN_HIGH:
  529. return "JP";
  530. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  531. case BCM43xx_LOCALE_USA_LOW:
  532. return "US";
  533. case BCM43xx_LOCALE_EUROPE:
  534. return "EU";
  535. case BCM43xx_LOCALE_NONE:
  536. return " ";
  537. }
  538. assert(0);
  539. return " ";
  540. }
  541. static const char * bcm43xx_locale_string(u8 locale)
  542. {
  543. switch (locale) {
  544. case BCM43xx_LOCALE_WORLD:
  545. return "World";
  546. case BCM43xx_LOCALE_THAILAND:
  547. return "Thailand";
  548. case BCM43xx_LOCALE_ISRAEL:
  549. return "Israel";
  550. case BCM43xx_LOCALE_JORDAN:
  551. return "Jordan";
  552. case BCM43xx_LOCALE_CHINA:
  553. return "China";
  554. case BCM43xx_LOCALE_JAPAN:
  555. return "Japan";
  556. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  557. return "USA/Canada/ANZ";
  558. case BCM43xx_LOCALE_EUROPE:
  559. return "Europe";
  560. case BCM43xx_LOCALE_USA_LOW:
  561. return "USAlow";
  562. case BCM43xx_LOCALE_JAPAN_HIGH:
  563. return "JapanHigh";
  564. case BCM43xx_LOCALE_ALL:
  565. return "All";
  566. case BCM43xx_LOCALE_NONE:
  567. return "None";
  568. }
  569. assert(0);
  570. return "";
  571. }
  572. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  573. {
  574. static const u8 t[] = {
  575. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  576. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  577. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  578. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  579. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  580. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  581. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  582. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  583. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  584. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  585. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  586. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  587. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  588. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  589. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  590. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  591. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  592. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  593. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  594. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  595. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  596. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  597. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  598. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  599. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  600. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  601. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  602. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  603. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  604. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  605. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  606. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  607. };
  608. return t[crc ^ data];
  609. }
  610. static u8 bcm43xx_sprom_crc(const u16 *sprom)
  611. {
  612. int word;
  613. u8 crc = 0xFF;
  614. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  615. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  616. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  617. }
  618. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  619. crc ^= 0xFF;
  620. return crc;
  621. }
  622. int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
  623. {
  624. int i;
  625. u8 crc, expected_crc;
  626. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  627. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  628. /* CRC-8 check. */
  629. crc = bcm43xx_sprom_crc(sprom);
  630. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  631. if (crc != expected_crc) {
  632. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  633. "(0x%02X, expected: 0x%02X)\n",
  634. crc, expected_crc);
  635. return -EINVAL;
  636. }
  637. return 0;
  638. }
  639. int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
  640. {
  641. int i, err;
  642. u8 crc, expected_crc;
  643. u32 spromctl;
  644. /* CRC-8 validation of the input data. */
  645. crc = bcm43xx_sprom_crc(sprom);
  646. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  647. if (crc != expected_crc) {
  648. printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
  649. return -EINVAL;
  650. }
  651. printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  652. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
  653. if (err)
  654. goto err_ctlreg;
  655. spromctl |= 0x10; /* SPROM WRITE enable. */
  656. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  657. if (err)
  658. goto err_ctlreg;
  659. /* We must burn lots of CPU cycles here, but that does not
  660. * really matter as one does not write the SPROM every other minute...
  661. */
  662. printk(KERN_INFO PFX "[ 0%%");
  663. mdelay(500);
  664. for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
  665. if (i == 16)
  666. printk("25%%");
  667. else if (i == 32)
  668. printk("50%%");
  669. else if (i == 48)
  670. printk("75%%");
  671. else if (i % 2)
  672. printk(".");
  673. bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
  674. mmiowb();
  675. mdelay(20);
  676. }
  677. spromctl &= ~0x10; /* SPROM WRITE enable. */
  678. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  679. if (err)
  680. goto err_ctlreg;
  681. mdelay(500);
  682. printk("100%% ]\n");
  683. printk(KERN_INFO PFX "SPROM written.\n");
  684. bcm43xx_controller_restart(bcm, "SPROM update");
  685. return 0;
  686. err_ctlreg:
  687. printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  688. return -ENODEV;
  689. }
  690. static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
  691. {
  692. u16 value;
  693. u16 *sprom;
  694. #ifdef CONFIG_BCM947XX
  695. char *c;
  696. #endif
  697. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  698. GFP_KERNEL);
  699. if (!sprom) {
  700. printk(KERN_ERR PFX "sprom_extract OOM\n");
  701. return -ENOMEM;
  702. }
  703. #ifdef CONFIG_BCM947XX
  704. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  705. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  706. if ((c = nvram_get("il0macaddr")) != NULL)
  707. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  708. if ((c = nvram_get("et1macaddr")) != NULL)
  709. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  710. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  711. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  712. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  713. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  714. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  715. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  716. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  717. #else
  718. bcm43xx_sprom_read(bcm, sprom);
  719. #endif
  720. /* boardflags2 */
  721. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  722. bcm->sprom.boardflags2 = value;
  723. /* il0macaddr */
  724. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  725. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  726. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  727. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  728. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  729. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  730. /* et0macaddr */
  731. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  732. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  733. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  734. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  735. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  736. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  737. /* et1macaddr */
  738. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  739. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  740. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  741. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  742. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  743. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  744. /* ethernet phy settings */
  745. value = sprom[BCM43xx_SPROM_ETHPHY];
  746. bcm->sprom.et0phyaddr = (value & 0x001F);
  747. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  748. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  749. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  750. /* boardrev, antennas, locale */
  751. value = sprom[BCM43xx_SPROM_BOARDREV];
  752. bcm->sprom.boardrev = (value & 0x00FF);
  753. bcm->sprom.locale = (value & 0x0F00) >> 8;
  754. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  755. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  756. if (modparam_locale != -1) {
  757. if (modparam_locale >= 0 && modparam_locale <= 11) {
  758. bcm->sprom.locale = modparam_locale;
  759. printk(KERN_WARNING PFX "Operating with modified "
  760. "LocaleCode %u (%s)\n",
  761. bcm->sprom.locale,
  762. bcm43xx_locale_string(bcm->sprom.locale));
  763. } else {
  764. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  765. "invalid value. (0 - 11)\n");
  766. }
  767. }
  768. /* pa0b* */
  769. value = sprom[BCM43xx_SPROM_PA0B0];
  770. bcm->sprom.pa0b0 = value;
  771. value = sprom[BCM43xx_SPROM_PA0B1];
  772. bcm->sprom.pa0b1 = value;
  773. value = sprom[BCM43xx_SPROM_PA0B2];
  774. bcm->sprom.pa0b2 = value;
  775. /* wl0gpio* */
  776. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  777. if (value == 0x0000)
  778. value = 0xFFFF;
  779. bcm->sprom.wl0gpio0 = value & 0x00FF;
  780. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  781. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  782. if (value == 0x0000)
  783. value = 0xFFFF;
  784. bcm->sprom.wl0gpio2 = value & 0x00FF;
  785. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  786. /* maxpower */
  787. value = sprom[BCM43xx_SPROM_MAXPWR];
  788. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  789. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  790. /* pa1b* */
  791. value = sprom[BCM43xx_SPROM_PA1B0];
  792. bcm->sprom.pa1b0 = value;
  793. value = sprom[BCM43xx_SPROM_PA1B1];
  794. bcm->sprom.pa1b1 = value;
  795. value = sprom[BCM43xx_SPROM_PA1B2];
  796. bcm->sprom.pa1b2 = value;
  797. /* idle tssi target */
  798. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  799. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  800. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  801. /* boardflags */
  802. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  803. if (value == 0xFFFF)
  804. value = 0x0000;
  805. bcm->sprom.boardflags = value;
  806. /* boardflags workarounds */
  807. if (bcm->board_vendor == PCI_VENDOR_ID_DELL &&
  808. bcm->chip_id == 0x4301 &&
  809. bcm->board_revision == 0x74)
  810. bcm->sprom.boardflags |= BCM43xx_BFL_BTCOEXIST;
  811. if (bcm->board_vendor == PCI_VENDOR_ID_APPLE &&
  812. bcm->board_type == 0x4E &&
  813. bcm->board_revision > 0x40)
  814. bcm->sprom.boardflags |= BCM43xx_BFL_PACTRL;
  815. /* antenna gain */
  816. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  817. if (value == 0x0000 || value == 0xFFFF)
  818. value = 0x0202;
  819. /* convert values to Q5.2 */
  820. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  821. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  822. kfree(sprom);
  823. return 0;
  824. }
  825. static int bcm43xx_geo_init(struct bcm43xx_private *bcm)
  826. {
  827. struct ieee80211_geo *geo;
  828. struct ieee80211_channel *chan;
  829. int have_a = 0, have_bg = 0;
  830. int i;
  831. u8 channel;
  832. struct bcm43xx_phyinfo *phy;
  833. const char *iso_country;
  834. geo = kzalloc(sizeof(*geo), GFP_KERNEL);
  835. if (!geo)
  836. return -ENOMEM;
  837. for (i = 0; i < bcm->nr_80211_available; i++) {
  838. phy = &(bcm->core_80211_ext[i].phy);
  839. switch (phy->type) {
  840. case BCM43xx_PHYTYPE_B:
  841. case BCM43xx_PHYTYPE_G:
  842. have_bg = 1;
  843. break;
  844. case BCM43xx_PHYTYPE_A:
  845. have_a = 1;
  846. break;
  847. default:
  848. assert(0);
  849. }
  850. }
  851. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  852. if (have_a) {
  853. for (i = 0, channel = IEEE80211_52GHZ_MIN_CHANNEL;
  854. channel <= IEEE80211_52GHZ_MAX_CHANNEL; channel++) {
  855. chan = &geo->a[i++];
  856. chan->freq = bcm43xx_channel_to_freq_a(channel);
  857. chan->channel = channel;
  858. }
  859. geo->a_channels = i;
  860. }
  861. if (have_bg) {
  862. for (i = 0, channel = IEEE80211_24GHZ_MIN_CHANNEL;
  863. channel <= IEEE80211_24GHZ_MAX_CHANNEL; channel++) {
  864. chan = &geo->bg[i++];
  865. chan->freq = bcm43xx_channel_to_freq_bg(channel);
  866. chan->channel = channel;
  867. }
  868. geo->bg_channels = i;
  869. }
  870. memcpy(geo->name, iso_country, 2);
  871. if (0 /*TODO: Outdoor use only */)
  872. geo->name[2] = 'O';
  873. else if (0 /*TODO: Indoor use only */)
  874. geo->name[2] = 'I';
  875. else
  876. geo->name[2] = ' ';
  877. geo->name[3] = '\0';
  878. ieee80211_set_geo(bcm->ieee, geo);
  879. kfree(geo);
  880. return 0;
  881. }
  882. /* DummyTransmission function, as documented on
  883. * http://bcm-specs.sipsolutions.net/DummyTransmission
  884. */
  885. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  886. {
  887. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  888. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  889. unsigned int i, max_loop;
  890. u16 value = 0;
  891. u32 buffer[5] = {
  892. 0x00000000,
  893. 0x0000D400,
  894. 0x00000000,
  895. 0x00000001,
  896. 0x00000000,
  897. };
  898. switch (phy->type) {
  899. case BCM43xx_PHYTYPE_A:
  900. max_loop = 0x1E;
  901. buffer[0] = 0xCC010200;
  902. break;
  903. case BCM43xx_PHYTYPE_B:
  904. case BCM43xx_PHYTYPE_G:
  905. max_loop = 0xFA;
  906. buffer[0] = 0x6E840B00;
  907. break;
  908. default:
  909. assert(0);
  910. return;
  911. }
  912. for (i = 0; i < 5; i++)
  913. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  914. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  915. bcm43xx_write16(bcm, 0x0568, 0x0000);
  916. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  917. bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  918. bcm43xx_write16(bcm, 0x0508, 0x0000);
  919. bcm43xx_write16(bcm, 0x050A, 0x0000);
  920. bcm43xx_write16(bcm, 0x054C, 0x0000);
  921. bcm43xx_write16(bcm, 0x056A, 0x0014);
  922. bcm43xx_write16(bcm, 0x0568, 0x0826);
  923. bcm43xx_write16(bcm, 0x0500, 0x0000);
  924. bcm43xx_write16(bcm, 0x0502, 0x0030);
  925. if (radio->version == 0x2050 && radio->revision <= 0x5)
  926. bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
  927. for (i = 0x00; i < max_loop; i++) {
  928. value = bcm43xx_read16(bcm, 0x050E);
  929. if (value & 0x0080)
  930. break;
  931. udelay(10);
  932. }
  933. for (i = 0x00; i < 0x0A; i++) {
  934. value = bcm43xx_read16(bcm, 0x050E);
  935. if (value & 0x0400)
  936. break;
  937. udelay(10);
  938. }
  939. for (i = 0x00; i < 0x0A; i++) {
  940. value = bcm43xx_read16(bcm, 0x0690);
  941. if (!(value & 0x0100))
  942. break;
  943. udelay(10);
  944. }
  945. if (radio->version == 0x2050 && radio->revision <= 0x5)
  946. bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
  947. }
  948. static void key_write(struct bcm43xx_private *bcm,
  949. u8 index, u8 algorithm, const u16 *key)
  950. {
  951. unsigned int i, basic_wep = 0;
  952. u32 offset;
  953. u16 value;
  954. /* Write associated key information */
  955. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  956. ((index << 4) | (algorithm & 0x0F)));
  957. /* The first 4 WEP keys need extra love */
  958. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  959. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  960. basic_wep = 1;
  961. /* Write key payload, 8 little endian words */
  962. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  963. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  964. value = cpu_to_le16(key[i]);
  965. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  966. offset + (i * 2), value);
  967. if (!basic_wep)
  968. continue;
  969. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  970. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  971. value);
  972. }
  973. }
  974. static void keymac_write(struct bcm43xx_private *bcm,
  975. u8 index, const u32 *addr)
  976. {
  977. /* for keys 0-3 there is no associated mac address */
  978. if (index < 4)
  979. return;
  980. index -= 4;
  981. if (bcm->current_core->rev >= 5) {
  982. bcm43xx_shm_write32(bcm,
  983. BCM43xx_SHM_HWMAC,
  984. index * 2,
  985. cpu_to_be32(*addr));
  986. bcm43xx_shm_write16(bcm,
  987. BCM43xx_SHM_HWMAC,
  988. (index * 2) + 1,
  989. cpu_to_be16(*((u16 *)(addr + 1))));
  990. } else {
  991. if (index < 8) {
  992. TODO(); /* Put them in the macaddress filter */
  993. } else {
  994. TODO();
  995. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  996. Keep in mind to update the count of keymacs in 0x003E as well! */
  997. }
  998. }
  999. }
  1000. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  1001. u8 index, u8 algorithm,
  1002. const u8 *_key, int key_len,
  1003. const u8 *mac_addr)
  1004. {
  1005. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  1006. if (index >= ARRAY_SIZE(bcm->key))
  1007. return -EINVAL;
  1008. if (key_len > ARRAY_SIZE(key))
  1009. return -EINVAL;
  1010. if (algorithm < 1 || algorithm > 5)
  1011. return -EINVAL;
  1012. memcpy(key, _key, key_len);
  1013. key_write(bcm, index, algorithm, (const u16 *)key);
  1014. keymac_write(bcm, index, (const u32 *)mac_addr);
  1015. bcm->key[index].algorithm = algorithm;
  1016. return 0;
  1017. }
  1018. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  1019. {
  1020. static const u32 zero_mac[2] = { 0 };
  1021. unsigned int i,j, nr_keys = 54;
  1022. u16 offset;
  1023. if (bcm->current_core->rev < 5)
  1024. nr_keys = 16;
  1025. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1026. for (i = 0; i < nr_keys; i++) {
  1027. bcm->key[i].enabled = 0;
  1028. /* returns for i < 4 immediately */
  1029. keymac_write(bcm, i, zero_mac);
  1030. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1031. 0x100 + (i * 2), 0x0000);
  1032. for (j = 0; j < 8; j++) {
  1033. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1034. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1035. offset, 0x0000);
  1036. }
  1037. }
  1038. dprintk(KERN_INFO PFX "Keys cleared\n");
  1039. }
  1040. /* Lowlevel core-switch function. This is only to be used in
  1041. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1042. */
  1043. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1044. {
  1045. int err;
  1046. int attempts = 0;
  1047. u32 current_core;
  1048. assert(core >= 0);
  1049. while (1) {
  1050. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1051. (core * 0x1000) + 0x18000000);
  1052. if (unlikely(err))
  1053. goto error;
  1054. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1055. &current_core);
  1056. if (unlikely(err))
  1057. goto error;
  1058. current_core = (current_core - 0x18000000) / 0x1000;
  1059. if (current_core == core)
  1060. break;
  1061. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
  1062. goto error;
  1063. udelay(10);
  1064. }
  1065. #ifdef CONFIG_BCM947XX
  1066. if (bcm->pci_dev->bus->number == 0)
  1067. bcm->current_core_offset = 0x1000 * core;
  1068. else
  1069. bcm->current_core_offset = 0;
  1070. #endif
  1071. return 0;
  1072. error:
  1073. printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
  1074. return -ENODEV;
  1075. }
  1076. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1077. {
  1078. int err;
  1079. if (unlikely(!new_core))
  1080. return 0;
  1081. if (!new_core->available)
  1082. return -ENODEV;
  1083. if (bcm->current_core == new_core)
  1084. return 0;
  1085. err = _switch_core(bcm, new_core->index);
  1086. if (unlikely(err))
  1087. goto out;
  1088. bcm->current_core = new_core;
  1089. bcm->current_80211_core_idx = -1;
  1090. if (new_core->id == BCM43xx_COREID_80211)
  1091. bcm->current_80211_core_idx = (int)(new_core - &(bcm->core_80211[0]));
  1092. out:
  1093. return err;
  1094. }
  1095. static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1096. {
  1097. u32 value;
  1098. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1099. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1100. | BCM43xx_SBTMSTATELOW_REJECT;
  1101. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1102. }
  1103. /* disable current core */
  1104. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1105. {
  1106. u32 sbtmstatelow;
  1107. u32 sbtmstatehigh;
  1108. int i;
  1109. /* fetch sbtmstatelow from core information registers */
  1110. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1111. /* core is already in reset */
  1112. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1113. goto out;
  1114. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1115. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1116. BCM43xx_SBTMSTATELOW_REJECT;
  1117. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1118. for (i = 0; i < 1000; i++) {
  1119. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1120. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1121. i = -1;
  1122. break;
  1123. }
  1124. udelay(10);
  1125. }
  1126. if (i != -1) {
  1127. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1128. return -EBUSY;
  1129. }
  1130. for (i = 0; i < 1000; i++) {
  1131. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1132. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1133. i = -1;
  1134. break;
  1135. }
  1136. udelay(10);
  1137. }
  1138. if (i != -1) {
  1139. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1140. return -EBUSY;
  1141. }
  1142. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1143. BCM43xx_SBTMSTATELOW_REJECT |
  1144. BCM43xx_SBTMSTATELOW_RESET |
  1145. BCM43xx_SBTMSTATELOW_CLOCK |
  1146. core_flags;
  1147. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1148. udelay(10);
  1149. }
  1150. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1151. BCM43xx_SBTMSTATELOW_REJECT |
  1152. core_flags;
  1153. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1154. out:
  1155. bcm->current_core->enabled = 0;
  1156. return 0;
  1157. }
  1158. /* enable (reset) current core */
  1159. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1160. {
  1161. u32 sbtmstatelow;
  1162. u32 sbtmstatehigh;
  1163. u32 sbimstate;
  1164. int err;
  1165. err = bcm43xx_core_disable(bcm, core_flags);
  1166. if (err)
  1167. goto out;
  1168. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1169. BCM43xx_SBTMSTATELOW_RESET |
  1170. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1171. core_flags;
  1172. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1173. udelay(1);
  1174. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1175. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1176. sbtmstatehigh = 0x00000000;
  1177. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1178. }
  1179. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1180. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1181. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1182. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1183. }
  1184. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1185. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1186. core_flags;
  1187. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1188. udelay(1);
  1189. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1190. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1191. udelay(1);
  1192. bcm->current_core->enabled = 1;
  1193. assert(err == 0);
  1194. out:
  1195. return err;
  1196. }
  1197. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1198. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1199. {
  1200. u32 flags = 0x00040000;
  1201. if ((bcm43xx_core_enabled(bcm)) &&
  1202. !bcm43xx_using_pio(bcm)) {
  1203. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1204. #ifndef CONFIG_BCM947XX
  1205. /* reset all used DMA controllers. */
  1206. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1207. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1208. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1209. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1210. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1211. if (bcm->current_core->rev < 5)
  1212. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1213. #endif
  1214. }
  1215. if (bcm43xx_status(bcm) == BCM43xx_STAT_SHUTTINGDOWN) {
  1216. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1217. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1218. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1219. } else {
  1220. if (connect_phy)
  1221. flags |= 0x20000000;
  1222. bcm43xx_phy_connect(bcm, connect_phy);
  1223. bcm43xx_core_enable(bcm, flags);
  1224. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1225. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1226. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1227. | BCM43xx_SBF_400);
  1228. }
  1229. }
  1230. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1231. {
  1232. bcm43xx_radio_turn_off(bcm);
  1233. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1234. bcm43xx_core_disable(bcm, 0);
  1235. }
  1236. /* Mark the current 80211 core inactive.
  1237. * "active_80211_core" is the other 80211 core, which is used.
  1238. */
  1239. static int bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm,
  1240. struct bcm43xx_coreinfo *active_80211_core)
  1241. {
  1242. u32 sbtmstatelow;
  1243. struct bcm43xx_coreinfo *old_core;
  1244. int err = 0;
  1245. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1246. bcm43xx_radio_turn_off(bcm);
  1247. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1248. sbtmstatelow &= ~0x200a0000;
  1249. sbtmstatelow |= 0xa0000;
  1250. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1251. udelay(1);
  1252. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1253. sbtmstatelow &= ~0xa0000;
  1254. sbtmstatelow |= 0x80000;
  1255. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1256. udelay(1);
  1257. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G) {
  1258. old_core = bcm->current_core;
  1259. err = bcm43xx_switch_core(bcm, active_80211_core);
  1260. if (err)
  1261. goto out;
  1262. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1263. sbtmstatelow &= ~0x20000000;
  1264. sbtmstatelow |= 0x20000000;
  1265. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1266. err = bcm43xx_switch_core(bcm, old_core);
  1267. }
  1268. out:
  1269. return err;
  1270. }
  1271. static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1272. {
  1273. u32 v0, v1;
  1274. u16 tmp;
  1275. struct bcm43xx_xmitstatus stat;
  1276. while (1) {
  1277. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1278. if (!v0)
  1279. break;
  1280. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1281. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1282. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1283. stat.flags = tmp & 0xFF;
  1284. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1285. stat.cnt2 = (tmp & 0xF000) >> 12;
  1286. stat.seq = (u16)(v1 & 0xFFFF);
  1287. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1288. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1289. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1290. continue;
  1291. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1292. //TODO: packet was not acked (was lost)
  1293. }
  1294. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1295. if (bcm43xx_using_pio(bcm))
  1296. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1297. else
  1298. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1299. }
  1300. }
  1301. static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1302. {
  1303. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1304. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1305. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1306. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1307. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1308. assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
  1309. }
  1310. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1311. {
  1312. /* Top half of Link Quality calculation. */
  1313. if (bcm->noisecalc.calculation_running)
  1314. return;
  1315. bcm->noisecalc.core_at_start = bcm->current_core;
  1316. bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
  1317. bcm->noisecalc.calculation_running = 1;
  1318. bcm->noisecalc.nr_samples = 0;
  1319. bcm43xx_generate_noise_sample(bcm);
  1320. }
  1321. static void handle_irq_noise(struct bcm43xx_private *bcm)
  1322. {
  1323. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  1324. u16 tmp;
  1325. u8 noise[4];
  1326. u8 i, j;
  1327. s32 average;
  1328. /* Bottom half of Link Quality calculation. */
  1329. assert(bcm->noisecalc.calculation_running);
  1330. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1331. bcm->noisecalc.channel_at_start != radio->channel)
  1332. goto drop_calculation;
  1333. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1334. noise[0] = (tmp & 0x00FF);
  1335. noise[1] = (tmp & 0xFF00) >> 8;
  1336. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1337. noise[2] = (tmp & 0x00FF);
  1338. noise[3] = (tmp & 0xFF00) >> 8;
  1339. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1340. noise[2] == 0x7F || noise[3] == 0x7F)
  1341. goto generate_new;
  1342. /* Get the noise samples. */
  1343. assert(bcm->noisecalc.nr_samples <= 8);
  1344. i = bcm->noisecalc.nr_samples;
  1345. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1346. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1347. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1348. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1349. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1350. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1351. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1352. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1353. bcm->noisecalc.nr_samples++;
  1354. if (bcm->noisecalc.nr_samples == 8) {
  1355. /* Calculate the Link Quality by the noise samples. */
  1356. average = 0;
  1357. for (i = 0; i < 8; i++) {
  1358. for (j = 0; j < 4; j++)
  1359. average += bcm->noisecalc.samples[i][j];
  1360. }
  1361. average /= (8 * 4);
  1362. average *= 125;
  1363. average += 64;
  1364. average /= 128;
  1365. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1366. tmp = (tmp / 128) & 0x1F;
  1367. if (tmp >= 8)
  1368. average += 2;
  1369. else
  1370. average -= 25;
  1371. if (tmp == 8)
  1372. average -= 72;
  1373. else
  1374. average -= 48;
  1375. /* FIXME: This is wrong, but people want fancy stats. well... */
  1376. bcm->stats.noise = average;
  1377. if (average > -65)
  1378. bcm->stats.link_quality = 0;
  1379. else if (average > -75)
  1380. bcm->stats.link_quality = 1;
  1381. else if (average > -85)
  1382. bcm->stats.link_quality = 2;
  1383. else
  1384. bcm->stats.link_quality = 3;
  1385. // dprintk(KERN_INFO PFX "Link Quality: %u (avg was %d)\n", bcm->stats.link_quality, average);
  1386. drop_calculation:
  1387. bcm->noisecalc.calculation_running = 0;
  1388. return;
  1389. }
  1390. generate_new:
  1391. bcm43xx_generate_noise_sample(bcm);
  1392. }
  1393. static void handle_irq_ps(struct bcm43xx_private *bcm)
  1394. {
  1395. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1396. ///TODO: PS TBTT
  1397. } else {
  1398. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1399. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1400. }
  1401. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1402. bcm->reg124_set_0x4 = 1;
  1403. //FIXME else set to false?
  1404. }
  1405. static void handle_irq_reg124(struct bcm43xx_private *bcm)
  1406. {
  1407. if (!bcm->reg124_set_0x4)
  1408. return;
  1409. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1410. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1411. | 0x4);
  1412. //FIXME: reset reg124_set_0x4 to false?
  1413. }
  1414. static void handle_irq_pmq(struct bcm43xx_private *bcm)
  1415. {
  1416. u32 tmp;
  1417. //TODO: AP mode.
  1418. while (1) {
  1419. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1420. if (!(tmp & 0x00000008))
  1421. break;
  1422. }
  1423. /* 16bit write is odd, but correct. */
  1424. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1425. }
  1426. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1427. u16 ram_offset, u16 shm_size_offset)
  1428. {
  1429. u32 value;
  1430. u16 size = 0;
  1431. /* Timestamp. */
  1432. //FIXME: assumption: The chip sets the timestamp
  1433. value = 0;
  1434. bcm43xx_ram_write(bcm, ram_offset++, value);
  1435. bcm43xx_ram_write(bcm, ram_offset++, value);
  1436. size += 8;
  1437. /* Beacon Interval / Capability Information */
  1438. value = 0x0000;//FIXME: Which interval?
  1439. value |= (1 << 0) << 16; /* ESS */
  1440. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1441. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1442. if (!bcm->ieee->open_wep)
  1443. value |= (1 << 4) << 16; /* Privacy */
  1444. bcm43xx_ram_write(bcm, ram_offset++, value);
  1445. size += 4;
  1446. /* SSID */
  1447. //TODO
  1448. /* FH Parameter Set */
  1449. //TODO
  1450. /* DS Parameter Set */
  1451. //TODO
  1452. /* CF Parameter Set */
  1453. //TODO
  1454. /* TIM */
  1455. //TODO
  1456. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1457. }
  1458. static void handle_irq_beacon(struct bcm43xx_private *bcm)
  1459. {
  1460. u32 status;
  1461. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1462. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1463. if ((status & 0x1) && (status & 0x2)) {
  1464. /* ACK beacon IRQ. */
  1465. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1466. BCM43xx_IRQ_BEACON);
  1467. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1468. return;
  1469. }
  1470. if (!(status & 0x1)) {
  1471. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1472. status |= 0x1;
  1473. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1474. }
  1475. if (!(status & 0x2)) {
  1476. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1477. status |= 0x2;
  1478. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1479. }
  1480. }
  1481. /* Interrupt handler bottom-half */
  1482. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1483. {
  1484. u32 reason;
  1485. u32 dma_reason[4];
  1486. int activity = 0;
  1487. unsigned long flags;
  1488. #ifdef CONFIG_BCM43XX_DEBUG
  1489. u32 _handled = 0x00000000;
  1490. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1491. #else
  1492. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1493. #endif /* CONFIG_BCM43XX_DEBUG*/
  1494. bcm43xx_lock_irqonly(bcm, flags);
  1495. reason = bcm->irq_reason;
  1496. dma_reason[0] = bcm->dma_reason[0];
  1497. dma_reason[1] = bcm->dma_reason[1];
  1498. dma_reason[2] = bcm->dma_reason[2];
  1499. dma_reason[3] = bcm->dma_reason[3];
  1500. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1501. /* TX error. We get this when Template Ram is written in wrong endianess
  1502. * in dummy_tx(). We also get this if something is wrong with the TX header
  1503. * on DMA or PIO queues.
  1504. * Maybe we get this in other error conditions, too.
  1505. */
  1506. printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
  1507. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1508. }
  1509. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_FATALMASK) |
  1510. (dma_reason[1] & BCM43xx_DMAIRQ_FATALMASK) |
  1511. (dma_reason[2] & BCM43xx_DMAIRQ_FATALMASK) |
  1512. (dma_reason[3] & BCM43xx_DMAIRQ_FATALMASK))) {
  1513. printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
  1514. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1515. dma_reason[0], dma_reason[1],
  1516. dma_reason[2], dma_reason[3]);
  1517. bcm43xx_controller_restart(bcm, "DMA error");
  1518. mmiowb();
  1519. bcm43xx_unlock_irqonly(bcm, flags);
  1520. return;
  1521. }
  1522. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1523. (dma_reason[1] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1524. (dma_reason[2] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1525. (dma_reason[3] & BCM43xx_DMAIRQ_NONFATALMASK))) {
  1526. printkl(KERN_ERR PFX "DMA error: "
  1527. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1528. dma_reason[0], dma_reason[1],
  1529. dma_reason[2], dma_reason[3]);
  1530. }
  1531. if (reason & BCM43xx_IRQ_PS) {
  1532. handle_irq_ps(bcm);
  1533. bcmirq_handled(BCM43xx_IRQ_PS);
  1534. }
  1535. if (reason & BCM43xx_IRQ_REG124) {
  1536. handle_irq_reg124(bcm);
  1537. bcmirq_handled(BCM43xx_IRQ_REG124);
  1538. }
  1539. if (reason & BCM43xx_IRQ_BEACON) {
  1540. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1541. handle_irq_beacon(bcm);
  1542. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1543. }
  1544. if (reason & BCM43xx_IRQ_PMQ) {
  1545. handle_irq_pmq(bcm);
  1546. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1547. }
  1548. if (reason & BCM43xx_IRQ_SCAN) {
  1549. /*TODO*/
  1550. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1551. }
  1552. if (reason & BCM43xx_IRQ_NOISE) {
  1553. handle_irq_noise(bcm);
  1554. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1555. }
  1556. /* Check the DMA reason registers for received data. */
  1557. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1558. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1559. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1560. if (bcm43xx_using_pio(bcm))
  1561. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
  1562. else
  1563. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
  1564. /* We intentionally don't set "activity" to 1, here. */
  1565. }
  1566. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1567. if (bcm43xx_using_pio(bcm))
  1568. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
  1569. else
  1570. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring1);
  1571. activity = 1;
  1572. }
  1573. bcmirq_handled(BCM43xx_IRQ_RX);
  1574. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1575. handle_irq_transmit_status(bcm);
  1576. activity = 1;
  1577. //TODO: In AP mode, this also causes sending of powersave responses.
  1578. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1579. }
  1580. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1581. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1582. #ifdef CONFIG_BCM43XX_DEBUG
  1583. if (unlikely(reason & ~_handled)) {
  1584. printkl(KERN_WARNING PFX
  1585. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1586. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1587. reason, (reason & ~_handled),
  1588. dma_reason[0], dma_reason[1],
  1589. dma_reason[2], dma_reason[3]);
  1590. }
  1591. #endif
  1592. #undef bcmirq_handled
  1593. if (!modparam_noleds)
  1594. bcm43xx_leds_update(bcm, activity);
  1595. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1596. mmiowb();
  1597. bcm43xx_unlock_irqonly(bcm, flags);
  1598. }
  1599. static void pio_irq_workaround(struct bcm43xx_private *bcm,
  1600. u16 base, int queueidx)
  1601. {
  1602. u16 rxctl;
  1603. rxctl = bcm43xx_read16(bcm, base + BCM43xx_PIO_RXCTL);
  1604. if (rxctl & BCM43xx_PIO_RXCTL_DATAAVAILABLE)
  1605. bcm->dma_reason[queueidx] |= BCM43xx_DMAIRQ_RX_DONE;
  1606. else
  1607. bcm->dma_reason[queueidx] &= ~BCM43xx_DMAIRQ_RX_DONE;
  1608. }
  1609. static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm, u32 reason)
  1610. {
  1611. if (bcm43xx_using_pio(bcm) &&
  1612. (bcm->current_core->rev < 3) &&
  1613. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1614. /* Apply a PIO specific workaround to the dma_reasons */
  1615. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO1_BASE, 0);
  1616. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO2_BASE, 1);
  1617. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO3_BASE, 2);
  1618. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO4_BASE, 3);
  1619. }
  1620. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, reason);
  1621. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1622. bcm->dma_reason[0]);
  1623. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1624. bcm->dma_reason[1]);
  1625. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1626. bcm->dma_reason[2]);
  1627. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1628. bcm->dma_reason[3]);
  1629. }
  1630. /* Interrupt handler top-half */
  1631. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id, struct pt_regs *regs)
  1632. {
  1633. irqreturn_t ret = IRQ_HANDLED;
  1634. struct bcm43xx_private *bcm = dev_id;
  1635. u32 reason;
  1636. if (!bcm)
  1637. return IRQ_NONE;
  1638. spin_lock(&bcm->irq_lock);
  1639. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1640. if (reason == 0xffffffff) {
  1641. /* irq not for us (shared irq) */
  1642. ret = IRQ_NONE;
  1643. goto out;
  1644. }
  1645. reason &= bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1646. if (!reason)
  1647. goto out;
  1648. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1649. & 0x0001dc00;
  1650. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1651. & 0x0000dc00;
  1652. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1653. & 0x0000dc00;
  1654. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1655. & 0x0001dc00;
  1656. bcm43xx_interrupt_ack(bcm, reason);
  1657. /* Only accept IRQs, if we are initialized properly.
  1658. * This avoids an RX race while initializing.
  1659. * We should probably not enable IRQs before we are initialized
  1660. * completely, but some careful work is needed to fix this. I think it
  1661. * is best to stay with this cheap workaround for now... .
  1662. */
  1663. if (likely(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED)) {
  1664. /* disable all IRQs. They are enabled again in the bottom half. */
  1665. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1666. /* save the reason code and call our bottom half. */
  1667. bcm->irq_reason = reason;
  1668. tasklet_schedule(&bcm->isr_tasklet);
  1669. }
  1670. out:
  1671. mmiowb();
  1672. spin_unlock(&bcm->irq_lock);
  1673. return ret;
  1674. }
  1675. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1676. {
  1677. if (bcm->firmware_norelease && !force)
  1678. return; /* Suspending or controller reset. */
  1679. release_firmware(bcm->ucode);
  1680. bcm->ucode = NULL;
  1681. release_firmware(bcm->pcm);
  1682. bcm->pcm = NULL;
  1683. release_firmware(bcm->initvals0);
  1684. bcm->initvals0 = NULL;
  1685. release_firmware(bcm->initvals1);
  1686. bcm->initvals1 = NULL;
  1687. }
  1688. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1689. {
  1690. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1691. u8 rev = bcm->current_core->rev;
  1692. int err = 0;
  1693. int nr;
  1694. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1695. if (!bcm->ucode) {
  1696. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1697. (rev >= 5 ? 5 : rev),
  1698. modparam_fwpostfix);
  1699. err = request_firmware(&bcm->ucode, buf, &bcm->pci_dev->dev);
  1700. if (err) {
  1701. printk(KERN_ERR PFX
  1702. "Error: Microcode \"%s\" not available or load failed.\n",
  1703. buf);
  1704. goto error;
  1705. }
  1706. }
  1707. if (!bcm->pcm) {
  1708. snprintf(buf, ARRAY_SIZE(buf),
  1709. "bcm43xx_pcm%d%s.fw",
  1710. (rev < 5 ? 4 : 5),
  1711. modparam_fwpostfix);
  1712. err = request_firmware(&bcm->pcm, buf, &bcm->pci_dev->dev);
  1713. if (err) {
  1714. printk(KERN_ERR PFX
  1715. "Error: PCM \"%s\" not available or load failed.\n",
  1716. buf);
  1717. goto error;
  1718. }
  1719. }
  1720. if (!bcm->initvals0) {
  1721. if (rev == 2 || rev == 4) {
  1722. switch (phy->type) {
  1723. case BCM43xx_PHYTYPE_A:
  1724. nr = 3;
  1725. break;
  1726. case BCM43xx_PHYTYPE_B:
  1727. case BCM43xx_PHYTYPE_G:
  1728. nr = 1;
  1729. break;
  1730. default:
  1731. goto err_noinitval;
  1732. }
  1733. } else if (rev >= 5) {
  1734. switch (phy->type) {
  1735. case BCM43xx_PHYTYPE_A:
  1736. nr = 7;
  1737. break;
  1738. case BCM43xx_PHYTYPE_B:
  1739. case BCM43xx_PHYTYPE_G:
  1740. nr = 5;
  1741. break;
  1742. default:
  1743. goto err_noinitval;
  1744. }
  1745. } else
  1746. goto err_noinitval;
  1747. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1748. nr, modparam_fwpostfix);
  1749. err = request_firmware(&bcm->initvals0, buf, &bcm->pci_dev->dev);
  1750. if (err) {
  1751. printk(KERN_ERR PFX
  1752. "Error: InitVals \"%s\" not available or load failed.\n",
  1753. buf);
  1754. goto error;
  1755. }
  1756. if (bcm->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1757. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1758. goto error;
  1759. }
  1760. }
  1761. if (!bcm->initvals1) {
  1762. if (rev >= 5) {
  1763. u32 sbtmstatehigh;
  1764. switch (phy->type) {
  1765. case BCM43xx_PHYTYPE_A:
  1766. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1767. if (sbtmstatehigh & 0x00010000)
  1768. nr = 9;
  1769. else
  1770. nr = 10;
  1771. break;
  1772. case BCM43xx_PHYTYPE_B:
  1773. case BCM43xx_PHYTYPE_G:
  1774. nr = 6;
  1775. break;
  1776. default:
  1777. goto err_noinitval;
  1778. }
  1779. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1780. nr, modparam_fwpostfix);
  1781. err = request_firmware(&bcm->initvals1, buf, &bcm->pci_dev->dev);
  1782. if (err) {
  1783. printk(KERN_ERR PFX
  1784. "Error: InitVals \"%s\" not available or load failed.\n",
  1785. buf);
  1786. goto error;
  1787. }
  1788. if (bcm->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1789. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1790. goto error;
  1791. }
  1792. }
  1793. }
  1794. out:
  1795. return err;
  1796. error:
  1797. bcm43xx_release_firmware(bcm, 1);
  1798. goto out;
  1799. err_noinitval:
  1800. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1801. err = -ENOENT;
  1802. goto error;
  1803. }
  1804. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1805. {
  1806. const u32 *data;
  1807. unsigned int i, len;
  1808. /* Upload Microcode. */
  1809. data = (u32 *)(bcm->ucode->data);
  1810. len = bcm->ucode->size / sizeof(u32);
  1811. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1812. for (i = 0; i < len; i++) {
  1813. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1814. be32_to_cpu(data[i]));
  1815. udelay(10);
  1816. }
  1817. /* Upload PCM data. */
  1818. data = (u32 *)(bcm->pcm->data);
  1819. len = bcm->pcm->size / sizeof(u32);
  1820. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1821. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1822. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1823. for (i = 0; i < len; i++) {
  1824. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1825. be32_to_cpu(data[i]));
  1826. udelay(10);
  1827. }
  1828. }
  1829. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1830. const struct bcm43xx_initval *data,
  1831. const unsigned int len)
  1832. {
  1833. u16 offset, size;
  1834. u32 value;
  1835. unsigned int i;
  1836. for (i = 0; i < len; i++) {
  1837. offset = be16_to_cpu(data[i].offset);
  1838. size = be16_to_cpu(data[i].size);
  1839. value = be32_to_cpu(data[i].value);
  1840. if (unlikely(offset >= 0x1000))
  1841. goto err_format;
  1842. if (size == 2) {
  1843. if (unlikely(value & 0xFFFF0000))
  1844. goto err_format;
  1845. bcm43xx_write16(bcm, offset, (u16)value);
  1846. } else if (size == 4) {
  1847. bcm43xx_write32(bcm, offset, value);
  1848. } else
  1849. goto err_format;
  1850. }
  1851. return 0;
  1852. err_format:
  1853. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1854. "Please fix your bcm43xx firmware files.\n");
  1855. return -EPROTO;
  1856. }
  1857. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1858. {
  1859. int err;
  1860. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals0->data,
  1861. bcm->initvals0->size / sizeof(struct bcm43xx_initval));
  1862. if (err)
  1863. goto out;
  1864. if (bcm->initvals1) {
  1865. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals1->data,
  1866. bcm->initvals1->size / sizeof(struct bcm43xx_initval));
  1867. if (err)
  1868. goto out;
  1869. }
  1870. out:
  1871. return err;
  1872. }
  1873. #ifdef CONFIG_BCM947XX
  1874. static struct pci_device_id bcm43xx_47xx_ids[] = {
  1875. { PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, 0x4324) },
  1876. { 0 }
  1877. };
  1878. #endif
  1879. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  1880. {
  1881. int res;
  1882. unsigned int i;
  1883. u32 data;
  1884. bcm->irq = bcm->pci_dev->irq;
  1885. #ifdef CONFIG_BCM947XX
  1886. if (bcm->pci_dev->bus->number == 0) {
  1887. struct pci_dev *d;
  1888. struct pci_device_id *id;
  1889. for (id = bcm43xx_47xx_ids; id->vendor; id++) {
  1890. d = pci_get_device(id->vendor, id->device, NULL);
  1891. if (d != NULL) {
  1892. bcm->irq = d->irq;
  1893. pci_dev_put(d);
  1894. break;
  1895. }
  1896. }
  1897. }
  1898. #endif
  1899. res = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  1900. SA_SHIRQ, KBUILD_MODNAME, bcm);
  1901. if (res) {
  1902. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  1903. return -ENODEV;
  1904. }
  1905. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xffffffff);
  1906. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  1907. i = 0;
  1908. while (1) {
  1909. data = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1910. if (data == BCM43xx_IRQ_READY)
  1911. break;
  1912. i++;
  1913. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  1914. printk(KERN_ERR PFX "Card IRQ register not responding. "
  1915. "Giving up.\n");
  1916. free_irq(bcm->irq, bcm);
  1917. return -ENODEV;
  1918. }
  1919. udelay(10);
  1920. }
  1921. // dummy read
  1922. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1923. return 0;
  1924. }
  1925. /* Switch to the core used to write the GPIO register.
  1926. * This is either the ChipCommon, or the PCI core.
  1927. */
  1928. static int switch_to_gpio_core(struct bcm43xx_private *bcm)
  1929. {
  1930. int err;
  1931. /* Where to find the GPIO register depends on the chipset.
  1932. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  1933. * control register. Otherwise the register at offset 0x6c in the
  1934. * PCI core is the GPIO control register.
  1935. */
  1936. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  1937. if (err == -ENODEV) {
  1938. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  1939. if (unlikely(err == -ENODEV)) {
  1940. printk(KERN_ERR PFX "gpio error: "
  1941. "Neither ChipCommon nor PCI core available!\n");
  1942. }
  1943. }
  1944. return err;
  1945. }
  1946. /* Initialize the GPIOs
  1947. * http://bcm-specs.sipsolutions.net/GPIO
  1948. */
  1949. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  1950. {
  1951. struct bcm43xx_coreinfo *old_core;
  1952. int err;
  1953. u32 mask, set;
  1954. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1955. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1956. & 0xFFFF3FFF);
  1957. bcm43xx_leds_switch_all(bcm, 0);
  1958. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1959. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  1960. mask = 0x0000001F;
  1961. set = 0x0000000F;
  1962. if (bcm->chip_id == 0x4301) {
  1963. mask |= 0x0060;
  1964. set |= 0x0060;
  1965. }
  1966. if (0 /* FIXME: conditional unknown */) {
  1967. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1968. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1969. | 0x0100);
  1970. mask |= 0x0180;
  1971. set |= 0x0180;
  1972. }
  1973. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  1974. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1975. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1976. | 0x0200);
  1977. mask |= 0x0200;
  1978. set |= 0x0200;
  1979. }
  1980. if (bcm->current_core->rev >= 2)
  1981. mask |= 0x0010; /* FIXME: This is redundant. */
  1982. old_core = bcm->current_core;
  1983. err = switch_to_gpio_core(bcm);
  1984. if (err)
  1985. goto out;
  1986. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  1987. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | set);
  1988. err = bcm43xx_switch_core(bcm, old_core);
  1989. out:
  1990. return err;
  1991. }
  1992. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1993. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  1994. {
  1995. struct bcm43xx_coreinfo *old_core;
  1996. int err;
  1997. old_core = bcm->current_core;
  1998. err = switch_to_gpio_core(bcm);
  1999. if (err)
  2000. return err;
  2001. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  2002. err = bcm43xx_switch_core(bcm, old_core);
  2003. assert(err == 0);
  2004. return 0;
  2005. }
  2006. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2007. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  2008. {
  2009. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2010. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  2011. | BCM43xx_SBF_MAC_ENABLED);
  2012. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  2013. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  2014. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2015. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  2016. }
  2017. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2018. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  2019. {
  2020. int i;
  2021. u32 tmp;
  2022. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  2023. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2024. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  2025. & ~BCM43xx_SBF_MAC_ENABLED);
  2026. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2027. for (i = 100000; i; i--) {
  2028. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2029. if (tmp & BCM43xx_IRQ_READY)
  2030. return;
  2031. udelay(10);
  2032. }
  2033. printkl(KERN_ERR PFX "MAC suspend failed\n");
  2034. }
  2035. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  2036. int iw_mode)
  2037. {
  2038. unsigned long flags;
  2039. struct net_device *net_dev = bcm->net_dev;
  2040. u32 status;
  2041. u16 value;
  2042. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2043. bcm->ieee->iw_mode = iw_mode;
  2044. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2045. if (iw_mode == IW_MODE_MONITOR)
  2046. net_dev->type = ARPHRD_IEEE80211;
  2047. else
  2048. net_dev->type = ARPHRD_ETHER;
  2049. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2050. /* Reset status to infrastructured mode */
  2051. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2052. status &= ~BCM43xx_SBF_MODE_PROMISC;
  2053. status |= BCM43xx_SBF_MODE_NOTADHOC;
  2054. /* FIXME: Always enable promisc mode, until we get the MAC filters working correctly. */
  2055. status |= BCM43xx_SBF_MODE_PROMISC;
  2056. switch (iw_mode) {
  2057. case IW_MODE_MONITOR:
  2058. status |= BCM43xx_SBF_MODE_MONITOR;
  2059. status |= BCM43xx_SBF_MODE_PROMISC;
  2060. break;
  2061. case IW_MODE_ADHOC:
  2062. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2063. break;
  2064. case IW_MODE_MASTER:
  2065. status |= BCM43xx_SBF_MODE_AP;
  2066. break;
  2067. case IW_MODE_SECOND:
  2068. case IW_MODE_REPEAT:
  2069. TODO(); /* TODO */
  2070. break;
  2071. case IW_MODE_INFRA:
  2072. /* nothing to be done here... */
  2073. break;
  2074. default:
  2075. dprintk(KERN_ERR PFX "Unknown mode in set_iwmode: %d\n", iw_mode);
  2076. }
  2077. if (net_dev->flags & IFF_PROMISC)
  2078. status |= BCM43xx_SBF_MODE_PROMISC;
  2079. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2080. value = 0x0002;
  2081. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2082. if (bcm->chip_id == 0x4306 && bcm->chip_rev == 3)
  2083. value = 0x0064;
  2084. else
  2085. value = 0x0032;
  2086. }
  2087. bcm43xx_write16(bcm, 0x0612, value);
  2088. }
  2089. /* This is the opposite of bcm43xx_chip_init() */
  2090. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2091. {
  2092. bcm43xx_radio_turn_off(bcm);
  2093. if (!modparam_noleds)
  2094. bcm43xx_leds_exit(bcm);
  2095. bcm43xx_gpio_cleanup(bcm);
  2096. free_irq(bcm->irq, bcm);
  2097. bcm43xx_release_firmware(bcm, 0);
  2098. }
  2099. /* Initialize the chip
  2100. * http://bcm-specs.sipsolutions.net/ChipInit
  2101. */
  2102. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2103. {
  2104. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2105. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2106. int err;
  2107. int tmp;
  2108. u32 value32;
  2109. u16 value16;
  2110. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2111. BCM43xx_SBF_CORE_READY
  2112. | BCM43xx_SBF_400);
  2113. err = bcm43xx_request_firmware(bcm);
  2114. if (err)
  2115. goto out;
  2116. bcm43xx_upload_microcode(bcm);
  2117. err = bcm43xx_initialize_irq(bcm);
  2118. if (err)
  2119. goto err_release_fw;
  2120. err = bcm43xx_gpio_init(bcm);
  2121. if (err)
  2122. goto err_free_irq;
  2123. err = bcm43xx_upload_initvals(bcm);
  2124. if (err)
  2125. goto err_gpio_cleanup;
  2126. bcm43xx_radio_turn_on(bcm);
  2127. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2128. err = bcm43xx_phy_init(bcm);
  2129. if (err)
  2130. goto err_radio_off;
  2131. /* Select initial Interference Mitigation. */
  2132. tmp = radio->interfmode;
  2133. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2134. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2135. bcm43xx_phy_set_antenna_diversity(bcm);
  2136. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2137. if (phy->type == BCM43xx_PHYTYPE_B) {
  2138. value16 = bcm43xx_read16(bcm, 0x005E);
  2139. value16 |= 0x0004;
  2140. bcm43xx_write16(bcm, 0x005E, value16);
  2141. }
  2142. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2143. if (bcm->current_core->rev < 5)
  2144. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2145. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2146. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2147. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2148. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2149. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2150. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2151. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2152. value32 |= 0x100000;
  2153. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2154. if (bcm43xx_using_pio(bcm)) {
  2155. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2156. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2157. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2158. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2159. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2160. }
  2161. /* Probe Response Timeout value */
  2162. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2163. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2164. /* Initially set the wireless operation mode. */
  2165. bcm43xx_set_iwmode(bcm, bcm->ieee->iw_mode);
  2166. if (bcm->current_core->rev < 3) {
  2167. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2168. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2169. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2170. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2171. } else {
  2172. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2173. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2174. }
  2175. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2176. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0001DC00);
  2177. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2178. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0000DC00);
  2179. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0001DC00);
  2180. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2181. value32 |= 0x00100000;
  2182. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2183. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2184. assert(err == 0);
  2185. dprintk(KERN_INFO PFX "Chip initialized\n");
  2186. out:
  2187. return err;
  2188. err_radio_off:
  2189. bcm43xx_radio_turn_off(bcm);
  2190. err_gpio_cleanup:
  2191. bcm43xx_gpio_cleanup(bcm);
  2192. err_free_irq:
  2193. free_irq(bcm->irq, bcm);
  2194. err_release_fw:
  2195. bcm43xx_release_firmware(bcm, 1);
  2196. goto out;
  2197. }
  2198. /* Validate chip access
  2199. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2200. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2201. {
  2202. u32 value;
  2203. u32 shm_backup;
  2204. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2205. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2206. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
  2207. goto error;
  2208. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2209. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
  2210. goto error;
  2211. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2212. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2213. if ((value | 0x80000000) != 0x80000400)
  2214. goto error;
  2215. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2216. if (value != 0x00000000)
  2217. goto error;
  2218. return 0;
  2219. error:
  2220. printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
  2221. return -ENODEV;
  2222. }
  2223. static void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
  2224. {
  2225. /* Initialize a "phyinfo" structure. The structure is already
  2226. * zeroed out.
  2227. */
  2228. phy->antenna_diversity = 0xFFFF;
  2229. phy->savedpctlreg = 0xFFFF;
  2230. phy->minlowsig[0] = 0xFFFF;
  2231. phy->minlowsig[1] = 0xFFFF;
  2232. spin_lock_init(&phy->lock);
  2233. }
  2234. static void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
  2235. {
  2236. /* Initialize a "radioinfo" structure. The structure is already
  2237. * zeroed out.
  2238. */
  2239. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2240. radio->channel = 0xFF;
  2241. radio->initial_channel = 0xFF;
  2242. radio->lofcal = 0xFFFF;
  2243. radio->initval = 0xFFFF;
  2244. radio->nrssi[0] = -1000;
  2245. radio->nrssi[1] = -1000;
  2246. }
  2247. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2248. {
  2249. int err, i;
  2250. int current_core;
  2251. u32 core_vendor, core_id, core_rev;
  2252. u32 sb_id_hi, chip_id_32 = 0;
  2253. u16 pci_device, chip_id_16;
  2254. u8 core_count;
  2255. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2256. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2257. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2258. * BCM43xx_MAX_80211_CORES);
  2259. memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
  2260. * BCM43xx_MAX_80211_CORES);
  2261. bcm->current_80211_core_idx = -1;
  2262. bcm->nr_80211_available = 0;
  2263. bcm->current_core = NULL;
  2264. bcm->active_80211_core = NULL;
  2265. /* map core 0 */
  2266. err = _switch_core(bcm, 0);
  2267. if (err)
  2268. goto out;
  2269. /* fetch sb_id_hi from core information registers */
  2270. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2271. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2272. core_rev = (sb_id_hi & 0xF);
  2273. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2274. /* if present, chipcommon is always core 0; read the chipid from it */
  2275. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2276. chip_id_32 = bcm43xx_read32(bcm, 0);
  2277. chip_id_16 = chip_id_32 & 0xFFFF;
  2278. bcm->core_chipcommon.available = 1;
  2279. bcm->core_chipcommon.id = core_id;
  2280. bcm->core_chipcommon.rev = core_rev;
  2281. bcm->core_chipcommon.index = 0;
  2282. /* While we are at it, also read the capabilities. */
  2283. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2284. } else {
  2285. /* without a chipCommon, use a hard coded table. */
  2286. pci_device = bcm->pci_dev->device;
  2287. if (pci_device == 0x4301)
  2288. chip_id_16 = 0x4301;
  2289. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2290. chip_id_16 = 0x4307;
  2291. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2292. chip_id_16 = 0x4402;
  2293. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2294. chip_id_16 = 0x4610;
  2295. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2296. chip_id_16 = 0x4710;
  2297. #ifdef CONFIG_BCM947XX
  2298. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2299. chip_id_16 = 0x4309;
  2300. #endif
  2301. else {
  2302. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2303. return -ENODEV;
  2304. }
  2305. }
  2306. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2307. * otherwise consult hardcoded table */
  2308. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2309. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2310. } else {
  2311. switch (chip_id_16) {
  2312. case 0x4610:
  2313. case 0x4704:
  2314. case 0x4710:
  2315. core_count = 9;
  2316. break;
  2317. case 0x4310:
  2318. core_count = 8;
  2319. break;
  2320. case 0x5365:
  2321. core_count = 7;
  2322. break;
  2323. case 0x4306:
  2324. core_count = 6;
  2325. break;
  2326. case 0x4301:
  2327. case 0x4307:
  2328. core_count = 5;
  2329. break;
  2330. case 0x4402:
  2331. core_count = 3;
  2332. break;
  2333. default:
  2334. /* SOL if we get here */
  2335. assert(0);
  2336. core_count = 1;
  2337. }
  2338. }
  2339. bcm->chip_id = chip_id_16;
  2340. bcm->chip_rev = (chip_id_32 & 0x000F0000) >> 16;
  2341. bcm->chip_package = (chip_id_32 & 0x00F00000) >> 20;
  2342. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2343. bcm->chip_id, bcm->chip_rev);
  2344. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2345. if (bcm->core_chipcommon.available) {
  2346. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2347. core_id, core_rev, core_vendor,
  2348. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled");
  2349. }
  2350. if (bcm->core_chipcommon.available)
  2351. current_core = 1;
  2352. else
  2353. current_core = 0;
  2354. for ( ; current_core < core_count; current_core++) {
  2355. struct bcm43xx_coreinfo *core;
  2356. struct bcm43xx_coreinfo_80211 *ext_80211;
  2357. err = _switch_core(bcm, current_core);
  2358. if (err)
  2359. goto out;
  2360. /* Gather information */
  2361. /* fetch sb_id_hi from core information registers */
  2362. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2363. /* extract core_id, core_rev, core_vendor */
  2364. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2365. core_rev = (sb_id_hi & 0xF);
  2366. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2367. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2368. current_core, core_id, core_rev, core_vendor,
  2369. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled" );
  2370. core = NULL;
  2371. switch (core_id) {
  2372. case BCM43xx_COREID_PCI:
  2373. core = &bcm->core_pci;
  2374. if (core->available) {
  2375. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2376. continue;
  2377. }
  2378. break;
  2379. case BCM43xx_COREID_80211:
  2380. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2381. core = &(bcm->core_80211[i]);
  2382. ext_80211 = &(bcm->core_80211_ext[i]);
  2383. if (!core->available)
  2384. break;
  2385. core = NULL;
  2386. }
  2387. if (!core) {
  2388. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2389. BCM43xx_MAX_80211_CORES);
  2390. continue;
  2391. }
  2392. if (i != 0) {
  2393. /* More than one 80211 core is only supported
  2394. * by special chips.
  2395. * There are chips with two 80211 cores, but with
  2396. * dangling pins on the second core. Be careful
  2397. * and ignore these cores here.
  2398. */
  2399. if (bcm->pci_dev->device != 0x4324) {
  2400. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2401. continue;
  2402. }
  2403. }
  2404. switch (core_rev) {
  2405. case 2:
  2406. case 4:
  2407. case 5:
  2408. case 6:
  2409. case 7:
  2410. case 9:
  2411. break;
  2412. default:
  2413. printk(KERN_ERR PFX "Error: Unsupported 80211 core revision %u\n",
  2414. core_rev);
  2415. err = -ENODEV;
  2416. goto out;
  2417. }
  2418. bcm->nr_80211_available++;
  2419. bcm43xx_init_struct_phyinfo(&ext_80211->phy);
  2420. bcm43xx_init_struct_radioinfo(&ext_80211->radio);
  2421. break;
  2422. case BCM43xx_COREID_CHIPCOMMON:
  2423. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2424. break;
  2425. }
  2426. if (core) {
  2427. core->available = 1;
  2428. core->id = core_id;
  2429. core->rev = core_rev;
  2430. core->index = current_core;
  2431. }
  2432. }
  2433. if (!bcm->core_80211[0].available) {
  2434. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2435. err = -ENODEV;
  2436. goto out;
  2437. }
  2438. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2439. assert(err == 0);
  2440. out:
  2441. return err;
  2442. }
  2443. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2444. {
  2445. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2446. u8 *bssid = bcm->ieee->bssid;
  2447. switch (bcm->ieee->iw_mode) {
  2448. case IW_MODE_ADHOC:
  2449. random_ether_addr(bssid);
  2450. break;
  2451. case IW_MODE_MASTER:
  2452. case IW_MODE_INFRA:
  2453. case IW_MODE_REPEAT:
  2454. case IW_MODE_SECOND:
  2455. case IW_MODE_MONITOR:
  2456. memcpy(bssid, mac, ETH_ALEN);
  2457. break;
  2458. default:
  2459. assert(0);
  2460. }
  2461. }
  2462. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2463. u16 rate,
  2464. int is_ofdm)
  2465. {
  2466. u16 offset;
  2467. if (is_ofdm) {
  2468. offset = 0x480;
  2469. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2470. }
  2471. else {
  2472. offset = 0x4C0;
  2473. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2474. }
  2475. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2476. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2477. }
  2478. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2479. {
  2480. switch (bcm43xx_current_phy(bcm)->type) {
  2481. case BCM43xx_PHYTYPE_A:
  2482. case BCM43xx_PHYTYPE_G:
  2483. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2484. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2485. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2486. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2487. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2488. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2489. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2490. case BCM43xx_PHYTYPE_B:
  2491. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2492. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2493. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2494. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2495. break;
  2496. default:
  2497. assert(0);
  2498. }
  2499. }
  2500. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2501. {
  2502. bcm43xx_chip_cleanup(bcm);
  2503. bcm43xx_pio_free(bcm);
  2504. bcm43xx_dma_free(bcm);
  2505. bcm->current_core->initialized = 0;
  2506. }
  2507. /* http://bcm-specs.sipsolutions.net/80211Init */
  2508. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm)
  2509. {
  2510. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2511. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2512. u32 ucodeflags;
  2513. int err;
  2514. u32 sbimconfiglow;
  2515. u8 limit;
  2516. if (bcm->chip_rev < 5) {
  2517. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2518. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2519. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2520. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2521. sbimconfiglow |= 0x32;
  2522. else if (bcm->bustype == BCM43xx_BUSTYPE_SB)
  2523. sbimconfiglow |= 0x53;
  2524. else
  2525. assert(0);
  2526. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2527. }
  2528. bcm43xx_phy_calibrate(bcm);
  2529. err = bcm43xx_chip_init(bcm);
  2530. if (err)
  2531. goto out;
  2532. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2533. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2534. if (0 /*FIXME: which condition has to be used here? */)
  2535. ucodeflags |= 0x00000010;
  2536. /* HW decryption needs to be set now */
  2537. ucodeflags |= 0x40000000;
  2538. if (phy->type == BCM43xx_PHYTYPE_G) {
  2539. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2540. if (phy->rev == 1)
  2541. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2542. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2543. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2544. } else if (phy->type == BCM43xx_PHYTYPE_B) {
  2545. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2546. if (phy->rev >= 2 && radio->version == 0x2050)
  2547. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2548. }
  2549. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2550. BCM43xx_UCODEFLAGS_OFFSET)) {
  2551. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2552. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2553. }
  2554. /* Short/Long Retry Limit.
  2555. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2556. * the chip-internal counter.
  2557. */
  2558. limit = limit_value(modparam_short_retry, 0, 0xF);
  2559. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2560. limit = limit_value(modparam_long_retry, 0, 0xF);
  2561. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2562. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2563. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2564. bcm43xx_rate_memory_init(bcm);
  2565. /* Minimum Contention Window */
  2566. if (phy->type == BCM43xx_PHYTYPE_B)
  2567. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2568. else
  2569. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2570. /* Maximum Contention Window */
  2571. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2572. bcm43xx_gen_bssid(bcm);
  2573. bcm43xx_write_mac_bssid_templates(bcm);
  2574. if (bcm->current_core->rev >= 5)
  2575. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2576. if (bcm43xx_using_pio(bcm))
  2577. err = bcm43xx_pio_init(bcm);
  2578. else
  2579. err = bcm43xx_dma_init(bcm);
  2580. if (err)
  2581. goto err_chip_cleanup;
  2582. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2583. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2584. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2585. bcm43xx_mac_enable(bcm);
  2586. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2587. bcm->current_core->initialized = 1;
  2588. out:
  2589. return err;
  2590. err_chip_cleanup:
  2591. bcm43xx_chip_cleanup(bcm);
  2592. goto out;
  2593. }
  2594. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2595. {
  2596. int err;
  2597. u16 pci_status;
  2598. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2599. if (err)
  2600. goto out;
  2601. bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2602. bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2603. out:
  2604. return err;
  2605. }
  2606. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2607. {
  2608. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2609. bcm43xx_pctl_set_crystal(bcm, 0);
  2610. }
  2611. static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2612. u32 address,
  2613. u32 data)
  2614. {
  2615. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2616. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2617. }
  2618. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2619. {
  2620. int err;
  2621. struct bcm43xx_coreinfo *old_core;
  2622. old_core = bcm->current_core;
  2623. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2624. if (err)
  2625. goto out;
  2626. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2627. bcm43xx_switch_core(bcm, old_core);
  2628. assert(err == 0);
  2629. out:
  2630. return err;
  2631. }
  2632. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2633. * To enable core 0, pass a core_mask of 1<<0
  2634. */
  2635. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2636. u32 core_mask)
  2637. {
  2638. u32 backplane_flag_nr;
  2639. u32 value;
  2640. struct bcm43xx_coreinfo *old_core;
  2641. int err = 0;
  2642. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2643. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2644. old_core = bcm->current_core;
  2645. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2646. if (err)
  2647. goto out;
  2648. if (bcm->core_pci.rev < 6) {
  2649. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2650. value |= (1 << backplane_flag_nr);
  2651. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2652. } else {
  2653. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2654. if (err) {
  2655. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2656. goto out_switch_back;
  2657. }
  2658. value |= core_mask << 8;
  2659. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2660. if (err) {
  2661. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2662. goto out_switch_back;
  2663. }
  2664. }
  2665. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2666. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2667. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2668. if (bcm->core_pci.rev < 5) {
  2669. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2670. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2671. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2672. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2673. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2674. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2675. err = bcm43xx_pcicore_commit_settings(bcm);
  2676. assert(err == 0);
  2677. }
  2678. out_switch_back:
  2679. err = bcm43xx_switch_core(bcm, old_core);
  2680. out:
  2681. return err;
  2682. }
  2683. static void bcm43xx_softmac_init(struct bcm43xx_private *bcm)
  2684. {
  2685. ieee80211softmac_start(bcm->net_dev);
  2686. }
  2687. static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
  2688. {
  2689. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2690. if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
  2691. return;
  2692. bcm43xx_mac_suspend(bcm);
  2693. bcm43xx_phy_lo_g_measure(bcm);
  2694. bcm43xx_mac_enable(bcm);
  2695. }
  2696. static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
  2697. {
  2698. bcm43xx_phy_lo_mark_all_unused(bcm);
  2699. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2700. bcm43xx_mac_suspend(bcm);
  2701. bcm43xx_calc_nrssi_slope(bcm);
  2702. bcm43xx_mac_enable(bcm);
  2703. }
  2704. }
  2705. static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
  2706. {
  2707. /* Update device statistics. */
  2708. bcm43xx_calculate_link_quality(bcm);
  2709. }
  2710. static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
  2711. {
  2712. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2713. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2714. if (phy->type == BCM43xx_PHYTYPE_G) {
  2715. //TODO: update_aci_moving_average
  2716. if (radio->aci_enable && radio->aci_wlan_automatic) {
  2717. bcm43xx_mac_suspend(bcm);
  2718. if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
  2719. if (0 /*TODO: bunch of conditions*/) {
  2720. bcm43xx_radio_set_interference_mitigation(bcm,
  2721. BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2722. }
  2723. } else if (1/*TODO*/) {
  2724. /*
  2725. if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
  2726. bcm43xx_radio_set_interference_mitigation(bcm,
  2727. BCM43xx_RADIO_INTERFMODE_NONE);
  2728. }
  2729. */
  2730. }
  2731. bcm43xx_mac_enable(bcm);
  2732. } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
  2733. phy->rev == 1) {
  2734. //TODO: implement rev1 workaround
  2735. }
  2736. }
  2737. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2738. //TODO for APHY (temperature?)
  2739. }
  2740. static void do_periodic_work(struct bcm43xx_private *bcm)
  2741. {
  2742. unsigned int state;
  2743. state = bcm->periodic_state;
  2744. if (state % 8 == 0)
  2745. bcm43xx_periodic_every120sec(bcm);
  2746. if (state % 4 == 0)
  2747. bcm43xx_periodic_every60sec(bcm);
  2748. if (state % 2 == 0)
  2749. bcm43xx_periodic_every30sec(bcm);
  2750. if (state % 1 == 0)
  2751. bcm43xx_periodic_every15sec(bcm);
  2752. bcm->periodic_state = state + 1;
  2753. schedule_delayed_work(&bcm->periodic_work, HZ * 15);
  2754. }
  2755. /* Estimate a "Badness" value based on the periodic work
  2756. * state-machine state. "Badness" is worse (bigger), if the
  2757. * periodic work will take longer.
  2758. */
  2759. static int estimate_periodic_work_badness(unsigned int state)
  2760. {
  2761. int badness = 0;
  2762. if (state % 8 == 0) /* every 120 sec */
  2763. badness += 10;
  2764. if (state % 4 == 0) /* every 60 sec */
  2765. badness += 5;
  2766. if (state % 2 == 0) /* every 30 sec */
  2767. badness += 1;
  2768. if (state % 1 == 0) /* every 15 sec */
  2769. badness += 1;
  2770. #define BADNESS_LIMIT 4
  2771. return badness;
  2772. }
  2773. static void bcm43xx_periodic_work_handler(void *d)
  2774. {
  2775. struct bcm43xx_private *bcm = d;
  2776. unsigned long flags;
  2777. u32 savedirqs = 0;
  2778. int badness;
  2779. badness = estimate_periodic_work_badness(bcm->periodic_state);
  2780. if (badness > BADNESS_LIMIT) {
  2781. /* Periodic work will take a long time, so we want it to
  2782. * be preemtible.
  2783. */
  2784. bcm43xx_lock_irqonly(bcm, flags);
  2785. netif_stop_queue(bcm->net_dev);
  2786. if (bcm43xx_using_pio(bcm))
  2787. bcm43xx_pio_freeze_txqueues(bcm);
  2788. savedirqs = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2789. bcm43xx_unlock_irqonly(bcm, flags);
  2790. bcm43xx_lock_noirq(bcm);
  2791. bcm43xx_synchronize_irq(bcm);
  2792. } else {
  2793. /* Periodic work should take short time, so we want low
  2794. * locking overhead.
  2795. */
  2796. bcm43xx_lock_irqsafe(bcm, flags);
  2797. }
  2798. do_periodic_work(bcm);
  2799. if (badness > BADNESS_LIMIT) {
  2800. bcm43xx_lock_irqonly(bcm, flags);
  2801. if (likely(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED)) {
  2802. tasklet_enable(&bcm->isr_tasklet);
  2803. bcm43xx_interrupt_enable(bcm, savedirqs);
  2804. if (bcm43xx_using_pio(bcm))
  2805. bcm43xx_pio_thaw_txqueues(bcm);
  2806. }
  2807. netif_wake_queue(bcm->net_dev);
  2808. mmiowb();
  2809. bcm43xx_unlock_irqonly(bcm, flags);
  2810. bcm43xx_unlock_noirq(bcm);
  2811. } else {
  2812. mmiowb();
  2813. bcm43xx_unlock_irqsafe(bcm, flags);
  2814. }
  2815. }
  2816. static void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2817. {
  2818. cancel_rearming_delayed_work(&bcm->periodic_work);
  2819. }
  2820. static void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2821. {
  2822. struct work_struct *work = &(bcm->periodic_work);
  2823. assert(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
  2824. INIT_WORK(work, bcm43xx_periodic_work_handler, bcm);
  2825. schedule_work(work);
  2826. }
  2827. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2828. {
  2829. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2830. 0x0056) * 2;
  2831. bcm43xx_clear_keys(bcm);
  2832. }
  2833. /* This is the opposite of bcm43xx_init_board() */
  2834. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2835. {
  2836. int i, err;
  2837. bcm43xx_lock_noirq(bcm);
  2838. bcm43xx_sysfs_unregister(bcm);
  2839. bcm43xx_periodic_tasks_delete(bcm);
  2840. bcm43xx_set_status(bcm, BCM43xx_STAT_SHUTTINGDOWN);
  2841. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2842. if (!bcm->core_80211[i].available)
  2843. continue;
  2844. if (!bcm->core_80211[i].initialized)
  2845. continue;
  2846. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2847. assert(err == 0);
  2848. bcm43xx_wireless_core_cleanup(bcm);
  2849. }
  2850. bcm43xx_pctl_set_crystal(bcm, 0);
  2851. bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
  2852. bcm43xx_unlock_noirq(bcm);
  2853. }
  2854. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  2855. {
  2856. int i, err;
  2857. int connect_phy;
  2858. might_sleep();
  2859. bcm43xx_lock_noirq(bcm);
  2860. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZING);
  2861. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2862. if (err)
  2863. goto out;
  2864. err = bcm43xx_pctl_init(bcm);
  2865. if (err)
  2866. goto err_crystal_off;
  2867. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  2868. if (err)
  2869. goto err_crystal_off;
  2870. tasklet_enable(&bcm->isr_tasklet);
  2871. for (i = 0; i < bcm->nr_80211_available; i++) {
  2872. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2873. assert(err != -ENODEV);
  2874. if (err)
  2875. goto err_80211_unwind;
  2876. /* Enable the selected wireless core.
  2877. * Connect PHY only on the first core.
  2878. */
  2879. if (!bcm43xx_core_enabled(bcm)) {
  2880. if (bcm->nr_80211_available == 1) {
  2881. connect_phy = bcm43xx_current_phy(bcm)->connected;
  2882. } else {
  2883. if (i == 0)
  2884. connect_phy = 1;
  2885. else
  2886. connect_phy = 0;
  2887. }
  2888. bcm43xx_wireless_core_reset(bcm, connect_phy);
  2889. }
  2890. if (i != 0)
  2891. bcm43xx_wireless_core_mark_inactive(bcm, &bcm->core_80211[0]);
  2892. err = bcm43xx_wireless_core_init(bcm);
  2893. if (err)
  2894. goto err_80211_unwind;
  2895. if (i != 0) {
  2896. bcm43xx_mac_suspend(bcm);
  2897. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2898. bcm43xx_radio_turn_off(bcm);
  2899. }
  2900. }
  2901. bcm->active_80211_core = &bcm->core_80211[0];
  2902. if (bcm->nr_80211_available >= 2) {
  2903. bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2904. bcm43xx_mac_enable(bcm);
  2905. }
  2906. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  2907. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  2908. dprintk(KERN_INFO PFX "80211 cores initialized\n");
  2909. bcm43xx_security_init(bcm);
  2910. bcm43xx_softmac_init(bcm);
  2911. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  2912. if (bcm43xx_current_radio(bcm)->initial_channel != 0xFF) {
  2913. bcm43xx_mac_suspend(bcm);
  2914. bcm43xx_radio_selectchannel(bcm, bcm43xx_current_radio(bcm)->initial_channel, 0);
  2915. bcm43xx_mac_enable(bcm);
  2916. }
  2917. /* Initialization of the board is done. Flag it as such. */
  2918. bcm43xx_set_status(bcm, BCM43xx_STAT_INITIALIZED);
  2919. bcm43xx_periodic_tasks_setup(bcm);
  2920. bcm43xx_sysfs_register(bcm);
  2921. //FIXME: check for bcm43xx_sysfs_register failure. This function is a bit messy regarding unwinding, though...
  2922. /*FIXME: This should be handled by softmac instead. */
  2923. schedule_work(&bcm->softmac->associnfo.work);
  2924. assert(err == 0);
  2925. out:
  2926. bcm43xx_unlock_noirq(bcm);
  2927. return err;
  2928. err_80211_unwind:
  2929. tasklet_disable(&bcm->isr_tasklet);
  2930. /* unwind all 80211 initialization */
  2931. for (i = 0; i < bcm->nr_80211_available; i++) {
  2932. if (!bcm->core_80211[i].initialized)
  2933. continue;
  2934. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2935. bcm43xx_wireless_core_cleanup(bcm);
  2936. }
  2937. err_crystal_off:
  2938. bcm43xx_pctl_set_crystal(bcm, 0);
  2939. goto out;
  2940. }
  2941. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  2942. {
  2943. struct pci_dev *pci_dev = bcm->pci_dev;
  2944. int i;
  2945. bcm43xx_chipset_detach(bcm);
  2946. /* Do _not_ access the chip, after it is detached. */
  2947. pci_iounmap(pci_dev, bcm->mmio_addr);
  2948. pci_release_regions(pci_dev);
  2949. pci_disable_device(pci_dev);
  2950. /* Free allocated structures/fields */
  2951. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2952. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  2953. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  2954. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  2955. }
  2956. }
  2957. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  2958. {
  2959. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2960. u16 value;
  2961. u8 phy_version;
  2962. u8 phy_type;
  2963. u8 phy_rev;
  2964. int phy_rev_ok = 1;
  2965. void *p;
  2966. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  2967. phy_version = (value & 0xF000) >> 12;
  2968. phy_type = (value & 0x0F00) >> 8;
  2969. phy_rev = (value & 0x000F);
  2970. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  2971. phy_version, phy_type, phy_rev);
  2972. switch (phy_type) {
  2973. case BCM43xx_PHYTYPE_A:
  2974. if (phy_rev >= 4)
  2975. phy_rev_ok = 0;
  2976. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  2977. * if we switch 80211 cores after init is done.
  2978. * As we do not implement on the fly switching between
  2979. * wireless cores, I will leave this as a future task.
  2980. */
  2981. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  2982. bcm->ieee->mode = IEEE_A;
  2983. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  2984. IEEE80211_24GHZ_BAND;
  2985. break;
  2986. case BCM43xx_PHYTYPE_B:
  2987. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  2988. phy_rev_ok = 0;
  2989. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  2990. bcm->ieee->mode = IEEE_B;
  2991. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2992. break;
  2993. case BCM43xx_PHYTYPE_G:
  2994. if (phy_rev > 7)
  2995. phy_rev_ok = 0;
  2996. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  2997. IEEE80211_CCK_MODULATION;
  2998. bcm->ieee->mode = IEEE_G;
  2999. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  3000. break;
  3001. default:
  3002. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  3003. phy_type);
  3004. return -ENODEV;
  3005. };
  3006. if (!phy_rev_ok) {
  3007. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  3008. phy_rev);
  3009. }
  3010. phy->version = phy_version;
  3011. phy->type = phy_type;
  3012. phy->rev = phy_rev;
  3013. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  3014. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  3015. GFP_KERNEL);
  3016. if (!p)
  3017. return -ENOMEM;
  3018. phy->_lo_pairs = p;
  3019. }
  3020. return 0;
  3021. }
  3022. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  3023. {
  3024. struct pci_dev *pci_dev = bcm->pci_dev;
  3025. struct net_device *net_dev = bcm->net_dev;
  3026. int err;
  3027. int i;
  3028. u32 coremask;
  3029. err = pci_enable_device(pci_dev);
  3030. if (err) {
  3031. printk(KERN_ERR PFX "pci_enable_device() failed\n");
  3032. goto out;
  3033. }
  3034. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  3035. if (err) {
  3036. printk(KERN_ERR PFX "pci_request_regions() failed\n");
  3037. goto err_pci_disable;
  3038. }
  3039. /* enable PCI bus-mastering */
  3040. pci_set_master(pci_dev);
  3041. bcm->mmio_addr = pci_iomap(pci_dev, 0, ~0UL);
  3042. if (!bcm->mmio_addr) {
  3043. printk(KERN_ERR PFX "pci_iomap() failed\n");
  3044. err = -EIO;
  3045. goto err_pci_release;
  3046. }
  3047. net_dev->base_addr = (unsigned long)bcm->mmio_addr;
  3048. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  3049. &bcm->board_vendor);
  3050. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  3051. &bcm->board_type);
  3052. bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  3053. &bcm->board_revision);
  3054. err = bcm43xx_chipset_attach(bcm);
  3055. if (err)
  3056. goto err_iounmap;
  3057. err = bcm43xx_pctl_init(bcm);
  3058. if (err)
  3059. goto err_chipset_detach;
  3060. err = bcm43xx_probe_cores(bcm);
  3061. if (err)
  3062. goto err_chipset_detach;
  3063. /* Attach all IO cores to the backplane. */
  3064. coremask = 0;
  3065. for (i = 0; i < bcm->nr_80211_available; i++)
  3066. coremask |= (1 << bcm->core_80211[i].index);
  3067. //FIXME: Also attach some non80211 cores?
  3068. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  3069. if (err) {
  3070. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  3071. goto err_chipset_detach;
  3072. }
  3073. err = bcm43xx_sprom_extract(bcm);
  3074. if (err)
  3075. goto err_chipset_detach;
  3076. err = bcm43xx_leds_init(bcm);
  3077. if (err)
  3078. goto err_chipset_detach;
  3079. for (i = 0; i < bcm->nr_80211_available; i++) {
  3080. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3081. assert(err != -ENODEV);
  3082. if (err)
  3083. goto err_80211_unwind;
  3084. /* Enable the selected wireless core.
  3085. * Connect PHY only on the first core.
  3086. */
  3087. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3088. err = bcm43xx_read_phyinfo(bcm);
  3089. if (err && (i == 0))
  3090. goto err_80211_unwind;
  3091. err = bcm43xx_read_radioinfo(bcm);
  3092. if (err && (i == 0))
  3093. goto err_80211_unwind;
  3094. err = bcm43xx_validate_chip(bcm);
  3095. if (err && (i == 0))
  3096. goto err_80211_unwind;
  3097. bcm43xx_radio_turn_off(bcm);
  3098. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3099. if (err)
  3100. goto err_80211_unwind;
  3101. bcm43xx_wireless_core_disable(bcm);
  3102. }
  3103. err = bcm43xx_geo_init(bcm);
  3104. if (err)
  3105. goto err_80211_unwind;
  3106. bcm43xx_pctl_set_crystal(bcm, 0);
  3107. /* Set the MAC address in the networking subsystem */
  3108. if (is_valid_ether_addr(bcm->sprom.et1macaddr))
  3109. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3110. else
  3111. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3112. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3113. "Broadcom %04X", bcm->chip_id);
  3114. assert(err == 0);
  3115. out:
  3116. return err;
  3117. err_80211_unwind:
  3118. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3119. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3120. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3121. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3122. }
  3123. err_chipset_detach:
  3124. bcm43xx_chipset_detach(bcm);
  3125. err_iounmap:
  3126. pci_iounmap(pci_dev, bcm->mmio_addr);
  3127. err_pci_release:
  3128. pci_release_regions(pci_dev);
  3129. err_pci_disable:
  3130. pci_disable_device(pci_dev);
  3131. goto out;
  3132. }
  3133. /* Do the Hardware IO operations to send the txb */
  3134. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3135. struct ieee80211_txb *txb)
  3136. {
  3137. int err = -ENODEV;
  3138. if (bcm43xx_using_pio(bcm))
  3139. err = bcm43xx_pio_tx(bcm, txb);
  3140. else
  3141. err = bcm43xx_dma_tx(bcm, txb);
  3142. bcm->net_dev->trans_start = jiffies;
  3143. return err;
  3144. }
  3145. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3146. u8 channel)
  3147. {
  3148. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3149. struct bcm43xx_radioinfo *radio;
  3150. unsigned long flags;
  3151. bcm43xx_lock_irqsafe(bcm, flags);
  3152. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED) {
  3153. bcm43xx_mac_suspend(bcm);
  3154. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3155. bcm43xx_mac_enable(bcm);
  3156. } else {
  3157. radio = bcm43xx_current_radio(bcm);
  3158. radio->initial_channel = channel;
  3159. }
  3160. bcm43xx_unlock_irqsafe(bcm, flags);
  3161. }
  3162. /* set_security() callback in struct ieee80211_device */
  3163. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3164. struct ieee80211_security *sec)
  3165. {
  3166. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3167. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3168. unsigned long flags;
  3169. int keyidx;
  3170. dprintk(KERN_INFO PFX "set security called");
  3171. bcm43xx_lock_irqsafe(bcm, flags);
  3172. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3173. if (sec->flags & (1<<keyidx)) {
  3174. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3175. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3176. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3177. }
  3178. if (sec->flags & SEC_ACTIVE_KEY) {
  3179. secinfo->active_key = sec->active_key;
  3180. dprintk(", .active_key = %d", sec->active_key);
  3181. }
  3182. if (sec->flags & SEC_UNICAST_GROUP) {
  3183. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3184. dprintk(", .unicast_uses_group = %d", sec->unicast_uses_group);
  3185. }
  3186. if (sec->flags & SEC_LEVEL) {
  3187. secinfo->level = sec->level;
  3188. dprintk(", .level = %d", sec->level);
  3189. }
  3190. if (sec->flags & SEC_ENABLED) {
  3191. secinfo->enabled = sec->enabled;
  3192. dprintk(", .enabled = %d", sec->enabled);
  3193. }
  3194. if (sec->flags & SEC_ENCRYPT) {
  3195. secinfo->encrypt = sec->encrypt;
  3196. dprintk(", .encrypt = %d", sec->encrypt);
  3197. }
  3198. dprintk("\n");
  3199. if (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED &&
  3200. !bcm->ieee->host_encrypt) {
  3201. if (secinfo->enabled) {
  3202. /* upload WEP keys to hardware */
  3203. char null_address[6] = { 0 };
  3204. u8 algorithm = 0;
  3205. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3206. if (!(sec->flags & (1<<keyidx)))
  3207. continue;
  3208. switch (sec->encode_alg[keyidx]) {
  3209. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3210. case SEC_ALG_WEP:
  3211. algorithm = BCM43xx_SEC_ALGO_WEP;
  3212. if (secinfo->key_sizes[keyidx] == 13)
  3213. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3214. break;
  3215. case SEC_ALG_TKIP:
  3216. FIXME();
  3217. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3218. break;
  3219. case SEC_ALG_CCMP:
  3220. FIXME();
  3221. algorithm = BCM43xx_SEC_ALGO_AES;
  3222. break;
  3223. default:
  3224. assert(0);
  3225. break;
  3226. }
  3227. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3228. bcm->key[keyidx].enabled = 1;
  3229. bcm->key[keyidx].algorithm = algorithm;
  3230. }
  3231. } else
  3232. bcm43xx_clear_keys(bcm);
  3233. }
  3234. bcm43xx_unlock_irqsafe(bcm, flags);
  3235. }
  3236. /* hard_start_xmit() callback in struct ieee80211_device */
  3237. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3238. struct net_device *net_dev,
  3239. int pri)
  3240. {
  3241. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3242. int err = -ENODEV;
  3243. unsigned long flags;
  3244. bcm43xx_lock_irqonly(bcm, flags);
  3245. if (likely(bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED))
  3246. err = bcm43xx_tx(bcm, txb);
  3247. bcm43xx_unlock_irqonly(bcm, flags);
  3248. return err;
  3249. }
  3250. static struct net_device_stats * bcm43xx_net_get_stats(struct net_device *net_dev)
  3251. {
  3252. return &(bcm43xx_priv(net_dev)->ieee->stats);
  3253. }
  3254. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3255. {
  3256. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3257. unsigned long flags;
  3258. bcm43xx_lock_irqonly(bcm, flags);
  3259. bcm43xx_controller_restart(bcm, "TX timeout");
  3260. bcm43xx_unlock_irqonly(bcm, flags);
  3261. }
  3262. #ifdef CONFIG_NET_POLL_CONTROLLER
  3263. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3264. {
  3265. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3266. unsigned long flags;
  3267. local_irq_save(flags);
  3268. bcm43xx_interrupt_handler(bcm->irq, bcm, NULL);
  3269. local_irq_restore(flags);
  3270. }
  3271. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3272. static int bcm43xx_net_open(struct net_device *net_dev)
  3273. {
  3274. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3275. return bcm43xx_init_board(bcm);
  3276. }
  3277. static int bcm43xx_net_stop(struct net_device *net_dev)
  3278. {
  3279. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3280. int err;
  3281. ieee80211softmac_stop(net_dev);
  3282. err = bcm43xx_disable_interrupts_sync(bcm, NULL);
  3283. assert(!err);
  3284. bcm43xx_free_board(bcm);
  3285. return 0;
  3286. }
  3287. static int bcm43xx_init_private(struct bcm43xx_private *bcm,
  3288. struct net_device *net_dev,
  3289. struct pci_dev *pci_dev)
  3290. {
  3291. int err;
  3292. bcm43xx_set_status(bcm, BCM43xx_STAT_UNINIT);
  3293. bcm->ieee = netdev_priv(net_dev);
  3294. bcm->softmac = ieee80211_priv(net_dev);
  3295. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3296. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3297. bcm->pci_dev = pci_dev;
  3298. bcm->net_dev = net_dev;
  3299. bcm->bad_frames_preempt = modparam_bad_frames_preempt;
  3300. spin_lock_init(&bcm->irq_lock);
  3301. mutex_init(&bcm->mutex);
  3302. tasklet_init(&bcm->isr_tasklet,
  3303. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3304. (unsigned long)bcm);
  3305. tasklet_disable_nosync(&bcm->isr_tasklet);
  3306. if (modparam_pio) {
  3307. bcm->__using_pio = 1;
  3308. } else {
  3309. err = pci_set_dma_mask(pci_dev, DMA_30BIT_MASK);
  3310. err |= pci_set_consistent_dma_mask(pci_dev, DMA_30BIT_MASK);
  3311. if (err) {
  3312. #ifdef CONFIG_BCM43XX_PIO
  3313. printk(KERN_WARNING PFX "DMA not supported. Falling back to PIO.\n");
  3314. bcm->__using_pio = 1;
  3315. #else
  3316. printk(KERN_ERR PFX "FATAL: DMA not supported and PIO not configured. "
  3317. "Recompile the driver with PIO support, please.\n");
  3318. return -ENODEV;
  3319. #endif /* CONFIG_BCM43XX_PIO */
  3320. }
  3321. }
  3322. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3323. /* default to sw encryption for now */
  3324. bcm->ieee->host_build_iv = 0;
  3325. bcm->ieee->host_encrypt = 1;
  3326. bcm->ieee->host_decrypt = 1;
  3327. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3328. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3329. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3330. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3331. return 0;
  3332. }
  3333. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3334. const struct pci_device_id *ent)
  3335. {
  3336. struct net_device *net_dev;
  3337. struct bcm43xx_private *bcm;
  3338. int err;
  3339. #ifdef CONFIG_BCM947XX
  3340. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3341. return -ENODEV;
  3342. #endif
  3343. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3344. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3345. return -ENODEV;
  3346. #endif
  3347. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3348. if (!net_dev) {
  3349. printk(KERN_ERR PFX
  3350. "could not allocate ieee80211 device %s\n",
  3351. pci_name(pdev));
  3352. err = -ENOMEM;
  3353. goto out;
  3354. }
  3355. /* initialize the net_device struct */
  3356. SET_MODULE_OWNER(net_dev);
  3357. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3358. net_dev->open = bcm43xx_net_open;
  3359. net_dev->stop = bcm43xx_net_stop;
  3360. net_dev->get_stats = bcm43xx_net_get_stats;
  3361. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3362. #ifdef CONFIG_NET_POLL_CONTROLLER
  3363. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3364. #endif
  3365. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3366. net_dev->irq = pdev->irq;
  3367. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3368. /* initialize the bcm43xx_private struct */
  3369. bcm = bcm43xx_priv(net_dev);
  3370. memset(bcm, 0, sizeof(*bcm));
  3371. err = bcm43xx_init_private(bcm, net_dev, pdev);
  3372. if (err)
  3373. goto err_free_netdev;
  3374. pci_set_drvdata(pdev, net_dev);
  3375. err = bcm43xx_attach_board(bcm);
  3376. if (err)
  3377. goto err_free_netdev;
  3378. err = register_netdev(net_dev);
  3379. if (err) {
  3380. printk(KERN_ERR PFX "Cannot register net device, "
  3381. "aborting.\n");
  3382. err = -ENOMEM;
  3383. goto err_detach_board;
  3384. }
  3385. bcm43xx_debugfs_add_device(bcm);
  3386. assert(err == 0);
  3387. out:
  3388. return err;
  3389. err_detach_board:
  3390. bcm43xx_detach_board(bcm);
  3391. err_free_netdev:
  3392. free_ieee80211softmac(net_dev);
  3393. goto out;
  3394. }
  3395. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3396. {
  3397. struct net_device *net_dev = pci_get_drvdata(pdev);
  3398. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3399. bcm43xx_debugfs_remove_device(bcm);
  3400. unregister_netdev(net_dev);
  3401. bcm43xx_detach_board(bcm);
  3402. assert(bcm->ucode == NULL);
  3403. free_ieee80211softmac(net_dev);
  3404. }
  3405. /* Hard-reset the chip. Do not call this directly.
  3406. * Use bcm43xx_controller_restart()
  3407. */
  3408. static void bcm43xx_chip_reset(void *_bcm)
  3409. {
  3410. struct bcm43xx_private *bcm = _bcm;
  3411. struct net_device *net_dev = bcm->net_dev;
  3412. struct pci_dev *pci_dev = bcm->pci_dev;
  3413. int err;
  3414. int was_initialized = (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
  3415. netif_stop_queue(bcm->net_dev);
  3416. tasklet_disable(&bcm->isr_tasklet);
  3417. bcm->firmware_norelease = 1;
  3418. if (was_initialized)
  3419. bcm43xx_free_board(bcm);
  3420. bcm->firmware_norelease = 0;
  3421. bcm43xx_detach_board(bcm);
  3422. err = bcm43xx_init_private(bcm, net_dev, pci_dev);
  3423. if (err)
  3424. goto failure;
  3425. err = bcm43xx_attach_board(bcm);
  3426. if (err)
  3427. goto failure;
  3428. if (was_initialized) {
  3429. err = bcm43xx_init_board(bcm);
  3430. if (err)
  3431. goto failure;
  3432. }
  3433. netif_wake_queue(bcm->net_dev);
  3434. printk(KERN_INFO PFX "Controller restarted\n");
  3435. return;
  3436. failure:
  3437. printk(KERN_ERR PFX "Controller restart failed\n");
  3438. }
  3439. /* Hard-reset the chip.
  3440. * This can be called from interrupt or process context.
  3441. * Make sure to _not_ re-enable device interrupts after this has been called.
  3442. */
  3443. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3444. {
  3445. bcm43xx_set_status(bcm, BCM43xx_STAT_RESTARTING);
  3446. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3447. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  3448. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3449. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset, bcm);
  3450. schedule_work(&bcm->restart_work);
  3451. }
  3452. #ifdef CONFIG_PM
  3453. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3454. {
  3455. struct net_device *net_dev = pci_get_drvdata(pdev);
  3456. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3457. unsigned long flags;
  3458. int try_to_shutdown = 0, err;
  3459. dprintk(KERN_INFO PFX "Suspending...\n");
  3460. bcm43xx_lock_irqsafe(bcm, flags);
  3461. bcm->was_initialized = (bcm43xx_status(bcm) == BCM43xx_STAT_INITIALIZED);
  3462. if (bcm->was_initialized)
  3463. try_to_shutdown = 1;
  3464. bcm43xx_unlock_irqsafe(bcm, flags);
  3465. netif_device_detach(net_dev);
  3466. if (try_to_shutdown) {
  3467. ieee80211softmac_stop(net_dev);
  3468. err = bcm43xx_disable_interrupts_sync(bcm, &bcm->irq_savedstate);
  3469. if (unlikely(err)) {
  3470. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3471. return -EAGAIN;
  3472. }
  3473. bcm->firmware_norelease = 1;
  3474. bcm43xx_free_board(bcm);
  3475. bcm->firmware_norelease = 0;
  3476. }
  3477. bcm43xx_chipset_detach(bcm);
  3478. pci_save_state(pdev);
  3479. pci_disable_device(pdev);
  3480. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3481. dprintk(KERN_INFO PFX "Device suspended.\n");
  3482. return 0;
  3483. }
  3484. static int bcm43xx_resume(struct pci_dev *pdev)
  3485. {
  3486. struct net_device *net_dev = pci_get_drvdata(pdev);
  3487. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3488. int err = 0;
  3489. dprintk(KERN_INFO PFX "Resuming...\n");
  3490. pci_set_power_state(pdev, 0);
  3491. pci_enable_device(pdev);
  3492. pci_restore_state(pdev);
  3493. bcm43xx_chipset_attach(bcm);
  3494. if (bcm->was_initialized) {
  3495. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3496. err = bcm43xx_init_board(bcm);
  3497. }
  3498. if (err) {
  3499. printk(KERN_ERR PFX "Resume failed!\n");
  3500. return err;
  3501. }
  3502. netif_device_attach(net_dev);
  3503. dprintk(KERN_INFO PFX "Device resumed.\n");
  3504. return 0;
  3505. }
  3506. #endif /* CONFIG_PM */
  3507. static struct pci_driver bcm43xx_pci_driver = {
  3508. .name = KBUILD_MODNAME,
  3509. .id_table = bcm43xx_pci_tbl,
  3510. .probe = bcm43xx_init_one,
  3511. .remove = __devexit_p(bcm43xx_remove_one),
  3512. #ifdef CONFIG_PM
  3513. .suspend = bcm43xx_suspend,
  3514. .resume = bcm43xx_resume,
  3515. #endif /* CONFIG_PM */
  3516. };
  3517. static int __init bcm43xx_init(void)
  3518. {
  3519. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3520. bcm43xx_debugfs_init();
  3521. return pci_register_driver(&bcm43xx_pci_driver);
  3522. }
  3523. static void __exit bcm43xx_exit(void)
  3524. {
  3525. pci_unregister_driver(&bcm43xx_pci_driver);
  3526. bcm43xx_debugfs_exit();
  3527. }
  3528. module_init(bcm43xx_init)
  3529. module_exit(bcm43xx_exit)