r600.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  52. MODULE_FIRMWARE("radeon/R600_me.bin");
  53. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV610_me.bin");
  55. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV630_me.bin");
  57. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV620_me.bin");
  59. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV635_me.bin");
  61. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV670_me.bin");
  63. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RS780_me.bin");
  65. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV770_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV730_me.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  72. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  89. /* r600,rv610,rv630,rv620,rv635,rv670 */
  90. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  91. void r600_gpu_init(struct radeon_device *rdev);
  92. void r600_fini(struct radeon_device *rdev);
  93. void r600_irq_disable(struct radeon_device *rdev);
  94. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  95. /* get temperature in millidegrees */
  96. int rv6xx_get_temp(struct radeon_device *rdev)
  97. {
  98. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  99. ASIC_T_SHIFT;
  100. int actual_temp = temp & 0xff;
  101. if (temp & 0x100)
  102. actual_temp -= 256;
  103. return actual_temp * 1000;
  104. }
  105. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  106. {
  107. int i;
  108. rdev->pm.dynpm_can_upclock = true;
  109. rdev->pm.dynpm_can_downclock = true;
  110. /* power state array is low to high, default is first */
  111. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  112. int min_power_state_index = 0;
  113. if (rdev->pm.num_power_states > 2)
  114. min_power_state_index = 1;
  115. switch (rdev->pm.dynpm_planned_action) {
  116. case DYNPM_ACTION_MINIMUM:
  117. rdev->pm.requested_power_state_index = min_power_state_index;
  118. rdev->pm.requested_clock_mode_index = 0;
  119. rdev->pm.dynpm_can_downclock = false;
  120. break;
  121. case DYNPM_ACTION_DOWNCLOCK:
  122. if (rdev->pm.current_power_state_index == min_power_state_index) {
  123. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  124. rdev->pm.dynpm_can_downclock = false;
  125. } else {
  126. if (rdev->pm.active_crtc_count > 1) {
  127. for (i = 0; i < rdev->pm.num_power_states; i++) {
  128. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  129. continue;
  130. else if (i >= rdev->pm.current_power_state_index) {
  131. rdev->pm.requested_power_state_index =
  132. rdev->pm.current_power_state_index;
  133. break;
  134. } else {
  135. rdev->pm.requested_power_state_index = i;
  136. break;
  137. }
  138. }
  139. } else {
  140. if (rdev->pm.current_power_state_index == 0)
  141. rdev->pm.requested_power_state_index =
  142. rdev->pm.num_power_states - 1;
  143. else
  144. rdev->pm.requested_power_state_index =
  145. rdev->pm.current_power_state_index - 1;
  146. }
  147. }
  148. rdev->pm.requested_clock_mode_index = 0;
  149. /* don't use the power state if crtcs are active and no display flag is set */
  150. if ((rdev->pm.active_crtc_count > 0) &&
  151. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  152. clock_info[rdev->pm.requested_clock_mode_index].flags &
  153. RADEON_PM_MODE_NO_DISPLAY)) {
  154. rdev->pm.requested_power_state_index++;
  155. }
  156. break;
  157. case DYNPM_ACTION_UPCLOCK:
  158. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  159. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  160. rdev->pm.dynpm_can_upclock = false;
  161. } else {
  162. if (rdev->pm.active_crtc_count > 1) {
  163. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  164. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  165. continue;
  166. else if (i <= rdev->pm.current_power_state_index) {
  167. rdev->pm.requested_power_state_index =
  168. rdev->pm.current_power_state_index;
  169. break;
  170. } else {
  171. rdev->pm.requested_power_state_index = i;
  172. break;
  173. }
  174. }
  175. } else
  176. rdev->pm.requested_power_state_index =
  177. rdev->pm.current_power_state_index + 1;
  178. }
  179. rdev->pm.requested_clock_mode_index = 0;
  180. break;
  181. case DYNPM_ACTION_DEFAULT:
  182. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  183. rdev->pm.requested_clock_mode_index = 0;
  184. rdev->pm.dynpm_can_upclock = false;
  185. break;
  186. case DYNPM_ACTION_NONE:
  187. default:
  188. DRM_ERROR("Requested mode for not defined action\n");
  189. return;
  190. }
  191. } else {
  192. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  193. /* for now just select the first power state and switch between clock modes */
  194. /* power state array is low to high, default is first (0) */
  195. if (rdev->pm.active_crtc_count > 1) {
  196. rdev->pm.requested_power_state_index = -1;
  197. /* start at 1 as we don't want the default mode */
  198. for (i = 1; i < rdev->pm.num_power_states; i++) {
  199. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  200. continue;
  201. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  202. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  203. rdev->pm.requested_power_state_index = i;
  204. break;
  205. }
  206. }
  207. /* if nothing selected, grab the default state. */
  208. if (rdev->pm.requested_power_state_index == -1)
  209. rdev->pm.requested_power_state_index = 0;
  210. } else
  211. rdev->pm.requested_power_state_index = 1;
  212. switch (rdev->pm.dynpm_planned_action) {
  213. case DYNPM_ACTION_MINIMUM:
  214. rdev->pm.requested_clock_mode_index = 0;
  215. rdev->pm.dynpm_can_downclock = false;
  216. break;
  217. case DYNPM_ACTION_DOWNCLOCK:
  218. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  219. if (rdev->pm.current_clock_mode_index == 0) {
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. } else
  223. rdev->pm.requested_clock_mode_index =
  224. rdev->pm.current_clock_mode_index - 1;
  225. } else {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. }
  229. /* don't use the power state if crtcs are active and no display flag is set */
  230. if ((rdev->pm.active_crtc_count > 0) &&
  231. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  232. clock_info[rdev->pm.requested_clock_mode_index].flags &
  233. RADEON_PM_MODE_NO_DISPLAY)) {
  234. rdev->pm.requested_clock_mode_index++;
  235. }
  236. break;
  237. case DYNPM_ACTION_UPCLOCK:
  238. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  239. if (rdev->pm.current_clock_mode_index ==
  240. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  241. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  242. rdev->pm.dynpm_can_upclock = false;
  243. } else
  244. rdev->pm.requested_clock_mode_index =
  245. rdev->pm.current_clock_mode_index + 1;
  246. } else {
  247. rdev->pm.requested_clock_mode_index =
  248. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  249. rdev->pm.dynpm_can_upclock = false;
  250. }
  251. break;
  252. case DYNPM_ACTION_DEFAULT:
  253. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  254. rdev->pm.requested_clock_mode_index = 0;
  255. rdev->pm.dynpm_can_upclock = false;
  256. break;
  257. case DYNPM_ACTION_NONE:
  258. default:
  259. DRM_ERROR("Requested mode for not defined action\n");
  260. return;
  261. }
  262. }
  263. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  264. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  265. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  266. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  267. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. pcie_lanes);
  270. }
  271. static int r600_pm_get_type_index(struct radeon_device *rdev,
  272. enum radeon_pm_state_type ps_type,
  273. int instance)
  274. {
  275. int i;
  276. int found_instance = -1;
  277. for (i = 0; i < rdev->pm.num_power_states; i++) {
  278. if (rdev->pm.power_state[i].type == ps_type) {
  279. found_instance++;
  280. if (found_instance == instance)
  281. return i;
  282. }
  283. }
  284. /* return default if no match */
  285. return rdev->pm.default_power_state_index;
  286. }
  287. void rs780_pm_init_profile(struct radeon_device *rdev)
  288. {
  289. if (rdev->pm.num_power_states == 2) {
  290. /* default */
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  295. /* low sh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  300. /* mid sh */
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  305. /* high sh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  310. /* low mh */
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  315. /* mid mh */
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  320. /* high mh */
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  325. } else if (rdev->pm.num_power_states == 3) {
  326. /* default */
  327. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  328. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  329. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  331. /* low sh */
  332. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  336. /* mid sh */
  337. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  341. /* high sh */
  342. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  346. /* low mh */
  347. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  351. /* mid mh */
  352. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  356. /* high mh */
  357. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  361. } else {
  362. /* default */
  363. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  364. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  365. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  367. /* low sh */
  368. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  372. /* mid sh */
  373. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  377. /* high sh */
  378. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  382. /* low mh */
  383. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  387. /* mid mh */
  388. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  392. /* high mh */
  393. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  395. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  397. }
  398. }
  399. void r600_pm_init_profile(struct radeon_device *rdev)
  400. {
  401. if (rdev->family == CHIP_R600) {
  402. /* XXX */
  403. /* default */
  404. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  408. /* low sh */
  409. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  413. /* mid sh */
  414. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  418. /* high sh */
  419. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  423. /* low mh */
  424. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  428. /* mid mh */
  429. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  433. /* high mh */
  434. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  438. } else {
  439. if (rdev->pm.num_power_states < 4) {
  440. /* default */
  441. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  445. /* low sh */
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  450. /* mid sh */
  451. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  455. /* high sh */
  456. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  460. /* low mh */
  461. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  462. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  465. /* low mh */
  466. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  470. /* high mh */
  471. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  475. } else {
  476. /* default */
  477. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  478. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  479. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  481. /* low sh */
  482. if (rdev->flags & RADEON_IS_MOBILITY) {
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  484. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  486. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  489. } else {
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  491. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  493. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  496. }
  497. /* mid sh */
  498. if (rdev->flags & RADEON_IS_MOBILITY) {
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  500. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  502. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  505. } else {
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  512. }
  513. /* high sh */
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  516. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  520. /* low mh */
  521. if (rdev->flags & RADEON_IS_MOBILITY) {
  522. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  523. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  524. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  525. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  527. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  528. } else {
  529. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  530. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  532. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  534. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  535. }
  536. /* mid mh */
  537. if (rdev->flags & RADEON_IS_MOBILITY) {
  538. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  539. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  540. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  541. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  543. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  544. } else {
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  551. }
  552. /* high mh */
  553. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  554. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  555. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  556. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  558. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  559. }
  560. }
  561. }
  562. void r600_pm_misc(struct radeon_device *rdev)
  563. {
  564. int req_ps_idx = rdev->pm.requested_power_state_index;
  565. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  566. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  567. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  568. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  569. if (voltage->voltage != rdev->pm.current_vddc) {
  570. radeon_atom_set_voltage(rdev, voltage->voltage);
  571. rdev->pm.current_vddc = voltage->voltage;
  572. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  573. }
  574. }
  575. }
  576. bool r600_gui_idle(struct radeon_device *rdev)
  577. {
  578. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  579. return false;
  580. else
  581. return true;
  582. }
  583. /* hpd for digital panel detect/disconnect */
  584. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  585. {
  586. bool connected = false;
  587. if (ASIC_IS_DCE3(rdev)) {
  588. switch (hpd) {
  589. case RADEON_HPD_1:
  590. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_2:
  594. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. case RADEON_HPD_3:
  598. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  599. connected = true;
  600. break;
  601. case RADEON_HPD_4:
  602. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  603. connected = true;
  604. break;
  605. /* DCE 3.2 */
  606. case RADEON_HPD_5:
  607. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  608. connected = true;
  609. break;
  610. case RADEON_HPD_6:
  611. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  612. connected = true;
  613. break;
  614. default:
  615. break;
  616. }
  617. } else {
  618. switch (hpd) {
  619. case RADEON_HPD_1:
  620. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. case RADEON_HPD_2:
  624. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  625. connected = true;
  626. break;
  627. case RADEON_HPD_3:
  628. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  629. connected = true;
  630. break;
  631. default:
  632. break;
  633. }
  634. }
  635. return connected;
  636. }
  637. void r600_hpd_set_polarity(struct radeon_device *rdev,
  638. enum radeon_hpd_id hpd)
  639. {
  640. u32 tmp;
  641. bool connected = r600_hpd_sense(rdev, hpd);
  642. if (ASIC_IS_DCE3(rdev)) {
  643. switch (hpd) {
  644. case RADEON_HPD_1:
  645. tmp = RREG32(DC_HPD1_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD1_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_2:
  653. tmp = RREG32(DC_HPD2_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD2_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_3:
  661. tmp = RREG32(DC_HPD3_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD3_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_4:
  669. tmp = RREG32(DC_HPD4_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD4_INT_CONTROL, tmp);
  675. break;
  676. case RADEON_HPD_5:
  677. tmp = RREG32(DC_HPD5_INT_CONTROL);
  678. if (connected)
  679. tmp &= ~DC_HPDx_INT_POLARITY;
  680. else
  681. tmp |= DC_HPDx_INT_POLARITY;
  682. WREG32(DC_HPD5_INT_CONTROL, tmp);
  683. break;
  684. /* DCE 3.2 */
  685. case RADEON_HPD_6:
  686. tmp = RREG32(DC_HPD6_INT_CONTROL);
  687. if (connected)
  688. tmp &= ~DC_HPDx_INT_POLARITY;
  689. else
  690. tmp |= DC_HPDx_INT_POLARITY;
  691. WREG32(DC_HPD6_INT_CONTROL, tmp);
  692. break;
  693. default:
  694. break;
  695. }
  696. } else {
  697. switch (hpd) {
  698. case RADEON_HPD_1:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  713. break;
  714. case RADEON_HPD_3:
  715. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  716. if (connected)
  717. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  718. else
  719. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  720. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. }
  726. }
  727. void r600_hpd_init(struct radeon_device *rdev)
  728. {
  729. struct drm_device *dev = rdev->ddev;
  730. struct drm_connector *connector;
  731. if (ASIC_IS_DCE3(rdev)) {
  732. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  733. if (ASIC_IS_DCE32(rdev))
  734. tmp |= DC_HPDx_EN;
  735. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  736. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  737. switch (radeon_connector->hpd.hpd) {
  738. case RADEON_HPD_1:
  739. WREG32(DC_HPD1_CONTROL, tmp);
  740. rdev->irq.hpd[0] = true;
  741. break;
  742. case RADEON_HPD_2:
  743. WREG32(DC_HPD2_CONTROL, tmp);
  744. rdev->irq.hpd[1] = true;
  745. break;
  746. case RADEON_HPD_3:
  747. WREG32(DC_HPD3_CONTROL, tmp);
  748. rdev->irq.hpd[2] = true;
  749. break;
  750. case RADEON_HPD_4:
  751. WREG32(DC_HPD4_CONTROL, tmp);
  752. rdev->irq.hpd[3] = true;
  753. break;
  754. /* DCE 3.2 */
  755. case RADEON_HPD_5:
  756. WREG32(DC_HPD5_CONTROL, tmp);
  757. rdev->irq.hpd[4] = true;
  758. break;
  759. case RADEON_HPD_6:
  760. WREG32(DC_HPD6_CONTROL, tmp);
  761. rdev->irq.hpd[5] = true;
  762. break;
  763. default:
  764. break;
  765. }
  766. }
  767. } else {
  768. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  769. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  770. switch (radeon_connector->hpd.hpd) {
  771. case RADEON_HPD_1:
  772. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[0] = true;
  774. break;
  775. case RADEON_HPD_2:
  776. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  777. rdev->irq.hpd[1] = true;
  778. break;
  779. case RADEON_HPD_3:
  780. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  781. rdev->irq.hpd[2] = true;
  782. break;
  783. default:
  784. break;
  785. }
  786. }
  787. }
  788. if (rdev->irq.installed)
  789. r600_irq_set(rdev);
  790. }
  791. void r600_hpd_fini(struct radeon_device *rdev)
  792. {
  793. struct drm_device *dev = rdev->ddev;
  794. struct drm_connector *connector;
  795. if (ASIC_IS_DCE3(rdev)) {
  796. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  797. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  798. switch (radeon_connector->hpd.hpd) {
  799. case RADEON_HPD_1:
  800. WREG32(DC_HPD1_CONTROL, 0);
  801. rdev->irq.hpd[0] = false;
  802. break;
  803. case RADEON_HPD_2:
  804. WREG32(DC_HPD2_CONTROL, 0);
  805. rdev->irq.hpd[1] = false;
  806. break;
  807. case RADEON_HPD_3:
  808. WREG32(DC_HPD3_CONTROL, 0);
  809. rdev->irq.hpd[2] = false;
  810. break;
  811. case RADEON_HPD_4:
  812. WREG32(DC_HPD4_CONTROL, 0);
  813. rdev->irq.hpd[3] = false;
  814. break;
  815. /* DCE 3.2 */
  816. case RADEON_HPD_5:
  817. WREG32(DC_HPD5_CONTROL, 0);
  818. rdev->irq.hpd[4] = false;
  819. break;
  820. case RADEON_HPD_6:
  821. WREG32(DC_HPD6_CONTROL, 0);
  822. rdev->irq.hpd[5] = false;
  823. break;
  824. default:
  825. break;
  826. }
  827. }
  828. } else {
  829. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  830. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  831. switch (radeon_connector->hpd.hpd) {
  832. case RADEON_HPD_1:
  833. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  834. rdev->irq.hpd[0] = false;
  835. break;
  836. case RADEON_HPD_2:
  837. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  838. rdev->irq.hpd[1] = false;
  839. break;
  840. case RADEON_HPD_3:
  841. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  842. rdev->irq.hpd[2] = false;
  843. break;
  844. default:
  845. break;
  846. }
  847. }
  848. }
  849. }
  850. /*
  851. * R600 PCIE GART
  852. */
  853. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  854. {
  855. unsigned i;
  856. u32 tmp;
  857. /* flush hdp cache so updates hit vram */
  858. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  859. !(rdev->flags & RADEON_IS_AGP)) {
  860. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  861. u32 tmp;
  862. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  863. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  864. * This seems to cause problems on some AGP cards. Just use the old
  865. * method for them.
  866. */
  867. WREG32(HDP_DEBUG1, 0);
  868. tmp = readl((void __iomem *)ptr);
  869. } else
  870. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  871. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  872. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  873. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  874. for (i = 0; i < rdev->usec_timeout; i++) {
  875. /* read MC_STATUS */
  876. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  877. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  878. if (tmp == 2) {
  879. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  880. return;
  881. }
  882. if (tmp) {
  883. return;
  884. }
  885. udelay(1);
  886. }
  887. }
  888. int r600_pcie_gart_init(struct radeon_device *rdev)
  889. {
  890. int r;
  891. if (rdev->gart.table.vram.robj) {
  892. WARN(1, "R600 PCIE GART already initialized\n");
  893. return 0;
  894. }
  895. /* Initialize common gart structure */
  896. r = radeon_gart_init(rdev);
  897. if (r)
  898. return r;
  899. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  900. return radeon_gart_table_vram_alloc(rdev);
  901. }
  902. int r600_pcie_gart_enable(struct radeon_device *rdev)
  903. {
  904. u32 tmp;
  905. int r, i;
  906. if (rdev->gart.table.vram.robj == NULL) {
  907. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  908. return -EINVAL;
  909. }
  910. r = radeon_gart_table_vram_pin(rdev);
  911. if (r)
  912. return r;
  913. radeon_gart_restore(rdev);
  914. /* Setup L2 cache */
  915. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  916. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  917. EFFECTIVE_L2_QUEUE_SIZE(7));
  918. WREG32(VM_L2_CNTL2, 0);
  919. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  920. /* Setup TLB control */
  921. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  922. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  923. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  924. ENABLE_WAIT_L2_QUERY;
  925. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  939. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  940. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  941. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  942. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  943. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  944. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  945. (u32)(rdev->dummy_page.addr >> 12));
  946. for (i = 1; i < 7; i++)
  947. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  948. r600_pcie_gart_tlb_flush(rdev);
  949. rdev->gart.ready = true;
  950. return 0;
  951. }
  952. void r600_pcie_gart_disable(struct radeon_device *rdev)
  953. {
  954. u32 tmp;
  955. int i, r;
  956. /* Disable all tables */
  957. for (i = 0; i < 7; i++)
  958. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  959. /* Disable L2 cache */
  960. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  961. EFFECTIVE_L2_QUEUE_SIZE(7));
  962. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  963. /* Setup L1 TLB control */
  964. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  965. ENABLE_WAIT_L2_QUERY;
  966. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  980. if (rdev->gart.table.vram.robj) {
  981. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  982. if (likely(r == 0)) {
  983. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  984. radeon_bo_unpin(rdev->gart.table.vram.robj);
  985. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  986. }
  987. }
  988. }
  989. void r600_pcie_gart_fini(struct radeon_device *rdev)
  990. {
  991. radeon_gart_fini(rdev);
  992. r600_pcie_gart_disable(rdev);
  993. radeon_gart_table_vram_free(rdev);
  994. }
  995. void r600_agp_enable(struct radeon_device *rdev)
  996. {
  997. u32 tmp;
  998. int i;
  999. /* Setup L2 cache */
  1000. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1001. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1002. EFFECTIVE_L2_QUEUE_SIZE(7));
  1003. WREG32(VM_L2_CNTL2, 0);
  1004. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1005. /* Setup TLB control */
  1006. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1007. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1008. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1009. ENABLE_WAIT_L2_QUERY;
  1010. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1023. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1024. for (i = 0; i < 7; i++)
  1025. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1026. }
  1027. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1028. {
  1029. unsigned i;
  1030. u32 tmp;
  1031. for (i = 0; i < rdev->usec_timeout; i++) {
  1032. /* read MC_STATUS */
  1033. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1034. if (!tmp)
  1035. return 0;
  1036. udelay(1);
  1037. }
  1038. return -1;
  1039. }
  1040. static void r600_mc_program(struct radeon_device *rdev)
  1041. {
  1042. struct rv515_mc_save save;
  1043. u32 tmp;
  1044. int i, j;
  1045. /* Initialize HDP */
  1046. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1047. WREG32((0x2c14 + j), 0x00000000);
  1048. WREG32((0x2c18 + j), 0x00000000);
  1049. WREG32((0x2c1c + j), 0x00000000);
  1050. WREG32((0x2c20 + j), 0x00000000);
  1051. WREG32((0x2c24 + j), 0x00000000);
  1052. }
  1053. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1054. rv515_mc_stop(rdev, &save);
  1055. if (r600_mc_wait_for_idle(rdev)) {
  1056. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1057. }
  1058. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1059. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1060. /* Update configuration */
  1061. if (rdev->flags & RADEON_IS_AGP) {
  1062. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1063. /* VRAM before AGP */
  1064. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1065. rdev->mc.vram_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1067. rdev->mc.gtt_end >> 12);
  1068. } else {
  1069. /* VRAM after AGP */
  1070. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1071. rdev->mc.gtt_start >> 12);
  1072. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1073. rdev->mc.vram_end >> 12);
  1074. }
  1075. } else {
  1076. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1077. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1078. }
  1079. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1080. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1081. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1082. WREG32(MC_VM_FB_LOCATION, tmp);
  1083. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1084. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1085. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1086. if (rdev->flags & RADEON_IS_AGP) {
  1087. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1088. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1089. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1090. } else {
  1091. WREG32(MC_VM_AGP_BASE, 0);
  1092. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1093. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1094. }
  1095. if (r600_mc_wait_for_idle(rdev)) {
  1096. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1097. }
  1098. rv515_mc_resume(rdev, &save);
  1099. /* we need to own VRAM, so turn off the VGA renderer here
  1100. * to stop it overwriting our objects */
  1101. rv515_vga_render_disable(rdev);
  1102. }
  1103. /**
  1104. * r600_vram_gtt_location - try to find VRAM & GTT location
  1105. * @rdev: radeon device structure holding all necessary informations
  1106. * @mc: memory controller structure holding memory informations
  1107. *
  1108. * Function will place try to place VRAM at same place as in CPU (PCI)
  1109. * address space as some GPU seems to have issue when we reprogram at
  1110. * different address space.
  1111. *
  1112. * If there is not enough space to fit the unvisible VRAM after the
  1113. * aperture then we limit the VRAM size to the aperture.
  1114. *
  1115. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1116. * them to be in one from GPU point of view so that we can program GPU to
  1117. * catch access outside them (weird GPU policy see ??).
  1118. *
  1119. * This function will never fails, worst case are limiting VRAM or GTT.
  1120. *
  1121. * Note: GTT start, end, size should be initialized before calling this
  1122. * function on AGP platform.
  1123. */
  1124. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1125. {
  1126. u64 size_bf, size_af;
  1127. if (mc->mc_vram_size > 0xE0000000) {
  1128. /* leave room for at least 512M GTT */
  1129. dev_warn(rdev->dev, "limiting VRAM\n");
  1130. mc->real_vram_size = 0xE0000000;
  1131. mc->mc_vram_size = 0xE0000000;
  1132. }
  1133. if (rdev->flags & RADEON_IS_AGP) {
  1134. size_bf = mc->gtt_start;
  1135. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1136. if (size_bf > size_af) {
  1137. if (mc->mc_vram_size > size_bf) {
  1138. dev_warn(rdev->dev, "limiting VRAM\n");
  1139. mc->real_vram_size = size_bf;
  1140. mc->mc_vram_size = size_bf;
  1141. }
  1142. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1143. } else {
  1144. if (mc->mc_vram_size > size_af) {
  1145. dev_warn(rdev->dev, "limiting VRAM\n");
  1146. mc->real_vram_size = size_af;
  1147. mc->mc_vram_size = size_af;
  1148. }
  1149. mc->vram_start = mc->gtt_end;
  1150. }
  1151. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1152. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1153. mc->mc_vram_size >> 20, mc->vram_start,
  1154. mc->vram_end, mc->real_vram_size >> 20);
  1155. } else {
  1156. u64 base = 0;
  1157. if (rdev->flags & RADEON_IS_IGP) {
  1158. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1159. base <<= 24;
  1160. }
  1161. radeon_vram_location(rdev, &rdev->mc, base);
  1162. rdev->mc.gtt_base_align = 0;
  1163. radeon_gtt_location(rdev, mc);
  1164. }
  1165. }
  1166. int r600_mc_init(struct radeon_device *rdev)
  1167. {
  1168. u32 tmp;
  1169. int chansize, numchan;
  1170. /* Get VRAM informations */
  1171. rdev->mc.vram_is_ddr = true;
  1172. tmp = RREG32(RAMCFG);
  1173. if (tmp & CHANSIZE_OVERRIDE) {
  1174. chansize = 16;
  1175. } else if (tmp & CHANSIZE_MASK) {
  1176. chansize = 64;
  1177. } else {
  1178. chansize = 32;
  1179. }
  1180. tmp = RREG32(CHMAP);
  1181. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1182. case 0:
  1183. default:
  1184. numchan = 1;
  1185. break;
  1186. case 1:
  1187. numchan = 2;
  1188. break;
  1189. case 2:
  1190. numchan = 4;
  1191. break;
  1192. case 3:
  1193. numchan = 8;
  1194. break;
  1195. }
  1196. rdev->mc.vram_width = numchan * chansize;
  1197. /* Could aper size report 0 ? */
  1198. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1199. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1200. /* Setup GPU memory space */
  1201. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1202. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1203. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1204. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1205. r600_vram_gtt_location(rdev, &rdev->mc);
  1206. if (rdev->flags & RADEON_IS_IGP) {
  1207. rs690_pm_info(rdev);
  1208. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1209. }
  1210. radeon_update_bandwidth_info(rdev);
  1211. return 0;
  1212. }
  1213. /* We doesn't check that the GPU really needs a reset we simply do the
  1214. * reset, it's up to the caller to determine if the GPU needs one. We
  1215. * might add an helper function to check that.
  1216. */
  1217. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1218. {
  1219. struct rv515_mc_save save;
  1220. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1221. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1222. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1223. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1224. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1225. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1226. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1227. S_008010_GUI_ACTIVE(1);
  1228. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1229. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1230. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1231. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1232. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1233. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1234. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1235. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1236. u32 tmp;
  1237. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1238. return 0;
  1239. dev_info(rdev->dev, "GPU softreset \n");
  1240. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1241. RREG32(R_008010_GRBM_STATUS));
  1242. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1243. RREG32(R_008014_GRBM_STATUS2));
  1244. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1245. RREG32(R_000E50_SRBM_STATUS));
  1246. rv515_mc_stop(rdev, &save);
  1247. if (r600_mc_wait_for_idle(rdev)) {
  1248. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1249. }
  1250. /* Disable CP parsing/prefetching */
  1251. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1252. /* Check if any of the rendering block is busy and reset it */
  1253. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1254. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1255. tmp = S_008020_SOFT_RESET_CR(1) |
  1256. S_008020_SOFT_RESET_DB(1) |
  1257. S_008020_SOFT_RESET_CB(1) |
  1258. S_008020_SOFT_RESET_PA(1) |
  1259. S_008020_SOFT_RESET_SC(1) |
  1260. S_008020_SOFT_RESET_SMX(1) |
  1261. S_008020_SOFT_RESET_SPI(1) |
  1262. S_008020_SOFT_RESET_SX(1) |
  1263. S_008020_SOFT_RESET_SH(1) |
  1264. S_008020_SOFT_RESET_TC(1) |
  1265. S_008020_SOFT_RESET_TA(1) |
  1266. S_008020_SOFT_RESET_VC(1) |
  1267. S_008020_SOFT_RESET_VGT(1);
  1268. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1269. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1270. RREG32(R_008020_GRBM_SOFT_RESET);
  1271. mdelay(15);
  1272. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1273. }
  1274. /* Reset CP (we always reset CP) */
  1275. tmp = S_008020_SOFT_RESET_CP(1);
  1276. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1277. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1278. RREG32(R_008020_GRBM_SOFT_RESET);
  1279. mdelay(15);
  1280. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1281. /* Wait a little for things to settle down */
  1282. mdelay(1);
  1283. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1284. RREG32(R_008010_GRBM_STATUS));
  1285. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1286. RREG32(R_008014_GRBM_STATUS2));
  1287. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1288. RREG32(R_000E50_SRBM_STATUS));
  1289. rv515_mc_resume(rdev, &save);
  1290. return 0;
  1291. }
  1292. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1293. {
  1294. u32 srbm_status;
  1295. u32 grbm_status;
  1296. u32 grbm_status2;
  1297. struct r100_gpu_lockup *lockup;
  1298. int r;
  1299. if (rdev->family >= CHIP_RV770)
  1300. lockup = &rdev->config.rv770.lockup;
  1301. else
  1302. lockup = &rdev->config.r600.lockup;
  1303. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1304. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1305. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1306. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1307. r100_gpu_lockup_update(lockup, &rdev->cp);
  1308. return false;
  1309. }
  1310. /* force CP activities */
  1311. r = radeon_ring_lock(rdev, 2);
  1312. if (!r) {
  1313. /* PACKET2 NOP */
  1314. radeon_ring_write(rdev, 0x80000000);
  1315. radeon_ring_write(rdev, 0x80000000);
  1316. radeon_ring_unlock_commit(rdev);
  1317. }
  1318. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1319. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1320. }
  1321. int r600_asic_reset(struct radeon_device *rdev)
  1322. {
  1323. return r600_gpu_soft_reset(rdev);
  1324. }
  1325. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1326. u32 num_backends,
  1327. u32 backend_disable_mask)
  1328. {
  1329. u32 backend_map = 0;
  1330. u32 enabled_backends_mask;
  1331. u32 enabled_backends_count;
  1332. u32 cur_pipe;
  1333. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1334. u32 cur_backend;
  1335. u32 i;
  1336. if (num_tile_pipes > R6XX_MAX_PIPES)
  1337. num_tile_pipes = R6XX_MAX_PIPES;
  1338. if (num_tile_pipes < 1)
  1339. num_tile_pipes = 1;
  1340. if (num_backends > R6XX_MAX_BACKENDS)
  1341. num_backends = R6XX_MAX_BACKENDS;
  1342. if (num_backends < 1)
  1343. num_backends = 1;
  1344. enabled_backends_mask = 0;
  1345. enabled_backends_count = 0;
  1346. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1347. if (((backend_disable_mask >> i) & 1) == 0) {
  1348. enabled_backends_mask |= (1 << i);
  1349. ++enabled_backends_count;
  1350. }
  1351. if (enabled_backends_count == num_backends)
  1352. break;
  1353. }
  1354. if (enabled_backends_count == 0) {
  1355. enabled_backends_mask = 1;
  1356. enabled_backends_count = 1;
  1357. }
  1358. if (enabled_backends_count != num_backends)
  1359. num_backends = enabled_backends_count;
  1360. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1361. switch (num_tile_pipes) {
  1362. case 1:
  1363. swizzle_pipe[0] = 0;
  1364. break;
  1365. case 2:
  1366. swizzle_pipe[0] = 0;
  1367. swizzle_pipe[1] = 1;
  1368. break;
  1369. case 3:
  1370. swizzle_pipe[0] = 0;
  1371. swizzle_pipe[1] = 1;
  1372. swizzle_pipe[2] = 2;
  1373. break;
  1374. case 4:
  1375. swizzle_pipe[0] = 0;
  1376. swizzle_pipe[1] = 1;
  1377. swizzle_pipe[2] = 2;
  1378. swizzle_pipe[3] = 3;
  1379. break;
  1380. case 5:
  1381. swizzle_pipe[0] = 0;
  1382. swizzle_pipe[1] = 1;
  1383. swizzle_pipe[2] = 2;
  1384. swizzle_pipe[3] = 3;
  1385. swizzle_pipe[4] = 4;
  1386. break;
  1387. case 6:
  1388. swizzle_pipe[0] = 0;
  1389. swizzle_pipe[1] = 2;
  1390. swizzle_pipe[2] = 4;
  1391. swizzle_pipe[3] = 5;
  1392. swizzle_pipe[4] = 1;
  1393. swizzle_pipe[5] = 3;
  1394. break;
  1395. case 7:
  1396. swizzle_pipe[0] = 0;
  1397. swizzle_pipe[1] = 2;
  1398. swizzle_pipe[2] = 4;
  1399. swizzle_pipe[3] = 6;
  1400. swizzle_pipe[4] = 1;
  1401. swizzle_pipe[5] = 3;
  1402. swizzle_pipe[6] = 5;
  1403. break;
  1404. case 8:
  1405. swizzle_pipe[0] = 0;
  1406. swizzle_pipe[1] = 2;
  1407. swizzle_pipe[2] = 4;
  1408. swizzle_pipe[3] = 6;
  1409. swizzle_pipe[4] = 1;
  1410. swizzle_pipe[5] = 3;
  1411. swizzle_pipe[6] = 5;
  1412. swizzle_pipe[7] = 7;
  1413. break;
  1414. }
  1415. cur_backend = 0;
  1416. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1417. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1418. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1419. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1420. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1421. }
  1422. return backend_map;
  1423. }
  1424. int r600_count_pipe_bits(uint32_t val)
  1425. {
  1426. int i, ret = 0;
  1427. for (i = 0; i < 32; i++) {
  1428. ret += val & 1;
  1429. val >>= 1;
  1430. }
  1431. return ret;
  1432. }
  1433. void r600_gpu_init(struct radeon_device *rdev)
  1434. {
  1435. u32 tiling_config;
  1436. u32 ramcfg;
  1437. u32 backend_map;
  1438. u32 cc_rb_backend_disable;
  1439. u32 cc_gc_shader_pipe_config;
  1440. u32 tmp;
  1441. int i, j;
  1442. u32 sq_config;
  1443. u32 sq_gpr_resource_mgmt_1 = 0;
  1444. u32 sq_gpr_resource_mgmt_2 = 0;
  1445. u32 sq_thread_resource_mgmt = 0;
  1446. u32 sq_stack_resource_mgmt_1 = 0;
  1447. u32 sq_stack_resource_mgmt_2 = 0;
  1448. /* FIXME: implement */
  1449. switch (rdev->family) {
  1450. case CHIP_R600:
  1451. rdev->config.r600.max_pipes = 4;
  1452. rdev->config.r600.max_tile_pipes = 8;
  1453. rdev->config.r600.max_simds = 4;
  1454. rdev->config.r600.max_backends = 4;
  1455. rdev->config.r600.max_gprs = 256;
  1456. rdev->config.r600.max_threads = 192;
  1457. rdev->config.r600.max_stack_entries = 256;
  1458. rdev->config.r600.max_hw_contexts = 8;
  1459. rdev->config.r600.max_gs_threads = 16;
  1460. rdev->config.r600.sx_max_export_size = 128;
  1461. rdev->config.r600.sx_max_export_pos_size = 16;
  1462. rdev->config.r600.sx_max_export_smx_size = 128;
  1463. rdev->config.r600.sq_num_cf_insts = 2;
  1464. break;
  1465. case CHIP_RV630:
  1466. case CHIP_RV635:
  1467. rdev->config.r600.max_pipes = 2;
  1468. rdev->config.r600.max_tile_pipes = 2;
  1469. rdev->config.r600.max_simds = 3;
  1470. rdev->config.r600.max_backends = 1;
  1471. rdev->config.r600.max_gprs = 128;
  1472. rdev->config.r600.max_threads = 192;
  1473. rdev->config.r600.max_stack_entries = 128;
  1474. rdev->config.r600.max_hw_contexts = 8;
  1475. rdev->config.r600.max_gs_threads = 4;
  1476. rdev->config.r600.sx_max_export_size = 128;
  1477. rdev->config.r600.sx_max_export_pos_size = 16;
  1478. rdev->config.r600.sx_max_export_smx_size = 128;
  1479. rdev->config.r600.sq_num_cf_insts = 2;
  1480. break;
  1481. case CHIP_RV610:
  1482. case CHIP_RV620:
  1483. case CHIP_RS780:
  1484. case CHIP_RS880:
  1485. rdev->config.r600.max_pipes = 1;
  1486. rdev->config.r600.max_tile_pipes = 1;
  1487. rdev->config.r600.max_simds = 2;
  1488. rdev->config.r600.max_backends = 1;
  1489. rdev->config.r600.max_gprs = 128;
  1490. rdev->config.r600.max_threads = 192;
  1491. rdev->config.r600.max_stack_entries = 128;
  1492. rdev->config.r600.max_hw_contexts = 4;
  1493. rdev->config.r600.max_gs_threads = 4;
  1494. rdev->config.r600.sx_max_export_size = 128;
  1495. rdev->config.r600.sx_max_export_pos_size = 16;
  1496. rdev->config.r600.sx_max_export_smx_size = 128;
  1497. rdev->config.r600.sq_num_cf_insts = 1;
  1498. break;
  1499. case CHIP_RV670:
  1500. rdev->config.r600.max_pipes = 4;
  1501. rdev->config.r600.max_tile_pipes = 4;
  1502. rdev->config.r600.max_simds = 4;
  1503. rdev->config.r600.max_backends = 4;
  1504. rdev->config.r600.max_gprs = 192;
  1505. rdev->config.r600.max_threads = 192;
  1506. rdev->config.r600.max_stack_entries = 256;
  1507. rdev->config.r600.max_hw_contexts = 8;
  1508. rdev->config.r600.max_gs_threads = 16;
  1509. rdev->config.r600.sx_max_export_size = 128;
  1510. rdev->config.r600.sx_max_export_pos_size = 16;
  1511. rdev->config.r600.sx_max_export_smx_size = 128;
  1512. rdev->config.r600.sq_num_cf_insts = 2;
  1513. break;
  1514. default:
  1515. break;
  1516. }
  1517. /* Initialize HDP */
  1518. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1519. WREG32((0x2c14 + j), 0x00000000);
  1520. WREG32((0x2c18 + j), 0x00000000);
  1521. WREG32((0x2c1c + j), 0x00000000);
  1522. WREG32((0x2c20 + j), 0x00000000);
  1523. WREG32((0x2c24 + j), 0x00000000);
  1524. }
  1525. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1526. /* Setup tiling */
  1527. tiling_config = 0;
  1528. ramcfg = RREG32(RAMCFG);
  1529. switch (rdev->config.r600.max_tile_pipes) {
  1530. case 1:
  1531. tiling_config |= PIPE_TILING(0);
  1532. break;
  1533. case 2:
  1534. tiling_config |= PIPE_TILING(1);
  1535. break;
  1536. case 4:
  1537. tiling_config |= PIPE_TILING(2);
  1538. break;
  1539. case 8:
  1540. tiling_config |= PIPE_TILING(3);
  1541. break;
  1542. default:
  1543. break;
  1544. }
  1545. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1546. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1547. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1548. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1549. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1550. rdev->config.r600.tiling_group_size = 512;
  1551. else
  1552. rdev->config.r600.tiling_group_size = 256;
  1553. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1554. if (tmp > 3) {
  1555. tiling_config |= ROW_TILING(3);
  1556. tiling_config |= SAMPLE_SPLIT(3);
  1557. } else {
  1558. tiling_config |= ROW_TILING(tmp);
  1559. tiling_config |= SAMPLE_SPLIT(tmp);
  1560. }
  1561. tiling_config |= BANK_SWAPS(1);
  1562. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1563. cc_rb_backend_disable |=
  1564. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1565. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1566. cc_gc_shader_pipe_config |=
  1567. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1568. cc_gc_shader_pipe_config |=
  1569. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1570. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1571. (R6XX_MAX_BACKENDS -
  1572. r600_count_pipe_bits((cc_rb_backend_disable &
  1573. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1574. (cc_rb_backend_disable >> 16));
  1575. rdev->config.r600.tile_config = tiling_config;
  1576. tiling_config |= BACKEND_MAP(backend_map);
  1577. WREG32(GB_TILING_CONFIG, tiling_config);
  1578. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1579. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1580. /* Setup pipes */
  1581. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1582. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1583. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1584. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1585. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1586. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1587. /* Setup some CP states */
  1588. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1589. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1590. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1591. SYNC_WALKER | SYNC_ALIGNER));
  1592. /* Setup various GPU states */
  1593. if (rdev->family == CHIP_RV670)
  1594. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1595. tmp = RREG32(SX_DEBUG_1);
  1596. tmp |= SMX_EVENT_RELEASE;
  1597. if ((rdev->family > CHIP_R600))
  1598. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1599. WREG32(SX_DEBUG_1, tmp);
  1600. if (((rdev->family) == CHIP_R600) ||
  1601. ((rdev->family) == CHIP_RV630) ||
  1602. ((rdev->family) == CHIP_RV610) ||
  1603. ((rdev->family) == CHIP_RV620) ||
  1604. ((rdev->family) == CHIP_RS780) ||
  1605. ((rdev->family) == CHIP_RS880)) {
  1606. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1607. } else {
  1608. WREG32(DB_DEBUG, 0);
  1609. }
  1610. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1611. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1612. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1613. WREG32(VGT_NUM_INSTANCES, 0);
  1614. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1615. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1616. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1617. if (((rdev->family) == CHIP_RV610) ||
  1618. ((rdev->family) == CHIP_RV620) ||
  1619. ((rdev->family) == CHIP_RS780) ||
  1620. ((rdev->family) == CHIP_RS880)) {
  1621. tmp = (CACHE_FIFO_SIZE(0xa) |
  1622. FETCH_FIFO_HIWATER(0xa) |
  1623. DONE_FIFO_HIWATER(0xe0) |
  1624. ALU_UPDATE_FIFO_HIWATER(0x8));
  1625. } else if (((rdev->family) == CHIP_R600) ||
  1626. ((rdev->family) == CHIP_RV630)) {
  1627. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1628. tmp |= DONE_FIFO_HIWATER(0x4);
  1629. }
  1630. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1631. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1632. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1633. */
  1634. sq_config = RREG32(SQ_CONFIG);
  1635. sq_config &= ~(PS_PRIO(3) |
  1636. VS_PRIO(3) |
  1637. GS_PRIO(3) |
  1638. ES_PRIO(3));
  1639. sq_config |= (DX9_CONSTS |
  1640. VC_ENABLE |
  1641. PS_PRIO(0) |
  1642. VS_PRIO(1) |
  1643. GS_PRIO(2) |
  1644. ES_PRIO(3));
  1645. if ((rdev->family) == CHIP_R600) {
  1646. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1647. NUM_VS_GPRS(124) |
  1648. NUM_CLAUSE_TEMP_GPRS(4));
  1649. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1650. NUM_ES_GPRS(0));
  1651. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1652. NUM_VS_THREADS(48) |
  1653. NUM_GS_THREADS(4) |
  1654. NUM_ES_THREADS(4));
  1655. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1656. NUM_VS_STACK_ENTRIES(128));
  1657. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1658. NUM_ES_STACK_ENTRIES(0));
  1659. } else if (((rdev->family) == CHIP_RV610) ||
  1660. ((rdev->family) == CHIP_RV620) ||
  1661. ((rdev->family) == CHIP_RS780) ||
  1662. ((rdev->family) == CHIP_RS880)) {
  1663. /* no vertex cache */
  1664. sq_config &= ~VC_ENABLE;
  1665. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1666. NUM_VS_GPRS(44) |
  1667. NUM_CLAUSE_TEMP_GPRS(2));
  1668. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1669. NUM_ES_GPRS(17));
  1670. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1671. NUM_VS_THREADS(78) |
  1672. NUM_GS_THREADS(4) |
  1673. NUM_ES_THREADS(31));
  1674. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1675. NUM_VS_STACK_ENTRIES(40));
  1676. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1677. NUM_ES_STACK_ENTRIES(16));
  1678. } else if (((rdev->family) == CHIP_RV630) ||
  1679. ((rdev->family) == CHIP_RV635)) {
  1680. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1681. NUM_VS_GPRS(44) |
  1682. NUM_CLAUSE_TEMP_GPRS(2));
  1683. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1684. NUM_ES_GPRS(18));
  1685. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1686. NUM_VS_THREADS(78) |
  1687. NUM_GS_THREADS(4) |
  1688. NUM_ES_THREADS(31));
  1689. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1690. NUM_VS_STACK_ENTRIES(40));
  1691. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1692. NUM_ES_STACK_ENTRIES(16));
  1693. } else if ((rdev->family) == CHIP_RV670) {
  1694. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1695. NUM_VS_GPRS(44) |
  1696. NUM_CLAUSE_TEMP_GPRS(2));
  1697. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1698. NUM_ES_GPRS(17));
  1699. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1700. NUM_VS_THREADS(78) |
  1701. NUM_GS_THREADS(4) |
  1702. NUM_ES_THREADS(31));
  1703. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1704. NUM_VS_STACK_ENTRIES(64));
  1705. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1706. NUM_ES_STACK_ENTRIES(64));
  1707. }
  1708. WREG32(SQ_CONFIG, sq_config);
  1709. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1710. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1711. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1712. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1713. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1714. if (((rdev->family) == CHIP_RV610) ||
  1715. ((rdev->family) == CHIP_RV620) ||
  1716. ((rdev->family) == CHIP_RS780) ||
  1717. ((rdev->family) == CHIP_RS880)) {
  1718. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1719. } else {
  1720. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1721. }
  1722. /* More default values. 2D/3D driver should adjust as needed */
  1723. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1724. S1_X(0x4) | S1_Y(0xc)));
  1725. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1726. S1_X(0x2) | S1_Y(0x2) |
  1727. S2_X(0xa) | S2_Y(0x6) |
  1728. S3_X(0x6) | S3_Y(0xa)));
  1729. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1730. S1_X(0x4) | S1_Y(0xc) |
  1731. S2_X(0x1) | S2_Y(0x6) |
  1732. S3_X(0xa) | S3_Y(0xe)));
  1733. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1734. S5_X(0x0) | S5_Y(0x0) |
  1735. S6_X(0xb) | S6_Y(0x4) |
  1736. S7_X(0x7) | S7_Y(0x8)));
  1737. WREG32(VGT_STRMOUT_EN, 0);
  1738. tmp = rdev->config.r600.max_pipes * 16;
  1739. switch (rdev->family) {
  1740. case CHIP_RV610:
  1741. case CHIP_RV620:
  1742. case CHIP_RS780:
  1743. case CHIP_RS880:
  1744. tmp += 32;
  1745. break;
  1746. case CHIP_RV670:
  1747. tmp += 128;
  1748. break;
  1749. default:
  1750. break;
  1751. }
  1752. if (tmp > 256) {
  1753. tmp = 256;
  1754. }
  1755. WREG32(VGT_ES_PER_GS, 128);
  1756. WREG32(VGT_GS_PER_ES, tmp);
  1757. WREG32(VGT_GS_PER_VS, 2);
  1758. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1759. /* more default values. 2D/3D driver should adjust as needed */
  1760. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1761. WREG32(VGT_STRMOUT_EN, 0);
  1762. WREG32(SX_MISC, 0);
  1763. WREG32(PA_SC_MODE_CNTL, 0);
  1764. WREG32(PA_SC_AA_CONFIG, 0);
  1765. WREG32(PA_SC_LINE_STIPPLE, 0);
  1766. WREG32(SPI_INPUT_Z, 0);
  1767. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1768. WREG32(CB_COLOR7_FRAG, 0);
  1769. /* Clear render buffer base addresses */
  1770. WREG32(CB_COLOR0_BASE, 0);
  1771. WREG32(CB_COLOR1_BASE, 0);
  1772. WREG32(CB_COLOR2_BASE, 0);
  1773. WREG32(CB_COLOR3_BASE, 0);
  1774. WREG32(CB_COLOR4_BASE, 0);
  1775. WREG32(CB_COLOR5_BASE, 0);
  1776. WREG32(CB_COLOR6_BASE, 0);
  1777. WREG32(CB_COLOR7_BASE, 0);
  1778. WREG32(CB_COLOR7_FRAG, 0);
  1779. switch (rdev->family) {
  1780. case CHIP_RV610:
  1781. case CHIP_RV620:
  1782. case CHIP_RS780:
  1783. case CHIP_RS880:
  1784. tmp = TC_L2_SIZE(8);
  1785. break;
  1786. case CHIP_RV630:
  1787. case CHIP_RV635:
  1788. tmp = TC_L2_SIZE(4);
  1789. break;
  1790. case CHIP_R600:
  1791. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1792. break;
  1793. default:
  1794. tmp = TC_L2_SIZE(0);
  1795. break;
  1796. }
  1797. WREG32(TC_CNTL, tmp);
  1798. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1799. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1800. tmp = RREG32(ARB_POP);
  1801. tmp |= ENABLE_TC128;
  1802. WREG32(ARB_POP, tmp);
  1803. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1804. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1805. NUM_CLIP_SEQ(3)));
  1806. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1807. }
  1808. /*
  1809. * Indirect registers accessor
  1810. */
  1811. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1812. {
  1813. u32 r;
  1814. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1815. (void)RREG32(PCIE_PORT_INDEX);
  1816. r = RREG32(PCIE_PORT_DATA);
  1817. return r;
  1818. }
  1819. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1820. {
  1821. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1822. (void)RREG32(PCIE_PORT_INDEX);
  1823. WREG32(PCIE_PORT_DATA, (v));
  1824. (void)RREG32(PCIE_PORT_DATA);
  1825. }
  1826. /*
  1827. * CP & Ring
  1828. */
  1829. void r600_cp_stop(struct radeon_device *rdev)
  1830. {
  1831. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1832. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1833. WREG32(SCRATCH_UMSK, 0);
  1834. }
  1835. int r600_init_microcode(struct radeon_device *rdev)
  1836. {
  1837. struct platform_device *pdev;
  1838. const char *chip_name;
  1839. const char *rlc_chip_name;
  1840. size_t pfp_req_size, me_req_size, rlc_req_size;
  1841. char fw_name[30];
  1842. int err;
  1843. DRM_DEBUG("\n");
  1844. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1845. err = IS_ERR(pdev);
  1846. if (err) {
  1847. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1848. return -EINVAL;
  1849. }
  1850. switch (rdev->family) {
  1851. case CHIP_R600:
  1852. chip_name = "R600";
  1853. rlc_chip_name = "R600";
  1854. break;
  1855. case CHIP_RV610:
  1856. chip_name = "RV610";
  1857. rlc_chip_name = "R600";
  1858. break;
  1859. case CHIP_RV630:
  1860. chip_name = "RV630";
  1861. rlc_chip_name = "R600";
  1862. break;
  1863. case CHIP_RV620:
  1864. chip_name = "RV620";
  1865. rlc_chip_name = "R600";
  1866. break;
  1867. case CHIP_RV635:
  1868. chip_name = "RV635";
  1869. rlc_chip_name = "R600";
  1870. break;
  1871. case CHIP_RV670:
  1872. chip_name = "RV670";
  1873. rlc_chip_name = "R600";
  1874. break;
  1875. case CHIP_RS780:
  1876. case CHIP_RS880:
  1877. chip_name = "RS780";
  1878. rlc_chip_name = "R600";
  1879. break;
  1880. case CHIP_RV770:
  1881. chip_name = "RV770";
  1882. rlc_chip_name = "R700";
  1883. break;
  1884. case CHIP_RV730:
  1885. case CHIP_RV740:
  1886. chip_name = "RV730";
  1887. rlc_chip_name = "R700";
  1888. break;
  1889. case CHIP_RV710:
  1890. chip_name = "RV710";
  1891. rlc_chip_name = "R700";
  1892. break;
  1893. case CHIP_CEDAR:
  1894. chip_name = "CEDAR";
  1895. rlc_chip_name = "CEDAR";
  1896. break;
  1897. case CHIP_REDWOOD:
  1898. chip_name = "REDWOOD";
  1899. rlc_chip_name = "REDWOOD";
  1900. break;
  1901. case CHIP_JUNIPER:
  1902. chip_name = "JUNIPER";
  1903. rlc_chip_name = "JUNIPER";
  1904. break;
  1905. case CHIP_CYPRESS:
  1906. case CHIP_HEMLOCK:
  1907. chip_name = "CYPRESS";
  1908. rlc_chip_name = "CYPRESS";
  1909. break;
  1910. case CHIP_PALM:
  1911. chip_name = "PALM";
  1912. rlc_chip_name = "SUMO";
  1913. break;
  1914. default: BUG();
  1915. }
  1916. if (rdev->family >= CHIP_CEDAR) {
  1917. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1918. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1919. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1920. } else if (rdev->family >= CHIP_RV770) {
  1921. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1922. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1923. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1924. } else {
  1925. pfp_req_size = PFP_UCODE_SIZE * 4;
  1926. me_req_size = PM4_UCODE_SIZE * 12;
  1927. rlc_req_size = RLC_UCODE_SIZE * 4;
  1928. }
  1929. DRM_INFO("Loading %s Microcode\n", chip_name);
  1930. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1931. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1932. if (err)
  1933. goto out;
  1934. if (rdev->pfp_fw->size != pfp_req_size) {
  1935. printk(KERN_ERR
  1936. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1937. rdev->pfp_fw->size, fw_name);
  1938. err = -EINVAL;
  1939. goto out;
  1940. }
  1941. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1942. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1943. if (err)
  1944. goto out;
  1945. if (rdev->me_fw->size != me_req_size) {
  1946. printk(KERN_ERR
  1947. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1948. rdev->me_fw->size, fw_name);
  1949. err = -EINVAL;
  1950. }
  1951. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1952. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1953. if (err)
  1954. goto out;
  1955. if (rdev->rlc_fw->size != rlc_req_size) {
  1956. printk(KERN_ERR
  1957. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1958. rdev->rlc_fw->size, fw_name);
  1959. err = -EINVAL;
  1960. }
  1961. out:
  1962. platform_device_unregister(pdev);
  1963. if (err) {
  1964. if (err != -EINVAL)
  1965. printk(KERN_ERR
  1966. "r600_cp: Failed to load firmware \"%s\"\n",
  1967. fw_name);
  1968. release_firmware(rdev->pfp_fw);
  1969. rdev->pfp_fw = NULL;
  1970. release_firmware(rdev->me_fw);
  1971. rdev->me_fw = NULL;
  1972. release_firmware(rdev->rlc_fw);
  1973. rdev->rlc_fw = NULL;
  1974. }
  1975. return err;
  1976. }
  1977. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1978. {
  1979. const __be32 *fw_data;
  1980. int i;
  1981. if (!rdev->me_fw || !rdev->pfp_fw)
  1982. return -EINVAL;
  1983. r600_cp_stop(rdev);
  1984. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1985. /* Reset cp */
  1986. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1987. RREG32(GRBM_SOFT_RESET);
  1988. mdelay(15);
  1989. WREG32(GRBM_SOFT_RESET, 0);
  1990. WREG32(CP_ME_RAM_WADDR, 0);
  1991. fw_data = (const __be32 *)rdev->me_fw->data;
  1992. WREG32(CP_ME_RAM_WADDR, 0);
  1993. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1994. WREG32(CP_ME_RAM_DATA,
  1995. be32_to_cpup(fw_data++));
  1996. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1997. WREG32(CP_PFP_UCODE_ADDR, 0);
  1998. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1999. WREG32(CP_PFP_UCODE_DATA,
  2000. be32_to_cpup(fw_data++));
  2001. WREG32(CP_PFP_UCODE_ADDR, 0);
  2002. WREG32(CP_ME_RAM_WADDR, 0);
  2003. WREG32(CP_ME_RAM_RADDR, 0);
  2004. return 0;
  2005. }
  2006. int r600_cp_start(struct radeon_device *rdev)
  2007. {
  2008. int r;
  2009. uint32_t cp_me;
  2010. r = radeon_ring_lock(rdev, 7);
  2011. if (r) {
  2012. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2013. return r;
  2014. }
  2015. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2016. radeon_ring_write(rdev, 0x1);
  2017. if (rdev->family >= CHIP_RV770) {
  2018. radeon_ring_write(rdev, 0x0);
  2019. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2020. } else {
  2021. radeon_ring_write(rdev, 0x3);
  2022. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2023. }
  2024. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2025. radeon_ring_write(rdev, 0);
  2026. radeon_ring_write(rdev, 0);
  2027. radeon_ring_unlock_commit(rdev);
  2028. cp_me = 0xff;
  2029. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2030. return 0;
  2031. }
  2032. int r600_cp_resume(struct radeon_device *rdev)
  2033. {
  2034. u32 tmp;
  2035. u32 rb_bufsz;
  2036. int r;
  2037. /* Reset cp */
  2038. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2039. RREG32(GRBM_SOFT_RESET);
  2040. mdelay(15);
  2041. WREG32(GRBM_SOFT_RESET, 0);
  2042. /* Set ring buffer size */
  2043. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2044. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2045. #ifdef __BIG_ENDIAN
  2046. tmp |= BUF_SWAP_32BIT;
  2047. #endif
  2048. WREG32(CP_RB_CNTL, tmp);
  2049. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2050. /* Set the write pointer delay */
  2051. WREG32(CP_RB_WPTR_DELAY, 0);
  2052. /* Initialize the ring buffer's read and write pointers */
  2053. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2054. WREG32(CP_RB_RPTR_WR, 0);
  2055. WREG32(CP_RB_WPTR, 0);
  2056. /* set the wb address whether it's enabled or not */
  2057. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2058. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2059. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2060. if (rdev->wb.enabled)
  2061. WREG32(SCRATCH_UMSK, 0xff);
  2062. else {
  2063. tmp |= RB_NO_UPDATE;
  2064. WREG32(SCRATCH_UMSK, 0);
  2065. }
  2066. mdelay(1);
  2067. WREG32(CP_RB_CNTL, tmp);
  2068. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2069. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2070. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2071. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2072. r600_cp_start(rdev);
  2073. rdev->cp.ready = true;
  2074. r = radeon_ring_test(rdev);
  2075. if (r) {
  2076. rdev->cp.ready = false;
  2077. return r;
  2078. }
  2079. return 0;
  2080. }
  2081. void r600_cp_commit(struct radeon_device *rdev)
  2082. {
  2083. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2084. (void)RREG32(CP_RB_WPTR);
  2085. }
  2086. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2087. {
  2088. u32 rb_bufsz;
  2089. /* Align ring size */
  2090. rb_bufsz = drm_order(ring_size / 8);
  2091. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2092. rdev->cp.ring_size = ring_size;
  2093. rdev->cp.align_mask = 16 - 1;
  2094. }
  2095. void r600_cp_fini(struct radeon_device *rdev)
  2096. {
  2097. r600_cp_stop(rdev);
  2098. radeon_ring_fini(rdev);
  2099. }
  2100. /*
  2101. * GPU scratch registers helpers function.
  2102. */
  2103. void r600_scratch_init(struct radeon_device *rdev)
  2104. {
  2105. int i;
  2106. rdev->scratch.num_reg = 7;
  2107. rdev->scratch.reg_base = SCRATCH_REG0;
  2108. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2109. rdev->scratch.free[i] = true;
  2110. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2111. }
  2112. }
  2113. int r600_ring_test(struct radeon_device *rdev)
  2114. {
  2115. uint32_t scratch;
  2116. uint32_t tmp = 0;
  2117. unsigned i;
  2118. int r;
  2119. r = radeon_scratch_get(rdev, &scratch);
  2120. if (r) {
  2121. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2122. return r;
  2123. }
  2124. WREG32(scratch, 0xCAFEDEAD);
  2125. r = radeon_ring_lock(rdev, 3);
  2126. if (r) {
  2127. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2128. radeon_scratch_free(rdev, scratch);
  2129. return r;
  2130. }
  2131. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2132. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2133. radeon_ring_write(rdev, 0xDEADBEEF);
  2134. radeon_ring_unlock_commit(rdev);
  2135. for (i = 0; i < rdev->usec_timeout; i++) {
  2136. tmp = RREG32(scratch);
  2137. if (tmp == 0xDEADBEEF)
  2138. break;
  2139. DRM_UDELAY(1);
  2140. }
  2141. if (i < rdev->usec_timeout) {
  2142. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2143. } else {
  2144. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2145. scratch, tmp);
  2146. r = -EINVAL;
  2147. }
  2148. radeon_scratch_free(rdev, scratch);
  2149. return r;
  2150. }
  2151. void r600_fence_ring_emit(struct radeon_device *rdev,
  2152. struct radeon_fence *fence)
  2153. {
  2154. if (rdev->wb.use_event) {
  2155. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2156. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2157. /* EVENT_WRITE_EOP - flush caches, send int */
  2158. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2159. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2160. radeon_ring_write(rdev, addr & 0xffffffff);
  2161. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2162. radeon_ring_write(rdev, fence->seq);
  2163. radeon_ring_write(rdev, 0);
  2164. } else {
  2165. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2166. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2167. /* wait for 3D idle clean */
  2168. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2169. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2170. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2171. /* Emit fence sequence & fire IRQ */
  2172. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2173. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2174. radeon_ring_write(rdev, fence->seq);
  2175. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2176. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2177. radeon_ring_write(rdev, RB_INT_STAT);
  2178. }
  2179. }
  2180. int r600_copy_blit(struct radeon_device *rdev,
  2181. uint64_t src_offset, uint64_t dst_offset,
  2182. unsigned num_pages, struct radeon_fence *fence)
  2183. {
  2184. int r;
  2185. mutex_lock(&rdev->r600_blit.mutex);
  2186. rdev->r600_blit.vb_ib = NULL;
  2187. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2188. if (r) {
  2189. if (rdev->r600_blit.vb_ib)
  2190. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2191. mutex_unlock(&rdev->r600_blit.mutex);
  2192. return r;
  2193. }
  2194. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2195. r600_blit_done_copy(rdev, fence);
  2196. mutex_unlock(&rdev->r600_blit.mutex);
  2197. return 0;
  2198. }
  2199. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2200. uint32_t tiling_flags, uint32_t pitch,
  2201. uint32_t offset, uint32_t obj_size)
  2202. {
  2203. /* FIXME: implement */
  2204. return 0;
  2205. }
  2206. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2207. {
  2208. /* FIXME: implement */
  2209. }
  2210. int r600_startup(struct radeon_device *rdev)
  2211. {
  2212. int r;
  2213. /* enable pcie gen2 link */
  2214. r600_pcie_gen2_enable(rdev);
  2215. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2216. r = r600_init_microcode(rdev);
  2217. if (r) {
  2218. DRM_ERROR("Failed to load firmware!\n");
  2219. return r;
  2220. }
  2221. }
  2222. r600_mc_program(rdev);
  2223. if (rdev->flags & RADEON_IS_AGP) {
  2224. r600_agp_enable(rdev);
  2225. } else {
  2226. r = r600_pcie_gart_enable(rdev);
  2227. if (r)
  2228. return r;
  2229. }
  2230. r600_gpu_init(rdev);
  2231. r = r600_blit_init(rdev);
  2232. if (r) {
  2233. r600_blit_fini(rdev);
  2234. rdev->asic->copy = NULL;
  2235. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2236. }
  2237. /* allocate wb buffer */
  2238. r = radeon_wb_init(rdev);
  2239. if (r)
  2240. return r;
  2241. /* Enable IRQ */
  2242. r = r600_irq_init(rdev);
  2243. if (r) {
  2244. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2245. radeon_irq_kms_fini(rdev);
  2246. return r;
  2247. }
  2248. r600_irq_set(rdev);
  2249. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2250. if (r)
  2251. return r;
  2252. r = r600_cp_load_microcode(rdev);
  2253. if (r)
  2254. return r;
  2255. r = r600_cp_resume(rdev);
  2256. if (r)
  2257. return r;
  2258. return 0;
  2259. }
  2260. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2261. {
  2262. uint32_t temp;
  2263. temp = RREG32(CONFIG_CNTL);
  2264. if (state == false) {
  2265. temp &= ~(1<<0);
  2266. temp |= (1<<1);
  2267. } else {
  2268. temp &= ~(1<<1);
  2269. }
  2270. WREG32(CONFIG_CNTL, temp);
  2271. }
  2272. int r600_resume(struct radeon_device *rdev)
  2273. {
  2274. int r;
  2275. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2276. * posting will perform necessary task to bring back GPU into good
  2277. * shape.
  2278. */
  2279. /* post card */
  2280. atom_asic_init(rdev->mode_info.atom_context);
  2281. r = r600_startup(rdev);
  2282. if (r) {
  2283. DRM_ERROR("r600 startup failed on resume\n");
  2284. return r;
  2285. }
  2286. r = r600_ib_test(rdev);
  2287. if (r) {
  2288. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2289. return r;
  2290. }
  2291. r = r600_audio_init(rdev);
  2292. if (r) {
  2293. DRM_ERROR("radeon: audio resume failed\n");
  2294. return r;
  2295. }
  2296. return r;
  2297. }
  2298. int r600_suspend(struct radeon_device *rdev)
  2299. {
  2300. int r;
  2301. r600_audio_fini(rdev);
  2302. /* FIXME: we should wait for ring to be empty */
  2303. r600_cp_stop(rdev);
  2304. rdev->cp.ready = false;
  2305. r600_irq_suspend(rdev);
  2306. radeon_wb_disable(rdev);
  2307. r600_pcie_gart_disable(rdev);
  2308. /* unpin shaders bo */
  2309. if (rdev->r600_blit.shader_obj) {
  2310. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2311. if (!r) {
  2312. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2313. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2314. }
  2315. }
  2316. return 0;
  2317. }
  2318. /* Plan is to move initialization in that function and use
  2319. * helper function so that radeon_device_init pretty much
  2320. * do nothing more than calling asic specific function. This
  2321. * should also allow to remove a bunch of callback function
  2322. * like vram_info.
  2323. */
  2324. int r600_init(struct radeon_device *rdev)
  2325. {
  2326. int r;
  2327. r = radeon_dummy_page_init(rdev);
  2328. if (r)
  2329. return r;
  2330. if (r600_debugfs_mc_info_init(rdev)) {
  2331. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2332. }
  2333. /* This don't do much */
  2334. r = radeon_gem_init(rdev);
  2335. if (r)
  2336. return r;
  2337. /* Read BIOS */
  2338. if (!radeon_get_bios(rdev)) {
  2339. if (ASIC_IS_AVIVO(rdev))
  2340. return -EINVAL;
  2341. }
  2342. /* Must be an ATOMBIOS */
  2343. if (!rdev->is_atom_bios) {
  2344. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2345. return -EINVAL;
  2346. }
  2347. r = radeon_atombios_init(rdev);
  2348. if (r)
  2349. return r;
  2350. /* Post card if necessary */
  2351. if (!radeon_card_posted(rdev)) {
  2352. if (!rdev->bios) {
  2353. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2354. return -EINVAL;
  2355. }
  2356. DRM_INFO("GPU not posted. posting now...\n");
  2357. atom_asic_init(rdev->mode_info.atom_context);
  2358. }
  2359. /* Initialize scratch registers */
  2360. r600_scratch_init(rdev);
  2361. /* Initialize surface registers */
  2362. radeon_surface_init(rdev);
  2363. /* Initialize clocks */
  2364. radeon_get_clock_info(rdev->ddev);
  2365. /* Fence driver */
  2366. r = radeon_fence_driver_init(rdev);
  2367. if (r)
  2368. return r;
  2369. if (rdev->flags & RADEON_IS_AGP) {
  2370. r = radeon_agp_init(rdev);
  2371. if (r)
  2372. radeon_agp_disable(rdev);
  2373. }
  2374. r = r600_mc_init(rdev);
  2375. if (r)
  2376. return r;
  2377. /* Memory manager */
  2378. r = radeon_bo_init(rdev);
  2379. if (r)
  2380. return r;
  2381. r = radeon_irq_kms_init(rdev);
  2382. if (r)
  2383. return r;
  2384. rdev->cp.ring_obj = NULL;
  2385. r600_ring_init(rdev, 1024 * 1024);
  2386. rdev->ih.ring_obj = NULL;
  2387. r600_ih_ring_init(rdev, 64 * 1024);
  2388. r = r600_pcie_gart_init(rdev);
  2389. if (r)
  2390. return r;
  2391. rdev->accel_working = true;
  2392. r = r600_startup(rdev);
  2393. if (r) {
  2394. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2395. r600_cp_fini(rdev);
  2396. r600_irq_fini(rdev);
  2397. radeon_wb_fini(rdev);
  2398. radeon_irq_kms_fini(rdev);
  2399. r600_pcie_gart_fini(rdev);
  2400. rdev->accel_working = false;
  2401. }
  2402. if (rdev->accel_working) {
  2403. r = radeon_ib_pool_init(rdev);
  2404. if (r) {
  2405. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2406. rdev->accel_working = false;
  2407. } else {
  2408. r = r600_ib_test(rdev);
  2409. if (r) {
  2410. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2411. rdev->accel_working = false;
  2412. }
  2413. }
  2414. }
  2415. r = r600_audio_init(rdev);
  2416. if (r)
  2417. return r; /* TODO error handling */
  2418. return 0;
  2419. }
  2420. void r600_fini(struct radeon_device *rdev)
  2421. {
  2422. r600_audio_fini(rdev);
  2423. r600_blit_fini(rdev);
  2424. r600_cp_fini(rdev);
  2425. r600_irq_fini(rdev);
  2426. radeon_wb_fini(rdev);
  2427. radeon_irq_kms_fini(rdev);
  2428. r600_pcie_gart_fini(rdev);
  2429. radeon_agp_fini(rdev);
  2430. radeon_gem_fini(rdev);
  2431. radeon_fence_driver_fini(rdev);
  2432. radeon_bo_fini(rdev);
  2433. radeon_atombios_fini(rdev);
  2434. kfree(rdev->bios);
  2435. rdev->bios = NULL;
  2436. radeon_dummy_page_fini(rdev);
  2437. }
  2438. /*
  2439. * CS stuff
  2440. */
  2441. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2442. {
  2443. /* FIXME: implement */
  2444. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2445. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2446. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2447. radeon_ring_write(rdev, ib->length_dw);
  2448. }
  2449. int r600_ib_test(struct radeon_device *rdev)
  2450. {
  2451. struct radeon_ib *ib;
  2452. uint32_t scratch;
  2453. uint32_t tmp = 0;
  2454. unsigned i;
  2455. int r;
  2456. r = radeon_scratch_get(rdev, &scratch);
  2457. if (r) {
  2458. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2459. return r;
  2460. }
  2461. WREG32(scratch, 0xCAFEDEAD);
  2462. r = radeon_ib_get(rdev, &ib);
  2463. if (r) {
  2464. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2465. return r;
  2466. }
  2467. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2468. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2469. ib->ptr[2] = 0xDEADBEEF;
  2470. ib->ptr[3] = PACKET2(0);
  2471. ib->ptr[4] = PACKET2(0);
  2472. ib->ptr[5] = PACKET2(0);
  2473. ib->ptr[6] = PACKET2(0);
  2474. ib->ptr[7] = PACKET2(0);
  2475. ib->ptr[8] = PACKET2(0);
  2476. ib->ptr[9] = PACKET2(0);
  2477. ib->ptr[10] = PACKET2(0);
  2478. ib->ptr[11] = PACKET2(0);
  2479. ib->ptr[12] = PACKET2(0);
  2480. ib->ptr[13] = PACKET2(0);
  2481. ib->ptr[14] = PACKET2(0);
  2482. ib->ptr[15] = PACKET2(0);
  2483. ib->length_dw = 16;
  2484. r = radeon_ib_schedule(rdev, ib);
  2485. if (r) {
  2486. radeon_scratch_free(rdev, scratch);
  2487. radeon_ib_free(rdev, &ib);
  2488. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2489. return r;
  2490. }
  2491. r = radeon_fence_wait(ib->fence, false);
  2492. if (r) {
  2493. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2494. return r;
  2495. }
  2496. for (i = 0; i < rdev->usec_timeout; i++) {
  2497. tmp = RREG32(scratch);
  2498. if (tmp == 0xDEADBEEF)
  2499. break;
  2500. DRM_UDELAY(1);
  2501. }
  2502. if (i < rdev->usec_timeout) {
  2503. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2504. } else {
  2505. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2506. scratch, tmp);
  2507. r = -EINVAL;
  2508. }
  2509. radeon_scratch_free(rdev, scratch);
  2510. radeon_ib_free(rdev, &ib);
  2511. return r;
  2512. }
  2513. /*
  2514. * Interrupts
  2515. *
  2516. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2517. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2518. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2519. * and host consumes. As the host irq handler processes interrupts, it
  2520. * increments the rptr. When the rptr catches up with the wptr, all the
  2521. * current interrupts have been processed.
  2522. */
  2523. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2524. {
  2525. u32 rb_bufsz;
  2526. /* Align ring size */
  2527. rb_bufsz = drm_order(ring_size / 4);
  2528. ring_size = (1 << rb_bufsz) * 4;
  2529. rdev->ih.ring_size = ring_size;
  2530. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2531. rdev->ih.rptr = 0;
  2532. }
  2533. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2534. {
  2535. int r;
  2536. /* Allocate ring buffer */
  2537. if (rdev->ih.ring_obj == NULL) {
  2538. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2539. PAGE_SIZE, true,
  2540. RADEON_GEM_DOMAIN_GTT,
  2541. &rdev->ih.ring_obj);
  2542. if (r) {
  2543. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2544. return r;
  2545. }
  2546. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2547. if (unlikely(r != 0))
  2548. return r;
  2549. r = radeon_bo_pin(rdev->ih.ring_obj,
  2550. RADEON_GEM_DOMAIN_GTT,
  2551. &rdev->ih.gpu_addr);
  2552. if (r) {
  2553. radeon_bo_unreserve(rdev->ih.ring_obj);
  2554. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2555. return r;
  2556. }
  2557. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2558. (void **)&rdev->ih.ring);
  2559. radeon_bo_unreserve(rdev->ih.ring_obj);
  2560. if (r) {
  2561. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2562. return r;
  2563. }
  2564. }
  2565. return 0;
  2566. }
  2567. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2568. {
  2569. int r;
  2570. if (rdev->ih.ring_obj) {
  2571. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2572. if (likely(r == 0)) {
  2573. radeon_bo_kunmap(rdev->ih.ring_obj);
  2574. radeon_bo_unpin(rdev->ih.ring_obj);
  2575. radeon_bo_unreserve(rdev->ih.ring_obj);
  2576. }
  2577. radeon_bo_unref(&rdev->ih.ring_obj);
  2578. rdev->ih.ring = NULL;
  2579. rdev->ih.ring_obj = NULL;
  2580. }
  2581. }
  2582. void r600_rlc_stop(struct radeon_device *rdev)
  2583. {
  2584. if ((rdev->family >= CHIP_RV770) &&
  2585. (rdev->family <= CHIP_RV740)) {
  2586. /* r7xx asics need to soft reset RLC before halting */
  2587. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2588. RREG32(SRBM_SOFT_RESET);
  2589. udelay(15000);
  2590. WREG32(SRBM_SOFT_RESET, 0);
  2591. RREG32(SRBM_SOFT_RESET);
  2592. }
  2593. WREG32(RLC_CNTL, 0);
  2594. }
  2595. static void r600_rlc_start(struct radeon_device *rdev)
  2596. {
  2597. WREG32(RLC_CNTL, RLC_ENABLE);
  2598. }
  2599. static int r600_rlc_init(struct radeon_device *rdev)
  2600. {
  2601. u32 i;
  2602. const __be32 *fw_data;
  2603. if (!rdev->rlc_fw)
  2604. return -EINVAL;
  2605. r600_rlc_stop(rdev);
  2606. WREG32(RLC_HB_BASE, 0);
  2607. WREG32(RLC_HB_CNTL, 0);
  2608. WREG32(RLC_HB_RPTR, 0);
  2609. WREG32(RLC_HB_WPTR, 0);
  2610. if (rdev->family <= CHIP_CAICOS) {
  2611. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2612. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2613. }
  2614. WREG32(RLC_MC_CNTL, 0);
  2615. WREG32(RLC_UCODE_CNTL, 0);
  2616. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2617. if (rdev->family >= CHIP_CAYMAN) {
  2618. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2619. WREG32(RLC_UCODE_ADDR, i);
  2620. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2621. }
  2622. } else if (rdev->family >= CHIP_CEDAR) {
  2623. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2624. WREG32(RLC_UCODE_ADDR, i);
  2625. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2626. }
  2627. } else if (rdev->family >= CHIP_RV770) {
  2628. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2629. WREG32(RLC_UCODE_ADDR, i);
  2630. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2631. }
  2632. } else {
  2633. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2634. WREG32(RLC_UCODE_ADDR, i);
  2635. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2636. }
  2637. }
  2638. WREG32(RLC_UCODE_ADDR, 0);
  2639. r600_rlc_start(rdev);
  2640. return 0;
  2641. }
  2642. static void r600_enable_interrupts(struct radeon_device *rdev)
  2643. {
  2644. u32 ih_cntl = RREG32(IH_CNTL);
  2645. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2646. ih_cntl |= ENABLE_INTR;
  2647. ih_rb_cntl |= IH_RB_ENABLE;
  2648. WREG32(IH_CNTL, ih_cntl);
  2649. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2650. rdev->ih.enabled = true;
  2651. }
  2652. void r600_disable_interrupts(struct radeon_device *rdev)
  2653. {
  2654. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2655. u32 ih_cntl = RREG32(IH_CNTL);
  2656. ih_rb_cntl &= ~IH_RB_ENABLE;
  2657. ih_cntl &= ~ENABLE_INTR;
  2658. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2659. WREG32(IH_CNTL, ih_cntl);
  2660. /* set rptr, wptr to 0 */
  2661. WREG32(IH_RB_RPTR, 0);
  2662. WREG32(IH_RB_WPTR, 0);
  2663. rdev->ih.enabled = false;
  2664. rdev->ih.wptr = 0;
  2665. rdev->ih.rptr = 0;
  2666. }
  2667. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2668. {
  2669. u32 tmp;
  2670. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2671. WREG32(GRBM_INT_CNTL, 0);
  2672. WREG32(DxMODE_INT_MASK, 0);
  2673. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2674. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2675. if (ASIC_IS_DCE3(rdev)) {
  2676. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2677. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2678. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2679. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2680. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2681. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2682. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2683. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2684. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2685. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2686. if (ASIC_IS_DCE32(rdev)) {
  2687. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2688. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2689. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2690. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2691. }
  2692. } else {
  2693. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2694. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2695. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2696. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2697. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2698. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2699. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2700. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2701. }
  2702. }
  2703. int r600_irq_init(struct radeon_device *rdev)
  2704. {
  2705. int ret = 0;
  2706. int rb_bufsz;
  2707. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2708. /* allocate ring */
  2709. ret = r600_ih_ring_alloc(rdev);
  2710. if (ret)
  2711. return ret;
  2712. /* disable irqs */
  2713. r600_disable_interrupts(rdev);
  2714. /* init rlc */
  2715. ret = r600_rlc_init(rdev);
  2716. if (ret) {
  2717. r600_ih_ring_fini(rdev);
  2718. return ret;
  2719. }
  2720. /* setup interrupt control */
  2721. /* set dummy read address to ring address */
  2722. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2723. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2724. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2725. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2726. */
  2727. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2728. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2729. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2730. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2731. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2732. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2733. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2734. IH_WPTR_OVERFLOW_CLEAR |
  2735. (rb_bufsz << 1));
  2736. if (rdev->wb.enabled)
  2737. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2738. /* set the writeback address whether it's enabled or not */
  2739. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2740. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2741. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2742. /* set rptr, wptr to 0 */
  2743. WREG32(IH_RB_RPTR, 0);
  2744. WREG32(IH_RB_WPTR, 0);
  2745. /* Default settings for IH_CNTL (disabled at first) */
  2746. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2747. /* RPTR_REARM only works if msi's are enabled */
  2748. if (rdev->msi_enabled)
  2749. ih_cntl |= RPTR_REARM;
  2750. #ifdef __BIG_ENDIAN
  2751. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2752. #endif
  2753. WREG32(IH_CNTL, ih_cntl);
  2754. /* force the active interrupt state to all disabled */
  2755. if (rdev->family >= CHIP_CEDAR)
  2756. evergreen_disable_interrupt_state(rdev);
  2757. else
  2758. r600_disable_interrupt_state(rdev);
  2759. /* enable irqs */
  2760. r600_enable_interrupts(rdev);
  2761. return ret;
  2762. }
  2763. void r600_irq_suspend(struct radeon_device *rdev)
  2764. {
  2765. r600_irq_disable(rdev);
  2766. r600_rlc_stop(rdev);
  2767. }
  2768. void r600_irq_fini(struct radeon_device *rdev)
  2769. {
  2770. r600_irq_suspend(rdev);
  2771. r600_ih_ring_fini(rdev);
  2772. }
  2773. int r600_irq_set(struct radeon_device *rdev)
  2774. {
  2775. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2776. u32 mode_int = 0;
  2777. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2778. u32 grbm_int_cntl = 0;
  2779. u32 hdmi1, hdmi2;
  2780. u32 d1grph = 0, d2grph = 0;
  2781. if (!rdev->irq.installed) {
  2782. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2783. return -EINVAL;
  2784. }
  2785. /* don't enable anything if the ih is disabled */
  2786. if (!rdev->ih.enabled) {
  2787. r600_disable_interrupts(rdev);
  2788. /* force the active interrupt state to all disabled */
  2789. r600_disable_interrupt_state(rdev);
  2790. return 0;
  2791. }
  2792. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2793. if (ASIC_IS_DCE3(rdev)) {
  2794. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2795. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2796. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2797. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2798. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2799. if (ASIC_IS_DCE32(rdev)) {
  2800. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2801. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2802. }
  2803. } else {
  2804. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2805. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2806. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2807. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2808. }
  2809. if (rdev->irq.sw_int) {
  2810. DRM_DEBUG("r600_irq_set: sw int\n");
  2811. cp_int_cntl |= RB_INT_ENABLE;
  2812. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2813. }
  2814. if (rdev->irq.crtc_vblank_int[0] ||
  2815. rdev->irq.pflip[0]) {
  2816. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2817. mode_int |= D1MODE_VBLANK_INT_MASK;
  2818. }
  2819. if (rdev->irq.crtc_vblank_int[1] ||
  2820. rdev->irq.pflip[1]) {
  2821. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2822. mode_int |= D2MODE_VBLANK_INT_MASK;
  2823. }
  2824. if (rdev->irq.hpd[0]) {
  2825. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2826. hpd1 |= DC_HPDx_INT_EN;
  2827. }
  2828. if (rdev->irq.hpd[1]) {
  2829. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2830. hpd2 |= DC_HPDx_INT_EN;
  2831. }
  2832. if (rdev->irq.hpd[2]) {
  2833. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2834. hpd3 |= DC_HPDx_INT_EN;
  2835. }
  2836. if (rdev->irq.hpd[3]) {
  2837. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2838. hpd4 |= DC_HPDx_INT_EN;
  2839. }
  2840. if (rdev->irq.hpd[4]) {
  2841. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2842. hpd5 |= DC_HPDx_INT_EN;
  2843. }
  2844. if (rdev->irq.hpd[5]) {
  2845. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2846. hpd6 |= DC_HPDx_INT_EN;
  2847. }
  2848. if (rdev->irq.hdmi[0]) {
  2849. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2850. hdmi1 |= R600_HDMI_INT_EN;
  2851. }
  2852. if (rdev->irq.hdmi[1]) {
  2853. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2854. hdmi2 |= R600_HDMI_INT_EN;
  2855. }
  2856. if (rdev->irq.gui_idle) {
  2857. DRM_DEBUG("gui idle\n");
  2858. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2859. }
  2860. WREG32(CP_INT_CNTL, cp_int_cntl);
  2861. WREG32(DxMODE_INT_MASK, mode_int);
  2862. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2863. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2864. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2865. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2866. if (ASIC_IS_DCE3(rdev)) {
  2867. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2868. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2869. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2870. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2871. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2872. if (ASIC_IS_DCE32(rdev)) {
  2873. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2874. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2875. }
  2876. } else {
  2877. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2878. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2879. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2880. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2881. }
  2882. return 0;
  2883. }
  2884. static inline void r600_irq_ack(struct radeon_device *rdev)
  2885. {
  2886. u32 tmp;
  2887. if (ASIC_IS_DCE3(rdev)) {
  2888. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2889. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2890. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2891. } else {
  2892. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2893. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2894. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2895. }
  2896. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2897. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2898. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2899. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2900. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2901. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2902. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2903. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2904. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2905. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2906. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2907. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2908. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2909. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2910. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2911. if (ASIC_IS_DCE3(rdev)) {
  2912. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2913. tmp |= DC_HPDx_INT_ACK;
  2914. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2915. } else {
  2916. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2917. tmp |= DC_HPDx_INT_ACK;
  2918. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2919. }
  2920. }
  2921. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2922. if (ASIC_IS_DCE3(rdev)) {
  2923. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2924. tmp |= DC_HPDx_INT_ACK;
  2925. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2926. } else {
  2927. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2928. tmp |= DC_HPDx_INT_ACK;
  2929. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2930. }
  2931. }
  2932. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2933. if (ASIC_IS_DCE3(rdev)) {
  2934. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2935. tmp |= DC_HPDx_INT_ACK;
  2936. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2937. } else {
  2938. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2939. tmp |= DC_HPDx_INT_ACK;
  2940. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2941. }
  2942. }
  2943. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2944. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2945. tmp |= DC_HPDx_INT_ACK;
  2946. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2947. }
  2948. if (ASIC_IS_DCE32(rdev)) {
  2949. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2950. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2951. tmp |= DC_HPDx_INT_ACK;
  2952. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2953. }
  2954. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2955. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2956. tmp |= DC_HPDx_INT_ACK;
  2957. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2958. }
  2959. }
  2960. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2961. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2962. }
  2963. if (ASIC_IS_DCE3(rdev)) {
  2964. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2965. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2966. }
  2967. } else {
  2968. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2969. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2970. }
  2971. }
  2972. }
  2973. void r600_irq_disable(struct radeon_device *rdev)
  2974. {
  2975. r600_disable_interrupts(rdev);
  2976. /* Wait and acknowledge irq */
  2977. mdelay(1);
  2978. r600_irq_ack(rdev);
  2979. r600_disable_interrupt_state(rdev);
  2980. }
  2981. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2982. {
  2983. u32 wptr, tmp;
  2984. if (rdev->wb.enabled)
  2985. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2986. else
  2987. wptr = RREG32(IH_RB_WPTR);
  2988. if (wptr & RB_OVERFLOW) {
  2989. /* When a ring buffer overflow happen start parsing interrupt
  2990. * from the last not overwritten vector (wptr + 16). Hopefully
  2991. * this should allow us to catchup.
  2992. */
  2993. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2994. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2995. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2996. tmp = RREG32(IH_RB_CNTL);
  2997. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2998. WREG32(IH_RB_CNTL, tmp);
  2999. }
  3000. return (wptr & rdev->ih.ptr_mask);
  3001. }
  3002. /* r600 IV Ring
  3003. * Each IV ring entry is 128 bits:
  3004. * [7:0] - interrupt source id
  3005. * [31:8] - reserved
  3006. * [59:32] - interrupt source data
  3007. * [127:60] - reserved
  3008. *
  3009. * The basic interrupt vector entries
  3010. * are decoded as follows:
  3011. * src_id src_data description
  3012. * 1 0 D1 Vblank
  3013. * 1 1 D1 Vline
  3014. * 5 0 D2 Vblank
  3015. * 5 1 D2 Vline
  3016. * 19 0 FP Hot plug detection A
  3017. * 19 1 FP Hot plug detection B
  3018. * 19 2 DAC A auto-detection
  3019. * 19 3 DAC B auto-detection
  3020. * 21 4 HDMI block A
  3021. * 21 5 HDMI block B
  3022. * 176 - CP_INT RB
  3023. * 177 - CP_INT IB1
  3024. * 178 - CP_INT IB2
  3025. * 181 - EOP Interrupt
  3026. * 233 - GUI Idle
  3027. *
  3028. * Note, these are based on r600 and may need to be
  3029. * adjusted or added to on newer asics
  3030. */
  3031. int r600_irq_process(struct radeon_device *rdev)
  3032. {
  3033. u32 wptr = r600_get_ih_wptr(rdev);
  3034. u32 rptr = rdev->ih.rptr;
  3035. u32 src_id, src_data;
  3036. u32 ring_index;
  3037. unsigned long flags;
  3038. bool queue_hotplug = false;
  3039. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3040. if (!rdev->ih.enabled)
  3041. return IRQ_NONE;
  3042. spin_lock_irqsave(&rdev->ih.lock, flags);
  3043. if (rptr == wptr) {
  3044. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3045. return IRQ_NONE;
  3046. }
  3047. if (rdev->shutdown) {
  3048. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3049. return IRQ_NONE;
  3050. }
  3051. restart_ih:
  3052. /* display interrupts */
  3053. r600_irq_ack(rdev);
  3054. rdev->ih.wptr = wptr;
  3055. while (rptr != wptr) {
  3056. /* wptr/rptr are in bytes! */
  3057. ring_index = rptr / 4;
  3058. src_id = rdev->ih.ring[ring_index] & 0xff;
  3059. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3060. switch (src_id) {
  3061. case 1: /* D1 vblank/vline */
  3062. switch (src_data) {
  3063. case 0: /* D1 vblank */
  3064. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3065. if (rdev->irq.crtc_vblank_int[0]) {
  3066. drm_handle_vblank(rdev->ddev, 0);
  3067. rdev->pm.vblank_sync = true;
  3068. wake_up(&rdev->irq.vblank_queue);
  3069. }
  3070. if (rdev->irq.pflip[0])
  3071. radeon_crtc_handle_flip(rdev, 0);
  3072. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3073. DRM_DEBUG("IH: D1 vblank\n");
  3074. }
  3075. break;
  3076. case 1: /* D1 vline */
  3077. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3078. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3079. DRM_DEBUG("IH: D1 vline\n");
  3080. }
  3081. break;
  3082. default:
  3083. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3084. break;
  3085. }
  3086. break;
  3087. case 5: /* D2 vblank/vline */
  3088. switch (src_data) {
  3089. case 0: /* D2 vblank */
  3090. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3091. if (rdev->irq.crtc_vblank_int[1]) {
  3092. drm_handle_vblank(rdev->ddev, 1);
  3093. rdev->pm.vblank_sync = true;
  3094. wake_up(&rdev->irq.vblank_queue);
  3095. }
  3096. if (rdev->irq.pflip[1])
  3097. radeon_crtc_handle_flip(rdev, 1);
  3098. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3099. DRM_DEBUG("IH: D2 vblank\n");
  3100. }
  3101. break;
  3102. case 1: /* D1 vline */
  3103. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3104. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3105. DRM_DEBUG("IH: D2 vline\n");
  3106. }
  3107. break;
  3108. default:
  3109. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3110. break;
  3111. }
  3112. break;
  3113. case 19: /* HPD/DAC hotplug */
  3114. switch (src_data) {
  3115. case 0:
  3116. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3117. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3118. queue_hotplug = true;
  3119. DRM_DEBUG("IH: HPD1\n");
  3120. }
  3121. break;
  3122. case 1:
  3123. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3124. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3125. queue_hotplug = true;
  3126. DRM_DEBUG("IH: HPD2\n");
  3127. }
  3128. break;
  3129. case 4:
  3130. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3131. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3132. queue_hotplug = true;
  3133. DRM_DEBUG("IH: HPD3\n");
  3134. }
  3135. break;
  3136. case 5:
  3137. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3138. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3139. queue_hotplug = true;
  3140. DRM_DEBUG("IH: HPD4\n");
  3141. }
  3142. break;
  3143. case 10:
  3144. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3145. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3146. queue_hotplug = true;
  3147. DRM_DEBUG("IH: HPD5\n");
  3148. }
  3149. break;
  3150. case 12:
  3151. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3152. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3153. queue_hotplug = true;
  3154. DRM_DEBUG("IH: HPD6\n");
  3155. }
  3156. break;
  3157. default:
  3158. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3159. break;
  3160. }
  3161. break;
  3162. case 21: /* HDMI */
  3163. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3164. r600_audio_schedule_polling(rdev);
  3165. break;
  3166. case 176: /* CP_INT in ring buffer */
  3167. case 177: /* CP_INT in IB1 */
  3168. case 178: /* CP_INT in IB2 */
  3169. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3170. radeon_fence_process(rdev);
  3171. break;
  3172. case 181: /* CP EOP event */
  3173. DRM_DEBUG("IH: CP EOP\n");
  3174. radeon_fence_process(rdev);
  3175. break;
  3176. case 233: /* GUI IDLE */
  3177. DRM_DEBUG("IH: CP EOP\n");
  3178. rdev->pm.gui_idle = true;
  3179. wake_up(&rdev->irq.idle_queue);
  3180. break;
  3181. default:
  3182. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3183. break;
  3184. }
  3185. /* wptr/rptr are in bytes! */
  3186. rptr += 16;
  3187. rptr &= rdev->ih.ptr_mask;
  3188. }
  3189. /* make sure wptr hasn't changed while processing */
  3190. wptr = r600_get_ih_wptr(rdev);
  3191. if (wptr != rdev->ih.wptr)
  3192. goto restart_ih;
  3193. if (queue_hotplug)
  3194. schedule_work(&rdev->hotplug_work);
  3195. rdev->ih.rptr = rptr;
  3196. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3197. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3198. return IRQ_HANDLED;
  3199. }
  3200. /*
  3201. * Debugfs info
  3202. */
  3203. #if defined(CONFIG_DEBUG_FS)
  3204. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3205. {
  3206. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3207. struct drm_device *dev = node->minor->dev;
  3208. struct radeon_device *rdev = dev->dev_private;
  3209. unsigned count, i, j;
  3210. radeon_ring_free_size(rdev);
  3211. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3212. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3213. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3214. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3215. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3216. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3217. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3218. seq_printf(m, "%u dwords in ring\n", count);
  3219. i = rdev->cp.rptr;
  3220. for (j = 0; j <= count; j++) {
  3221. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3222. i = (i + 1) & rdev->cp.ptr_mask;
  3223. }
  3224. return 0;
  3225. }
  3226. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3227. {
  3228. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3229. struct drm_device *dev = node->minor->dev;
  3230. struct radeon_device *rdev = dev->dev_private;
  3231. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3232. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3233. return 0;
  3234. }
  3235. static struct drm_info_list r600_mc_info_list[] = {
  3236. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3237. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3238. };
  3239. #endif
  3240. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3241. {
  3242. #if defined(CONFIG_DEBUG_FS)
  3243. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3244. #else
  3245. return 0;
  3246. #endif
  3247. }
  3248. /**
  3249. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3250. * rdev: radeon device structure
  3251. * bo: buffer object struct which userspace is waiting for idle
  3252. *
  3253. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3254. * through ring buffer, this leads to corruption in rendering, see
  3255. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3256. * directly perform HDP flush by writing register through MMIO.
  3257. */
  3258. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3259. {
  3260. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3261. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3262. * This seems to cause problems on some AGP cards. Just use the old
  3263. * method for them.
  3264. */
  3265. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3266. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3267. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3268. u32 tmp;
  3269. WREG32(HDP_DEBUG1, 0);
  3270. tmp = readl((void __iomem *)ptr);
  3271. } else
  3272. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3273. }
  3274. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3275. {
  3276. u32 link_width_cntl, mask, target_reg;
  3277. if (rdev->flags & RADEON_IS_IGP)
  3278. return;
  3279. if (!(rdev->flags & RADEON_IS_PCIE))
  3280. return;
  3281. /* x2 cards have a special sequence */
  3282. if (ASIC_IS_X2(rdev))
  3283. return;
  3284. /* FIXME wait for idle */
  3285. switch (lanes) {
  3286. case 0:
  3287. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3288. break;
  3289. case 1:
  3290. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3291. break;
  3292. case 2:
  3293. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3294. break;
  3295. case 4:
  3296. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3297. break;
  3298. case 8:
  3299. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3300. break;
  3301. case 12:
  3302. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3303. break;
  3304. case 16:
  3305. default:
  3306. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3307. break;
  3308. }
  3309. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3310. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3311. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3312. return;
  3313. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3314. return;
  3315. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3316. RADEON_PCIE_LC_RECONFIG_NOW |
  3317. R600_PCIE_LC_RENEGOTIATE_EN |
  3318. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3319. link_width_cntl |= mask;
  3320. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3321. /* some northbridges can renegotiate the link rather than requiring
  3322. * a complete re-config.
  3323. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3324. */
  3325. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3326. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3327. else
  3328. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3329. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3330. RADEON_PCIE_LC_RECONFIG_NOW));
  3331. if (rdev->family >= CHIP_RV770)
  3332. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3333. else
  3334. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3335. /* wait for lane set to complete */
  3336. link_width_cntl = RREG32(target_reg);
  3337. while (link_width_cntl == 0xffffffff)
  3338. link_width_cntl = RREG32(target_reg);
  3339. }
  3340. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3341. {
  3342. u32 link_width_cntl;
  3343. if (rdev->flags & RADEON_IS_IGP)
  3344. return 0;
  3345. if (!(rdev->flags & RADEON_IS_PCIE))
  3346. return 0;
  3347. /* x2 cards have a special sequence */
  3348. if (ASIC_IS_X2(rdev))
  3349. return 0;
  3350. /* FIXME wait for idle */
  3351. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3352. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3353. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3354. return 0;
  3355. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3356. return 1;
  3357. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3358. return 2;
  3359. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3360. return 4;
  3361. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3362. return 8;
  3363. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3364. default:
  3365. return 16;
  3366. }
  3367. }
  3368. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3369. {
  3370. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3371. u16 link_cntl2;
  3372. if (radeon_pcie_gen2 == 0)
  3373. return;
  3374. if (rdev->flags & RADEON_IS_IGP)
  3375. return;
  3376. if (!(rdev->flags & RADEON_IS_PCIE))
  3377. return;
  3378. /* x2 cards have a special sequence */
  3379. if (ASIC_IS_X2(rdev))
  3380. return;
  3381. /* only RV6xx+ chips are supported */
  3382. if (rdev->family <= CHIP_R600)
  3383. return;
  3384. /* 55 nm r6xx asics */
  3385. if ((rdev->family == CHIP_RV670) ||
  3386. (rdev->family == CHIP_RV620) ||
  3387. (rdev->family == CHIP_RV635)) {
  3388. /* advertise upconfig capability */
  3389. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3390. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3391. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3392. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3393. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3394. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3395. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3396. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3397. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3398. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3399. } else {
  3400. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3401. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3402. }
  3403. }
  3404. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3405. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3406. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3407. /* 55 nm r6xx asics */
  3408. if ((rdev->family == CHIP_RV670) ||
  3409. (rdev->family == CHIP_RV620) ||
  3410. (rdev->family == CHIP_RV635)) {
  3411. WREG32(MM_CFGREGS_CNTL, 0x8);
  3412. link_cntl2 = RREG32(0x4088);
  3413. WREG32(MM_CFGREGS_CNTL, 0);
  3414. /* not supported yet */
  3415. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3416. return;
  3417. }
  3418. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3419. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3420. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3421. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3422. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3423. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3424. tmp = RREG32(0x541c);
  3425. WREG32(0x541c, tmp | 0x8);
  3426. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3427. link_cntl2 = RREG16(0x4088);
  3428. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3429. link_cntl2 |= 0x2;
  3430. WREG16(0x4088, link_cntl2);
  3431. WREG32(MM_CFGREGS_CNTL, 0);
  3432. if ((rdev->family == CHIP_RV670) ||
  3433. (rdev->family == CHIP_RV620) ||
  3434. (rdev->family == CHIP_RV635)) {
  3435. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3436. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3437. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3438. } else {
  3439. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3440. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3441. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3442. }
  3443. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3444. speed_cntl |= LC_GEN2_EN_STRAP;
  3445. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3446. } else {
  3447. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3448. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3449. if (1)
  3450. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3451. else
  3452. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3453. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3454. }
  3455. }