qlcnic_sriov_common.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_83xx_hw.h"
  10. #include <linux/types.h>
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  25. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  26. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  27. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  28. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  29. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *,
  30. struct qlcnic_cmd_args *);
  31. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  32. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  33. .read_crb = qlcnic_83xx_read_crb,
  34. .write_crb = qlcnic_83xx_write_crb,
  35. .read_reg = qlcnic_83xx_rd_reg_indirect,
  36. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  37. .get_mac_address = qlcnic_83xx_get_mac_address,
  38. .setup_intr = qlcnic_83xx_setup_intr,
  39. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  40. .mbx_cmd = qlcnic_sriov_vf_mbx_op,
  41. .get_func_no = qlcnic_83xx_get_func_no,
  42. .api_lock = qlcnic_83xx_cam_lock,
  43. .api_unlock = qlcnic_83xx_cam_unlock,
  44. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  45. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  46. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  47. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  48. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  49. .setup_link_event = qlcnic_83xx_setup_link_event,
  50. .get_nic_info = qlcnic_83xx_get_nic_info,
  51. .get_pci_info = qlcnic_83xx_get_pci_info,
  52. .set_nic_info = qlcnic_83xx_set_nic_info,
  53. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  54. .napi_enable = qlcnic_83xx_napi_enable,
  55. .napi_disable = qlcnic_83xx_napi_disable,
  56. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  57. .config_rss = qlcnic_83xx_config_rss,
  58. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  59. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  60. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  61. .get_board_info = qlcnic_83xx_get_port_info,
  62. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  63. };
  64. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  65. .config_bridged_mode = qlcnic_config_bridged_mode,
  66. .config_led = qlcnic_config_led,
  67. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  68. .napi_add = qlcnic_83xx_napi_add,
  69. .napi_del = qlcnic_83xx_napi_del,
  70. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  71. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  72. };
  73. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  74. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  75. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  76. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  77. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  78. };
  79. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  80. {
  81. return (val & (1 << QLC_BC_MSG)) ? true : false;
  82. }
  83. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  84. {
  85. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  86. }
  87. static inline bool qlcnic_sriov_flr_check(u32 val)
  88. {
  89. return (val & (1 << QLC_BC_FLR)) ? true : false;
  90. }
  91. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  92. {
  93. return (val >> 4) & 0xff;
  94. }
  95. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  96. {
  97. struct pci_dev *dev = adapter->pdev;
  98. int pos;
  99. u16 stride, offset;
  100. if (qlcnic_sriov_vf_check(adapter))
  101. return 0;
  102. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  103. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  104. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  105. return (dev->devfn + offset + stride * vf_id) & 0xff;
  106. }
  107. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  108. {
  109. struct qlcnic_sriov *sriov;
  110. struct qlcnic_back_channel *bc;
  111. struct workqueue_struct *wq;
  112. struct qlcnic_vport *vp;
  113. struct qlcnic_vf_info *vf;
  114. int err, i;
  115. if (!qlcnic_sriov_enable_check(adapter))
  116. return -EIO;
  117. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  118. if (!sriov)
  119. return -ENOMEM;
  120. adapter->ahw->sriov = sriov;
  121. sriov->num_vfs = num_vfs;
  122. bc = &sriov->bc;
  123. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  124. num_vfs, GFP_KERNEL);
  125. if (!sriov->vf_info) {
  126. err = -ENOMEM;
  127. goto qlcnic_free_sriov;
  128. }
  129. wq = create_singlethread_workqueue("bc-trans");
  130. if (wq == NULL) {
  131. err = -ENOMEM;
  132. dev_err(&adapter->pdev->dev,
  133. "Cannot create bc-trans workqueue\n");
  134. goto qlcnic_free_vf_info;
  135. }
  136. bc->bc_trans_wq = wq;
  137. wq = create_singlethread_workqueue("async");
  138. if (wq == NULL) {
  139. err = -ENOMEM;
  140. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  141. goto qlcnic_destroy_trans_wq;
  142. }
  143. bc->bc_async_wq = wq;
  144. INIT_LIST_HEAD(&bc->async_list);
  145. for (i = 0; i < num_vfs; i++) {
  146. vf = &sriov->vf_info[i];
  147. vf->adapter = adapter;
  148. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  149. mutex_init(&vf->send_cmd_lock);
  150. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  151. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  152. spin_lock_init(&vf->rcv_act.lock);
  153. spin_lock_init(&vf->rcv_pend.lock);
  154. init_completion(&vf->ch_free_cmpl);
  155. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  156. if (qlcnic_sriov_pf_check(adapter)) {
  157. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  158. if (!vp) {
  159. err = -ENOMEM;
  160. goto qlcnic_destroy_async_wq;
  161. }
  162. sriov->vf_info[i].vp = vp;
  163. vp->max_tx_bw = MAX_BW;
  164. vp->spoofchk = true;
  165. random_ether_addr(vp->mac);
  166. dev_info(&adapter->pdev->dev,
  167. "MAC Address %pM is configured for VF %d\n",
  168. vp->mac, i);
  169. }
  170. }
  171. return 0;
  172. qlcnic_destroy_async_wq:
  173. destroy_workqueue(bc->bc_async_wq);
  174. qlcnic_destroy_trans_wq:
  175. destroy_workqueue(bc->bc_trans_wq);
  176. qlcnic_free_vf_info:
  177. kfree(sriov->vf_info);
  178. qlcnic_free_sriov:
  179. kfree(adapter->ahw->sriov);
  180. return err;
  181. }
  182. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  183. {
  184. struct qlcnic_bc_trans *trans;
  185. struct qlcnic_cmd_args cmd;
  186. unsigned long flags;
  187. spin_lock_irqsave(&t_list->lock, flags);
  188. while (!list_empty(&t_list->wait_list)) {
  189. trans = list_first_entry(&t_list->wait_list,
  190. struct qlcnic_bc_trans, list);
  191. list_del(&trans->list);
  192. t_list->count--;
  193. cmd.req.arg = (u32 *)trans->req_pay;
  194. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  195. qlcnic_free_mbx_args(&cmd);
  196. qlcnic_sriov_cleanup_transaction(trans);
  197. }
  198. spin_unlock_irqrestore(&t_list->lock, flags);
  199. }
  200. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  201. {
  202. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  203. struct qlcnic_back_channel *bc = &sriov->bc;
  204. struct qlcnic_vf_info *vf;
  205. int i;
  206. if (!qlcnic_sriov_enable_check(adapter))
  207. return;
  208. qlcnic_sriov_cleanup_async_list(bc);
  209. destroy_workqueue(bc->bc_async_wq);
  210. for (i = 0; i < sriov->num_vfs; i++) {
  211. vf = &sriov->vf_info[i];
  212. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  213. cancel_work_sync(&vf->trans_work);
  214. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  215. }
  216. destroy_workqueue(bc->bc_trans_wq);
  217. for (i = 0; i < sriov->num_vfs; i++)
  218. kfree(sriov->vf_info[i].vp);
  219. kfree(sriov->vf_info);
  220. kfree(adapter->ahw->sriov);
  221. }
  222. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  223. {
  224. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  225. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  226. __qlcnic_sriov_cleanup(adapter);
  227. }
  228. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  229. {
  230. if (qlcnic_sriov_pf_check(adapter))
  231. qlcnic_sriov_pf_cleanup(adapter);
  232. if (qlcnic_sriov_vf_check(adapter))
  233. qlcnic_sriov_vf_cleanup(adapter);
  234. }
  235. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  236. u32 *pay, u8 pci_func, u8 size)
  237. {
  238. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, val, wait_time = 0;
  239. struct qlcnic_hardware_context *ahw = adapter->ahw;
  240. unsigned long flags;
  241. u16 opcode;
  242. u8 mbx_err_code;
  243. int i, j;
  244. opcode = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  245. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  246. dev_info(&adapter->pdev->dev,
  247. "Mailbox cmd attempted, 0x%x\n", opcode);
  248. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  249. return 0;
  250. }
  251. spin_lock_irqsave(&ahw->mbx_lock, flags);
  252. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  253. if (mbx_val) {
  254. QLCDB(adapter, DRV, "Mailbox cmd attempted, 0x%x\n", opcode);
  255. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  256. return QLCNIC_RCODE_TIMEOUT;
  257. }
  258. /* Fill in mailbox registers */
  259. val = size + (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  260. mbx_cmd = 0x31 | (val << 16) | (adapter->ahw->fw_hal_version << 29);
  261. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  262. mbx_cmd = 0x1 | (1 << 4);
  263. if (qlcnic_sriov_pf_check(adapter))
  264. mbx_cmd |= (pci_func << 5);
  265. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  266. for (i = 2, j = 0; j < (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  267. i++, j++) {
  268. writel(*(hdr++), QLCNIC_MBX_HOST(ahw, i));
  269. }
  270. for (j = 0; j < size; j++, i++)
  271. writel(*(pay++), QLCNIC_MBX_HOST(ahw, i));
  272. /* Signal FW about the impending command */
  273. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  274. /* Waiting for the mailbox cmd to complete and while waiting here
  275. * some AEN might arrive. If more than 5 seconds expire we can
  276. * assume something is wrong.
  277. */
  278. poll:
  279. rsp = qlcnic_83xx_mbx_poll(adapter, &wait_time);
  280. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  281. /* Get the FW response data */
  282. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  283. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  284. __qlcnic_83xx_process_aen(adapter);
  285. goto poll;
  286. }
  287. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  288. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  289. opcode = QLCNIC_MBX_RSP(fw_data);
  290. switch (mbx_err_code) {
  291. case QLCNIC_MBX_RSP_OK:
  292. case QLCNIC_MBX_PORT_RSP_OK:
  293. rsp = QLCNIC_RCODE_SUCCESS;
  294. break;
  295. default:
  296. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  297. rsp = qlcnic_83xx_mac_rcode(adapter);
  298. if (!rsp)
  299. goto out;
  300. }
  301. dev_err(&adapter->pdev->dev,
  302. "MBX command 0x%x failed with err:0x%x\n",
  303. opcode, mbx_err_code);
  304. rsp = mbx_err_code;
  305. break;
  306. }
  307. goto out;
  308. }
  309. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  310. QLCNIC_MBX_RSP(mbx_cmd));
  311. rsp = QLCNIC_RCODE_TIMEOUT;
  312. out:
  313. /* clear fw mbx control register */
  314. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  315. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  316. return rsp;
  317. }
  318. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  319. {
  320. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  321. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  322. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  323. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  324. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  325. adapter->max_rds_rings = MAX_RDS_RINGS;
  326. }
  327. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  328. struct qlcnic_info *npar_info, u16 vport_id)
  329. {
  330. struct device *dev = &adapter->pdev->dev;
  331. struct qlcnic_cmd_args cmd;
  332. int err;
  333. u32 status;
  334. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  335. if (err)
  336. return err;
  337. cmd.req.arg[1] = vport_id << 16 | 0x1;
  338. err = qlcnic_issue_cmd(adapter, &cmd);
  339. if (err) {
  340. dev_err(&adapter->pdev->dev,
  341. "Failed to get vport info, err=%d\n", err);
  342. qlcnic_free_mbx_args(&cmd);
  343. return err;
  344. }
  345. status = cmd.rsp.arg[2] & 0xffff;
  346. if (status & BIT_0)
  347. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  348. if (status & BIT_1)
  349. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  350. if (status & BIT_2)
  351. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  352. if (status & BIT_3)
  353. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  354. if (status & BIT_4)
  355. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  356. if (status & BIT_5)
  357. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  358. if (status & BIT_6)
  359. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  360. if (status & BIT_7)
  361. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  362. if (status & BIT_8)
  363. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  364. if (status & BIT_9)
  365. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  366. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  367. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  368. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  369. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  370. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  371. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  372. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  373. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  374. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  375. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  376. npar_info->min_tx_bw, npar_info->max_tx_bw,
  377. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  378. npar_info->max_rx_mcast_mac_filters,
  379. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  380. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  381. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  382. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  383. npar_info->max_remote_ipv6_addrs);
  384. qlcnic_free_mbx_args(&cmd);
  385. return err;
  386. }
  387. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  388. struct qlcnic_cmd_args *cmd)
  389. {
  390. adapter->rx_pvid = (cmd->rsp.arg[1] >> 16) & 0xffff;
  391. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  392. return 0;
  393. }
  394. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  395. struct qlcnic_cmd_args *cmd)
  396. {
  397. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  398. int i, num_vlans;
  399. u16 *vlans;
  400. if (sriov->allowed_vlans)
  401. return 0;
  402. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  403. if (!sriov->any_vlan)
  404. return 0;
  405. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  406. num_vlans = sriov->num_allowed_vlans;
  407. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  408. if (!sriov->allowed_vlans)
  409. return -ENOMEM;
  410. vlans = (u16 *)&cmd->rsp.arg[3];
  411. for (i = 0; i < num_vlans; i++)
  412. sriov->allowed_vlans[i] = vlans[i];
  413. return 0;
  414. }
  415. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  416. {
  417. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  418. struct qlcnic_cmd_args cmd;
  419. int ret;
  420. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  421. if (ret)
  422. return ret;
  423. ret = qlcnic_issue_cmd(adapter, &cmd);
  424. if (ret) {
  425. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  426. ret);
  427. } else {
  428. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  429. switch (sriov->vlan_mode) {
  430. case QLC_GUEST_VLAN_MODE:
  431. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  432. break;
  433. case QLC_PVID_MODE:
  434. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  435. break;
  436. }
  437. }
  438. qlcnic_free_mbx_args(&cmd);
  439. return ret;
  440. }
  441. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  442. {
  443. struct qlcnic_info nic_info;
  444. struct qlcnic_hardware_context *ahw = adapter->ahw;
  445. int err;
  446. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  447. if (err)
  448. return err;
  449. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  450. if (err)
  451. return -EIO;
  452. err = qlcnic_sriov_get_vf_acl(adapter);
  453. if (err)
  454. return err;
  455. if (qlcnic_83xx_get_port_info(adapter))
  456. return -EIO;
  457. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  458. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  459. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  460. adapter->ahw->fw_hal_version);
  461. ahw->physical_port = (u8) nic_info.phys_port;
  462. ahw->switch_mode = nic_info.switch_mode;
  463. ahw->max_mtu = nic_info.max_mtu;
  464. ahw->op_mode = nic_info.op_mode;
  465. ahw->capabilities = nic_info.capabilities;
  466. return 0;
  467. }
  468. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  469. int pci_using_dac)
  470. {
  471. int err;
  472. INIT_LIST_HEAD(&adapter->vf_mc_list);
  473. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  474. dev_warn(&adapter->pdev->dev,
  475. "83xx adapter do not support MSI interrupts\n");
  476. err = qlcnic_setup_intr(adapter, 1);
  477. if (err) {
  478. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  479. goto err_out_disable_msi;
  480. }
  481. err = qlcnic_83xx_setup_mbx_intr(adapter);
  482. if (err)
  483. goto err_out_disable_msi;
  484. err = qlcnic_sriov_init(adapter, 1);
  485. if (err)
  486. goto err_out_disable_mbx_intr;
  487. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  488. if (err)
  489. goto err_out_cleanup_sriov;
  490. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  491. if (err)
  492. goto err_out_disable_bc_intr;
  493. err = qlcnic_sriov_vf_init_driver(adapter);
  494. if (err)
  495. goto err_out_send_channel_term;
  496. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  497. if (err)
  498. goto err_out_send_channel_term;
  499. pci_set_drvdata(adapter->pdev, adapter);
  500. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  501. adapter->netdev->name);
  502. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  503. adapter->ahw->idc.delay);
  504. return 0;
  505. err_out_send_channel_term:
  506. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  507. err_out_disable_bc_intr:
  508. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  509. err_out_cleanup_sriov:
  510. __qlcnic_sriov_cleanup(adapter);
  511. err_out_disable_mbx_intr:
  512. qlcnic_83xx_free_mbx_intr(adapter);
  513. err_out_disable_msi:
  514. qlcnic_teardown_intr(adapter);
  515. return err;
  516. }
  517. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  518. {
  519. u32 state;
  520. do {
  521. msleep(20);
  522. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  523. return -EIO;
  524. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  525. } while (state != QLC_83XX_IDC_DEV_READY);
  526. return 0;
  527. }
  528. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  529. {
  530. struct qlcnic_hardware_context *ahw = adapter->ahw;
  531. int err;
  532. spin_lock_init(&ahw->mbx_lock);
  533. set_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  534. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  535. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  536. ahw->reset_context = 0;
  537. adapter->fw_fail_cnt = 0;
  538. ahw->msix_supported = 1;
  539. adapter->need_fw_reset = 0;
  540. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  541. err = qlcnic_sriov_check_dev_ready(adapter);
  542. if (err)
  543. return err;
  544. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  545. if (err)
  546. return err;
  547. if (qlcnic_read_mac_addr(adapter))
  548. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  549. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  550. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  551. return 0;
  552. }
  553. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  554. {
  555. struct qlcnic_hardware_context *ahw = adapter->ahw;
  556. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  557. dev_info(&adapter->pdev->dev,
  558. "HAL Version: %d Non Privileged SRIOV function\n",
  559. ahw->fw_hal_version);
  560. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  561. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  562. return;
  563. }
  564. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  565. {
  566. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  567. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  568. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  569. }
  570. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  571. {
  572. u32 pay_size;
  573. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  574. if (pay_size)
  575. pay_size = QLC_BC_PAYLOAD_SZ;
  576. else
  577. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  578. return pay_size;
  579. }
  580. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  581. {
  582. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  583. u8 i;
  584. if (qlcnic_sriov_vf_check(adapter))
  585. return 0;
  586. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  587. if (vf_info[i].pci_func == pci_func)
  588. return i;
  589. }
  590. return -EINVAL;
  591. }
  592. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  593. {
  594. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  595. if (!*trans)
  596. return -ENOMEM;
  597. init_completion(&(*trans)->resp_cmpl);
  598. return 0;
  599. }
  600. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  601. u32 size)
  602. {
  603. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  604. if (!*hdr)
  605. return -ENOMEM;
  606. return 0;
  607. }
  608. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  609. {
  610. const struct qlcnic_mailbox_metadata *mbx_tbl;
  611. int i, size;
  612. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  613. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  614. for (i = 0; i < size; i++) {
  615. if (type == mbx_tbl[i].cmd) {
  616. mbx->op_type = QLC_BC_CMD;
  617. mbx->req.num = mbx_tbl[i].in_args;
  618. mbx->rsp.num = mbx_tbl[i].out_args;
  619. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  620. GFP_ATOMIC);
  621. if (!mbx->req.arg)
  622. return -ENOMEM;
  623. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  624. GFP_ATOMIC);
  625. if (!mbx->rsp.arg) {
  626. kfree(mbx->req.arg);
  627. mbx->req.arg = NULL;
  628. return -ENOMEM;
  629. }
  630. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  631. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  632. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  633. (3 << 29));
  634. return 0;
  635. }
  636. }
  637. return -EINVAL;
  638. }
  639. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  640. struct qlcnic_cmd_args *cmd,
  641. u16 seq, u8 msg_type)
  642. {
  643. struct qlcnic_bc_hdr *hdr;
  644. int i;
  645. u32 num_regs, bc_pay_sz;
  646. u16 remainder;
  647. u8 cmd_op, num_frags, t_num_frags;
  648. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  649. if (msg_type == QLC_BC_COMMAND) {
  650. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  651. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  652. num_regs = cmd->req.num;
  653. trans->req_pay_size = (num_regs * 4);
  654. num_regs = cmd->rsp.num;
  655. trans->rsp_pay_size = (num_regs * 4);
  656. cmd_op = cmd->req.arg[0] & 0xff;
  657. remainder = (trans->req_pay_size) % (bc_pay_sz);
  658. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  659. if (remainder)
  660. num_frags++;
  661. t_num_frags = num_frags;
  662. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  663. return -ENOMEM;
  664. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  665. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  666. if (remainder)
  667. num_frags++;
  668. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  669. return -ENOMEM;
  670. num_frags = t_num_frags;
  671. hdr = trans->req_hdr;
  672. } else {
  673. cmd->req.arg = (u32 *)trans->req_pay;
  674. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  675. cmd_op = cmd->req.arg[0] & 0xff;
  676. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  677. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  678. if (remainder)
  679. num_frags++;
  680. cmd->req.num = trans->req_pay_size / 4;
  681. cmd->rsp.num = trans->rsp_pay_size / 4;
  682. hdr = trans->rsp_hdr;
  683. }
  684. trans->trans_id = seq;
  685. trans->cmd_id = cmd_op;
  686. for (i = 0; i < num_frags; i++) {
  687. hdr[i].version = 2;
  688. hdr[i].msg_type = msg_type;
  689. hdr[i].op_type = cmd->op_type;
  690. hdr[i].num_cmds = 1;
  691. hdr[i].num_frags = num_frags;
  692. hdr[i].frag_num = i + 1;
  693. hdr[i].cmd_op = cmd_op;
  694. hdr[i].seq_id = seq;
  695. }
  696. return 0;
  697. }
  698. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  699. {
  700. if (!trans)
  701. return;
  702. kfree(trans->req_hdr);
  703. kfree(trans->rsp_hdr);
  704. kfree(trans);
  705. }
  706. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  707. struct qlcnic_bc_trans *trans, u8 type)
  708. {
  709. struct qlcnic_trans_list *t_list;
  710. unsigned long flags;
  711. int ret = 0;
  712. if (type == QLC_BC_RESPONSE) {
  713. t_list = &vf->rcv_act;
  714. spin_lock_irqsave(&t_list->lock, flags);
  715. t_list->count--;
  716. list_del(&trans->list);
  717. if (t_list->count > 0)
  718. ret = 1;
  719. spin_unlock_irqrestore(&t_list->lock, flags);
  720. }
  721. if (type == QLC_BC_COMMAND) {
  722. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  723. msleep(100);
  724. vf->send_cmd = NULL;
  725. clear_bit(QLC_BC_VF_SEND, &vf->state);
  726. }
  727. return ret;
  728. }
  729. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  730. struct qlcnic_vf_info *vf,
  731. work_func_t func)
  732. {
  733. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  734. vf->adapter->need_fw_reset)
  735. return;
  736. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  737. }
  738. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  739. {
  740. struct completion *cmpl = &trans->resp_cmpl;
  741. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  742. trans->trans_state = QLC_END;
  743. else
  744. trans->trans_state = QLC_ABORT;
  745. return;
  746. }
  747. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  748. u8 type)
  749. {
  750. if (type == QLC_BC_RESPONSE) {
  751. trans->curr_rsp_frag++;
  752. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  753. trans->trans_state = QLC_INIT;
  754. else
  755. trans->trans_state = QLC_END;
  756. } else {
  757. trans->curr_req_frag++;
  758. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  759. trans->trans_state = QLC_INIT;
  760. else
  761. trans->trans_state = QLC_WAIT_FOR_RESP;
  762. }
  763. }
  764. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  765. u8 type)
  766. {
  767. struct qlcnic_vf_info *vf = trans->vf;
  768. struct completion *cmpl = &vf->ch_free_cmpl;
  769. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  770. trans->trans_state = QLC_ABORT;
  771. return;
  772. }
  773. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  774. qlcnic_sriov_handle_multi_frags(trans, type);
  775. }
  776. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  777. u32 *hdr, u32 *pay, u32 size)
  778. {
  779. struct qlcnic_hardware_context *ahw = adapter->ahw;
  780. u32 fw_mbx;
  781. u8 i, max = 2, hdr_size, j;
  782. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  783. max = (size / sizeof(u32)) + hdr_size;
  784. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  785. for (i = 2, j = 0; j < hdr_size; i++, j++)
  786. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  787. for (; j < max; i++, j++)
  788. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  789. }
  790. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  791. {
  792. int ret = -EBUSY;
  793. u32 timeout = 10000;
  794. do {
  795. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  796. ret = 0;
  797. break;
  798. }
  799. mdelay(1);
  800. } while (--timeout);
  801. return ret;
  802. }
  803. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  804. {
  805. struct qlcnic_vf_info *vf = trans->vf;
  806. u32 pay_size, hdr_size;
  807. u32 *hdr, *pay;
  808. int ret;
  809. u8 pci_func = trans->func_id;
  810. if (__qlcnic_sriov_issue_bc_post(vf))
  811. return -EBUSY;
  812. if (type == QLC_BC_COMMAND) {
  813. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  814. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  815. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  816. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  817. trans->curr_req_frag);
  818. pay_size = (pay_size / sizeof(u32));
  819. } else {
  820. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  821. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  822. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  823. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  824. trans->curr_rsp_frag);
  825. pay_size = (pay_size / sizeof(u32));
  826. }
  827. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  828. pci_func, pay_size);
  829. return ret;
  830. }
  831. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  832. struct qlcnic_vf_info *vf, u8 type)
  833. {
  834. bool flag = true;
  835. int err = -EIO;
  836. while (flag) {
  837. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  838. vf->adapter->need_fw_reset)
  839. trans->trans_state = QLC_ABORT;
  840. switch (trans->trans_state) {
  841. case QLC_INIT:
  842. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  843. if (qlcnic_sriov_issue_bc_post(trans, type))
  844. trans->trans_state = QLC_ABORT;
  845. break;
  846. case QLC_WAIT_FOR_CHANNEL_FREE:
  847. qlcnic_sriov_wait_for_channel_free(trans, type);
  848. break;
  849. case QLC_WAIT_FOR_RESP:
  850. qlcnic_sriov_wait_for_resp(trans);
  851. break;
  852. case QLC_END:
  853. err = 0;
  854. flag = false;
  855. break;
  856. case QLC_ABORT:
  857. err = -EIO;
  858. flag = false;
  859. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  860. break;
  861. default:
  862. err = -EIO;
  863. flag = false;
  864. }
  865. }
  866. return err;
  867. }
  868. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  869. struct qlcnic_bc_trans *trans, int pci_func)
  870. {
  871. struct qlcnic_vf_info *vf;
  872. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  873. if (index < 0)
  874. return -EIO;
  875. vf = &adapter->ahw->sriov->vf_info[index];
  876. trans->vf = vf;
  877. trans->func_id = pci_func;
  878. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  879. if (qlcnic_sriov_pf_check(adapter))
  880. return -EIO;
  881. if (qlcnic_sriov_vf_check(adapter) &&
  882. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  883. return -EIO;
  884. }
  885. mutex_lock(&vf->send_cmd_lock);
  886. vf->send_cmd = trans;
  887. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  888. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  889. mutex_unlock(&vf->send_cmd_lock);
  890. return err;
  891. }
  892. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  893. struct qlcnic_bc_trans *trans,
  894. struct qlcnic_cmd_args *cmd)
  895. {
  896. #ifdef CONFIG_QLCNIC_SRIOV
  897. if (qlcnic_sriov_pf_check(adapter)) {
  898. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  899. return;
  900. }
  901. #endif
  902. cmd->rsp.arg[0] |= (0x9 << 25);
  903. return;
  904. }
  905. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  906. {
  907. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  908. trans_work);
  909. struct qlcnic_bc_trans *trans = NULL;
  910. struct qlcnic_adapter *adapter = vf->adapter;
  911. struct qlcnic_cmd_args cmd;
  912. u8 req;
  913. if (adapter->need_fw_reset)
  914. return;
  915. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  916. return;
  917. trans = list_first_entry(&vf->rcv_act.wait_list,
  918. struct qlcnic_bc_trans, list);
  919. adapter = vf->adapter;
  920. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  921. QLC_BC_RESPONSE))
  922. goto cleanup_trans;
  923. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  924. trans->trans_state = QLC_INIT;
  925. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  926. cleanup_trans:
  927. qlcnic_free_mbx_args(&cmd);
  928. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  929. qlcnic_sriov_cleanup_transaction(trans);
  930. if (req)
  931. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  932. qlcnic_sriov_process_bc_cmd);
  933. }
  934. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  935. struct qlcnic_vf_info *vf)
  936. {
  937. struct qlcnic_bc_trans *trans;
  938. u32 pay_size;
  939. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  940. return;
  941. trans = vf->send_cmd;
  942. if (trans == NULL)
  943. goto clear_send;
  944. if (trans->trans_id != hdr->seq_id)
  945. goto clear_send;
  946. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  947. trans->curr_rsp_frag);
  948. qlcnic_sriov_pull_bc_msg(vf->adapter,
  949. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  950. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  951. pay_size);
  952. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  953. goto clear_send;
  954. complete(&trans->resp_cmpl);
  955. clear_send:
  956. clear_bit(QLC_BC_VF_SEND, &vf->state);
  957. }
  958. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  959. struct qlcnic_vf_info *vf,
  960. struct qlcnic_bc_trans *trans)
  961. {
  962. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  963. t_list->count++;
  964. list_add_tail(&trans->list, &t_list->wait_list);
  965. if (t_list->count == 1)
  966. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  967. qlcnic_sriov_process_bc_cmd);
  968. return 0;
  969. }
  970. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  971. struct qlcnic_vf_info *vf,
  972. struct qlcnic_bc_trans *trans)
  973. {
  974. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  975. spin_lock(&t_list->lock);
  976. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  977. spin_unlock(&t_list->lock);
  978. return 0;
  979. }
  980. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  981. struct qlcnic_vf_info *vf,
  982. struct qlcnic_bc_hdr *hdr)
  983. {
  984. struct qlcnic_bc_trans *trans = NULL;
  985. struct list_head *node;
  986. u32 pay_size, curr_frag;
  987. u8 found = 0, active = 0;
  988. spin_lock(&vf->rcv_pend.lock);
  989. if (vf->rcv_pend.count > 0) {
  990. list_for_each(node, &vf->rcv_pend.wait_list) {
  991. trans = list_entry(node, struct qlcnic_bc_trans, list);
  992. if (trans->trans_id == hdr->seq_id) {
  993. found = 1;
  994. break;
  995. }
  996. }
  997. }
  998. if (found) {
  999. curr_frag = trans->curr_req_frag;
  1000. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1001. curr_frag);
  1002. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1003. (u32 *)(trans->req_hdr + curr_frag),
  1004. (u32 *)(trans->req_pay + curr_frag),
  1005. pay_size);
  1006. trans->curr_req_frag++;
  1007. if (trans->curr_req_frag >= hdr->num_frags) {
  1008. vf->rcv_pend.count--;
  1009. list_del(&trans->list);
  1010. active = 1;
  1011. }
  1012. }
  1013. spin_unlock(&vf->rcv_pend.lock);
  1014. if (active)
  1015. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  1016. qlcnic_sriov_cleanup_transaction(trans);
  1017. return;
  1018. }
  1019. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  1020. struct qlcnic_bc_hdr *hdr,
  1021. struct qlcnic_vf_info *vf)
  1022. {
  1023. struct qlcnic_bc_trans *trans;
  1024. struct qlcnic_adapter *adapter = vf->adapter;
  1025. struct qlcnic_cmd_args cmd;
  1026. u32 pay_size;
  1027. int err;
  1028. u8 cmd_op;
  1029. if (adapter->need_fw_reset)
  1030. return;
  1031. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1032. hdr->op_type != QLC_BC_CMD &&
  1033. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1034. return;
  1035. if (hdr->frag_num > 1) {
  1036. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1037. return;
  1038. }
  1039. cmd_op = hdr->cmd_op;
  1040. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1041. return;
  1042. if (hdr->op_type == QLC_BC_CMD)
  1043. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1044. else
  1045. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1046. if (err) {
  1047. qlcnic_sriov_cleanup_transaction(trans);
  1048. return;
  1049. }
  1050. cmd.op_type = hdr->op_type;
  1051. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1052. QLC_BC_COMMAND)) {
  1053. qlcnic_free_mbx_args(&cmd);
  1054. qlcnic_sriov_cleanup_transaction(trans);
  1055. return;
  1056. }
  1057. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1058. trans->curr_req_frag);
  1059. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1060. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1061. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1062. pay_size);
  1063. trans->func_id = vf->pci_func;
  1064. trans->vf = vf;
  1065. trans->trans_id = hdr->seq_id;
  1066. trans->curr_req_frag++;
  1067. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1068. return;
  1069. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1070. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1071. qlcnic_free_mbx_args(&cmd);
  1072. qlcnic_sriov_cleanup_transaction(trans);
  1073. }
  1074. } else {
  1075. spin_lock(&vf->rcv_pend.lock);
  1076. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1077. vf->rcv_pend.count++;
  1078. spin_unlock(&vf->rcv_pend.lock);
  1079. }
  1080. }
  1081. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1082. struct qlcnic_vf_info *vf)
  1083. {
  1084. struct qlcnic_bc_hdr hdr;
  1085. u32 *ptr = (u32 *)&hdr;
  1086. u8 msg_type, i;
  1087. for (i = 2; i < 6; i++)
  1088. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1089. msg_type = hdr.msg_type;
  1090. switch (msg_type) {
  1091. case QLC_BC_COMMAND:
  1092. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1093. break;
  1094. case QLC_BC_RESPONSE:
  1095. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1096. break;
  1097. }
  1098. }
  1099. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1100. struct qlcnic_vf_info *vf)
  1101. {
  1102. struct qlcnic_adapter *adapter = vf->adapter;
  1103. if (qlcnic_sriov_pf_check(adapter))
  1104. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1105. else
  1106. dev_err(&adapter->pdev->dev,
  1107. "Invalid event to VF. VF should not get FLR event\n");
  1108. }
  1109. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1110. {
  1111. struct qlcnic_vf_info *vf;
  1112. struct qlcnic_sriov *sriov;
  1113. int index;
  1114. u8 pci_func;
  1115. sriov = adapter->ahw->sriov;
  1116. pci_func = qlcnic_sriov_target_func_id(event);
  1117. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1118. if (index < 0)
  1119. return;
  1120. vf = &sriov->vf_info[index];
  1121. vf->pci_func = pci_func;
  1122. if (qlcnic_sriov_channel_free_check(event))
  1123. complete(&vf->ch_free_cmpl);
  1124. if (qlcnic_sriov_flr_check(event)) {
  1125. qlcnic_sriov_handle_flr_event(sriov, vf);
  1126. return;
  1127. }
  1128. if (qlcnic_sriov_bc_msg_check(event))
  1129. qlcnic_sriov_handle_msg_event(sriov, vf);
  1130. }
  1131. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1132. {
  1133. struct qlcnic_cmd_args cmd;
  1134. int err;
  1135. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1136. return 0;
  1137. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1138. return -ENOMEM;
  1139. if (enable)
  1140. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1141. err = qlcnic_83xx_mbx_op(adapter, &cmd);
  1142. if (err != QLCNIC_RCODE_SUCCESS) {
  1143. dev_err(&adapter->pdev->dev,
  1144. "Failed to %s bc events, err=%d\n",
  1145. (enable ? "enable" : "disable"), err);
  1146. }
  1147. qlcnic_free_mbx_args(&cmd);
  1148. return err;
  1149. }
  1150. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1151. struct qlcnic_bc_trans *trans)
  1152. {
  1153. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1154. u32 state;
  1155. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1156. if (state == QLC_83XX_IDC_DEV_READY) {
  1157. msleep(20);
  1158. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1159. trans->trans_state = QLC_INIT;
  1160. if (++adapter->fw_fail_cnt > max)
  1161. return -EIO;
  1162. else
  1163. return 0;
  1164. }
  1165. return -EIO;
  1166. }
  1167. static int qlcnic_sriov_vf_mbx_op(struct qlcnic_adapter *adapter,
  1168. struct qlcnic_cmd_args *cmd)
  1169. {
  1170. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1171. struct device *dev = &adapter->pdev->dev;
  1172. struct qlcnic_bc_trans *trans;
  1173. int err;
  1174. u32 rsp_data, opcode, mbx_err_code, rsp;
  1175. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1176. u8 func = ahw->pci_func;
  1177. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1178. if (rsp)
  1179. return rsp;
  1180. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1181. if (rsp)
  1182. goto cleanup_transaction;
  1183. retry:
  1184. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  1185. rsp = -EIO;
  1186. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1187. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1188. goto err_out;
  1189. }
  1190. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1191. if (err) {
  1192. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1193. (cmd->req.arg[0] & 0xffff), func);
  1194. rsp = QLCNIC_RCODE_TIMEOUT;
  1195. /* After adapter reset PF driver may take some time to
  1196. * respond to VF's request. Retry request till maximum retries.
  1197. */
  1198. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1199. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1200. goto retry;
  1201. goto err_out;
  1202. }
  1203. rsp_data = cmd->rsp.arg[0];
  1204. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1205. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1206. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1207. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1208. rsp = QLCNIC_RCODE_SUCCESS;
  1209. } else {
  1210. rsp = mbx_err_code;
  1211. if (!rsp)
  1212. rsp = 1;
  1213. dev_err(dev,
  1214. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1215. opcode, mbx_err_code, func);
  1216. }
  1217. err_out:
  1218. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1219. ahw->reset_context = 1;
  1220. adapter->need_fw_reset = 1;
  1221. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  1222. }
  1223. cleanup_transaction:
  1224. qlcnic_sriov_cleanup_transaction(trans);
  1225. return rsp;
  1226. }
  1227. int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1228. {
  1229. struct qlcnic_cmd_args cmd;
  1230. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1231. int ret;
  1232. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1233. return -ENOMEM;
  1234. ret = qlcnic_issue_cmd(adapter, &cmd);
  1235. if (ret) {
  1236. dev_err(&adapter->pdev->dev,
  1237. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1238. ret);
  1239. goto out;
  1240. }
  1241. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1242. if (cmd.rsp.arg[0] >> 25 == 2)
  1243. return 2;
  1244. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1245. set_bit(QLC_BC_VF_STATE, &vf->state);
  1246. else
  1247. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1248. out:
  1249. qlcnic_free_mbx_args(&cmd);
  1250. return ret;
  1251. }
  1252. void qlcnic_vf_add_mc_list(struct net_device *netdev, u16 vlan)
  1253. {
  1254. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1255. struct qlcnic_mac_list_s *cur;
  1256. struct list_head *head, tmp_list;
  1257. INIT_LIST_HEAD(&tmp_list);
  1258. head = &adapter->vf_mc_list;
  1259. netif_addr_lock_bh(netdev);
  1260. while (!list_empty(head)) {
  1261. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1262. list_move(&cur->list, &tmp_list);
  1263. }
  1264. netif_addr_unlock_bh(netdev);
  1265. while (!list_empty(&tmp_list)) {
  1266. cur = list_entry((&tmp_list)->next,
  1267. struct qlcnic_mac_list_s, list);
  1268. qlcnic_nic_add_mac(adapter, cur->mac_addr, vlan);
  1269. list_del(&cur->list);
  1270. kfree(cur);
  1271. }
  1272. }
  1273. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1274. {
  1275. struct list_head *head = &bc->async_list;
  1276. struct qlcnic_async_work_list *entry;
  1277. while (!list_empty(head)) {
  1278. entry = list_entry(head->next, struct qlcnic_async_work_list,
  1279. list);
  1280. cancel_work_sync(&entry->work);
  1281. list_del(&entry->list);
  1282. kfree(entry);
  1283. }
  1284. }
  1285. static void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1286. {
  1287. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1288. u16 vlan;
  1289. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1290. return;
  1291. vlan = adapter->ahw->sriov->vlan;
  1292. __qlcnic_set_multi(netdev, vlan);
  1293. }
  1294. static void qlcnic_sriov_handle_async_multi(struct work_struct *work)
  1295. {
  1296. struct qlcnic_async_work_list *entry;
  1297. struct net_device *netdev;
  1298. entry = container_of(work, struct qlcnic_async_work_list, work);
  1299. netdev = (struct net_device *)entry->ptr;
  1300. qlcnic_sriov_vf_set_multi(netdev);
  1301. return;
  1302. }
  1303. static struct qlcnic_async_work_list *
  1304. qlcnic_sriov_get_free_node_async_work(struct qlcnic_back_channel *bc)
  1305. {
  1306. struct list_head *node;
  1307. struct qlcnic_async_work_list *entry = NULL;
  1308. u8 empty = 0;
  1309. list_for_each(node, &bc->async_list) {
  1310. entry = list_entry(node, struct qlcnic_async_work_list, list);
  1311. if (!work_pending(&entry->work)) {
  1312. empty = 1;
  1313. break;
  1314. }
  1315. }
  1316. if (!empty) {
  1317. entry = kzalloc(sizeof(struct qlcnic_async_work_list),
  1318. GFP_ATOMIC);
  1319. if (entry == NULL)
  1320. return NULL;
  1321. list_add_tail(&entry->list, &bc->async_list);
  1322. }
  1323. return entry;
  1324. }
  1325. static void qlcnic_sriov_schedule_bc_async_work(struct qlcnic_back_channel *bc,
  1326. work_func_t func, void *data)
  1327. {
  1328. struct qlcnic_async_work_list *entry = NULL;
  1329. entry = qlcnic_sriov_get_free_node_async_work(bc);
  1330. if (!entry)
  1331. return;
  1332. entry->ptr = data;
  1333. INIT_WORK(&entry->work, func);
  1334. queue_work(bc->bc_async_wq, &entry->work);
  1335. }
  1336. void qlcnic_sriov_vf_schedule_multi(struct net_device *netdev)
  1337. {
  1338. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1339. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1340. if (adapter->need_fw_reset)
  1341. return;
  1342. qlcnic_sriov_schedule_bc_async_work(bc, qlcnic_sriov_handle_async_multi,
  1343. netdev);
  1344. }
  1345. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1346. {
  1347. int err;
  1348. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1349. qlcnic_83xx_enable_mbx_intrpt(adapter);
  1350. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1351. if (err)
  1352. return err;
  1353. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1354. if (err)
  1355. goto err_out_cleanup_bc_intr;
  1356. err = qlcnic_sriov_vf_init_driver(adapter);
  1357. if (err)
  1358. goto err_out_term_channel;
  1359. return 0;
  1360. err_out_term_channel:
  1361. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1362. err_out_cleanup_bc_intr:
  1363. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1364. return err;
  1365. }
  1366. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1367. {
  1368. struct net_device *netdev = adapter->netdev;
  1369. if (netif_running(netdev)) {
  1370. if (!qlcnic_up(adapter, netdev))
  1371. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1372. }
  1373. netif_device_attach(netdev);
  1374. }
  1375. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1376. {
  1377. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1378. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1379. struct net_device *netdev = adapter->netdev;
  1380. u8 i, max_ints = ahw->num_msix - 1;
  1381. qlcnic_83xx_disable_mbx_intr(adapter);
  1382. netif_device_detach(netdev);
  1383. if (netif_running(netdev))
  1384. qlcnic_down(adapter, netdev);
  1385. for (i = 0; i < max_ints; i++) {
  1386. intr_tbl[i].id = i;
  1387. intr_tbl[i].enabled = 0;
  1388. intr_tbl[i].src = 0;
  1389. }
  1390. ahw->reset_context = 0;
  1391. }
  1392. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1393. {
  1394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1395. struct device *dev = &adapter->pdev->dev;
  1396. struct qlc_83xx_idc *idc = &ahw->idc;
  1397. u8 func = ahw->pci_func;
  1398. u32 state;
  1399. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1400. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1401. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1402. qlcnic_sriov_vf_attach(adapter);
  1403. adapter->fw_fail_cnt = 0;
  1404. dev_info(dev,
  1405. "%s: Reinitalization of VF 0x%x done after FW reset\n",
  1406. __func__, func);
  1407. } else {
  1408. dev_err(dev,
  1409. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1410. __func__, func);
  1411. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1412. dev_info(dev, "Current state 0x%x after FW reset\n",
  1413. state);
  1414. }
  1415. }
  1416. return 0;
  1417. }
  1418. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1419. {
  1420. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1421. struct device *dev = &adapter->pdev->dev;
  1422. struct qlc_83xx_idc *idc = &ahw->idc;
  1423. u8 func = ahw->pci_func;
  1424. u32 state;
  1425. adapter->reset_ctx_cnt++;
  1426. /* Skip the context reset and check if FW is hung */
  1427. if (adapter->reset_ctx_cnt < 3) {
  1428. adapter->need_fw_reset = 1;
  1429. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1430. dev_info(dev,
  1431. "Resetting context, wait here to check if FW is in failed state\n");
  1432. return 0;
  1433. }
  1434. /* Check if number of resets exceed the threshold.
  1435. * If it exceeds the threshold just fail the VF.
  1436. */
  1437. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1438. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1439. adapter->tx_timeo_cnt = 0;
  1440. adapter->fw_fail_cnt = 0;
  1441. adapter->reset_ctx_cnt = 0;
  1442. qlcnic_sriov_vf_detach(adapter);
  1443. dev_err(dev,
  1444. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1445. return -EIO;
  1446. }
  1447. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1448. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1449. __func__, adapter->reset_ctx_cnt, func);
  1450. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1451. adapter->need_fw_reset = 1;
  1452. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1453. qlcnic_sriov_vf_detach(adapter);
  1454. adapter->need_fw_reset = 0;
  1455. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1456. qlcnic_sriov_vf_attach(adapter);
  1457. adapter->tx_timeo_cnt = 0;
  1458. adapter->reset_ctx_cnt = 0;
  1459. adapter->fw_fail_cnt = 0;
  1460. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1461. } else {
  1462. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1463. __func__, func);
  1464. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1465. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1466. }
  1467. return 0;
  1468. }
  1469. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1470. {
  1471. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1472. int ret = 0;
  1473. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1474. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1475. else if (ahw->reset_context)
  1476. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1477. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1478. return ret;
  1479. }
  1480. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1481. {
  1482. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1483. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1484. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1485. qlcnic_sriov_vf_detach(adapter);
  1486. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1487. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1488. return -EIO;
  1489. }
  1490. static int
  1491. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1492. {
  1493. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1494. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1495. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1496. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1497. adapter->tx_timeo_cnt = 0;
  1498. adapter->reset_ctx_cnt = 0;
  1499. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1500. qlcnic_sriov_vf_detach(adapter);
  1501. }
  1502. return 0;
  1503. }
  1504. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1505. {
  1506. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1507. u8 func = adapter->ahw->pci_func;
  1508. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1509. dev_err(&adapter->pdev->dev,
  1510. "Firmware hang detected by VF 0x%x\n", func);
  1511. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1512. adapter->tx_timeo_cnt = 0;
  1513. adapter->reset_ctx_cnt = 0;
  1514. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1515. qlcnic_sriov_vf_detach(adapter);
  1516. }
  1517. return 0;
  1518. }
  1519. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1520. {
  1521. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1522. return 0;
  1523. }
  1524. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1525. {
  1526. struct qlcnic_adapter *adapter;
  1527. struct qlc_83xx_idc *idc;
  1528. int ret = 0;
  1529. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1530. idc = &adapter->ahw->idc;
  1531. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1532. switch (idc->curr_state) {
  1533. case QLC_83XX_IDC_DEV_READY:
  1534. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1535. break;
  1536. case QLC_83XX_IDC_DEV_NEED_RESET:
  1537. case QLC_83XX_IDC_DEV_INIT:
  1538. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1539. break;
  1540. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1541. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1542. break;
  1543. case QLC_83XX_IDC_DEV_FAILED:
  1544. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1545. break;
  1546. case QLC_83XX_IDC_DEV_QUISCENT:
  1547. break;
  1548. default:
  1549. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1550. }
  1551. idc->prev_state = idc->curr_state;
  1552. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1553. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1554. idc->delay);
  1555. }
  1556. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1557. {
  1558. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1559. msleep(20);
  1560. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1561. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1562. cancel_delayed_work_sync(&adapter->fw_work);
  1563. }
  1564. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_sriov *sriov,
  1565. u16 vid, u8 enable)
  1566. {
  1567. u16 vlan = sriov->vlan;
  1568. u8 allowed = 0;
  1569. int i;
  1570. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1571. return -EINVAL;
  1572. if (enable) {
  1573. if (vlan)
  1574. return -EINVAL;
  1575. if (sriov->any_vlan) {
  1576. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1577. if (sriov->allowed_vlans[i] == vid)
  1578. allowed = 1;
  1579. }
  1580. if (!allowed)
  1581. return -EINVAL;
  1582. }
  1583. } else {
  1584. if (!vlan || vlan != vid)
  1585. return -EINVAL;
  1586. }
  1587. return 0;
  1588. }
  1589. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1590. u16 vid, u8 enable)
  1591. {
  1592. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1593. struct qlcnic_cmd_args cmd;
  1594. int ret;
  1595. if (vid == 0)
  1596. return 0;
  1597. ret = qlcnic_sriov_validate_vlan_cfg(sriov, vid, enable);
  1598. if (ret)
  1599. return ret;
  1600. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1601. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1602. if (ret)
  1603. return ret;
  1604. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1605. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1606. ret = qlcnic_issue_cmd(adapter, &cmd);
  1607. if (ret) {
  1608. dev_err(&adapter->pdev->dev,
  1609. "Failed to configure guest VLAN, err=%d\n", ret);
  1610. } else {
  1611. qlcnic_free_mac_list(adapter);
  1612. if (enable)
  1613. sriov->vlan = vid;
  1614. else
  1615. sriov->vlan = 0;
  1616. qlcnic_sriov_vf_set_multi(adapter->netdev);
  1617. }
  1618. qlcnic_free_mbx_args(&cmd);
  1619. return ret;
  1620. }
  1621. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1622. {
  1623. struct list_head *head = &adapter->mac_list;
  1624. struct qlcnic_mac_list_s *cur;
  1625. u16 vlan;
  1626. vlan = adapter->ahw->sriov->vlan;
  1627. while (!list_empty(head)) {
  1628. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  1629. qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
  1630. vlan, QLCNIC_MAC_DEL);
  1631. list_del(&cur->list);
  1632. kfree(cur);
  1633. }
  1634. }