mpc8378_rdb.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * MPC8378E RDB Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8378rdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. pci1 = &pci1;
  23. pci2 = &pci2;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8378@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>;
  32. i-cache-line-size = <32>;
  33. d-cache-size = <32768>;
  34. i-cache-size = <32768>;
  35. timebase-frequency = <0>;
  36. bus-frequency = <0>;
  37. clock-frequency = <0>;
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x10000000>; // 256MB at 0
  43. };
  44. localbus@e0005000 {
  45. #address-cells = <2>;
  46. #size-cells = <1>;
  47. compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus";
  48. reg = <0xe0005000 0x1000>;
  49. interrupts = <77 0x8>;
  50. interrupt-parent = <&ipic>;
  51. // CS0 and CS1 are swapped when
  52. // booting from nand, but the
  53. // addresses are the same.
  54. ranges = <0x0 0x0 0xfe000000 0x00800000
  55. 0x1 0x0 0xe0600000 0x00008000
  56. 0x2 0x0 0xf0000000 0x00020000
  57. 0x3 0x0 0xfa000000 0x00008000>;
  58. flash@0,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "cfi-flash";
  62. reg = <0x0 0x0 0x800000>;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8378-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <0x1 0x0 0x8000>;
  72. u-boot@0 {
  73. reg = <0x0 0x100000>;
  74. read-only;
  75. };
  76. kernel@100000 {
  77. reg = <0x100000 0x300000>;
  78. };
  79. fs@400000 {
  80. reg = <0x400000 0x1c00000>;
  81. };
  82. };
  83. };
  84. immr@e0000000 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. device_type = "soc";
  88. compatible = "simple-bus";
  89. ranges = <0x0 0xe0000000 0x00100000>;
  90. reg = <0xe0000000 0x00000200>;
  91. bus-frequency = <0>;
  92. wdt@200 {
  93. device_type = "watchdog";
  94. compatible = "mpc83xx_wdt";
  95. reg = <0x200 0x100>;
  96. };
  97. gpio1: gpio-controller@c00 {
  98. #gpio-cells = <2>;
  99. compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio";
  100. reg = <0xc00 0x100>;
  101. interrupts = <74 0x8>;
  102. interrupt-parent = <&ipic>;
  103. gpio-controller;
  104. };
  105. gpio2: gpio-controller@d00 {
  106. #gpio-cells = <2>;
  107. compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio";
  108. reg = <0xd00 0x100>;
  109. interrupts = <75 0x8>;
  110. interrupt-parent = <&ipic>;
  111. gpio-controller;
  112. };
  113. sleep-nexus {
  114. #address-cells = <1>;
  115. #size-cells = <1>;
  116. compatible = "simple-bus";
  117. sleep = <&pmc 0x0c000000>;
  118. ranges;
  119. i2c@3000 {
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. cell-index = <0>;
  123. compatible = "fsl-i2c";
  124. reg = <0x3000 0x100>;
  125. interrupts = <14 0x8>;
  126. interrupt-parent = <&ipic>;
  127. dfsrr;
  128. dtt@48 {
  129. compatible = "national,lm75";
  130. reg = <0x48>;
  131. };
  132. at24@50 {
  133. compatible = "at24,24c256";
  134. reg = <0x50>;
  135. };
  136. rtc@68 {
  137. compatible = "dallas,ds1339";
  138. reg = <0x68>;
  139. };
  140. mcu_pio: mcu@a {
  141. #gpio-cells = <2>;
  142. compatible = "fsl,mc9s08qg8-mpc8378erdb",
  143. "fsl,mcu-mpc8349emitx";
  144. reg = <0x0a>;
  145. gpio-controller;
  146. };
  147. };
  148. sdhci@2e000 {
  149. compatible = "fsl,mpc8378-esdhc", "fsl,mpc8379-esdhc";
  150. reg = <0x2e000 0x1000>;
  151. interrupts = <42 0x8>;
  152. interrupt-parent = <&ipic>;
  153. /* Filled in by U-Boot */
  154. clock-frequency = <0>;
  155. };
  156. };
  157. i2c@3100 {
  158. #address-cells = <1>;
  159. #size-cells = <0>;
  160. cell-index = <1>;
  161. compatible = "fsl-i2c";
  162. reg = <0x3100 0x100>;
  163. interrupts = <15 0x8>;
  164. interrupt-parent = <&ipic>;
  165. dfsrr;
  166. };
  167. spi@7000 {
  168. cell-index = <0>;
  169. compatible = "fsl,spi";
  170. reg = <0x7000 0x1000>;
  171. interrupts = <16 0x8>;
  172. interrupt-parent = <&ipic>;
  173. mode = "cpu";
  174. };
  175. dma@82a8 {
  176. #address-cells = <1>;
  177. #size-cells = <1>;
  178. compatible = "fsl,mpc8378-dma", "fsl,elo-dma";
  179. reg = <0x82a8 4>;
  180. ranges = <0 0x8100 0x1a8>;
  181. interrupt-parent = <&ipic>;
  182. interrupts = <71 8>;
  183. cell-index = <0>;
  184. dma-channel@0 {
  185. compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
  186. reg = <0 0x80>;
  187. cell-index = <0>;
  188. interrupt-parent = <&ipic>;
  189. interrupts = <71 8>;
  190. };
  191. dma-channel@80 {
  192. compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
  193. reg = <0x80 0x80>;
  194. cell-index = <1>;
  195. interrupt-parent = <&ipic>;
  196. interrupts = <71 8>;
  197. };
  198. dma-channel@100 {
  199. compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
  200. reg = <0x100 0x80>;
  201. cell-index = <2>;
  202. interrupt-parent = <&ipic>;
  203. interrupts = <71 8>;
  204. };
  205. dma-channel@180 {
  206. compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
  207. reg = <0x180 0x28>;
  208. cell-index = <3>;
  209. interrupt-parent = <&ipic>;
  210. interrupts = <71 8>;
  211. };
  212. };
  213. usb@23000 {
  214. compatible = "fsl-usb2-dr";
  215. reg = <0x23000 0x1000>;
  216. #address-cells = <1>;
  217. #size-cells = <0>;
  218. interrupt-parent = <&ipic>;
  219. interrupts = <38 0x8>;
  220. phy_type = "ulpi";
  221. sleep = <&pmc 0x00c00000>;
  222. };
  223. mdio@24520 {
  224. #address-cells = <1>;
  225. #size-cells = <0>;
  226. compatible = "fsl,gianfar-mdio";
  227. reg = <0x24520 0x20>;
  228. phy2: ethernet-phy@2 {
  229. interrupt-parent = <&ipic>;
  230. interrupts = <17 0x8>;
  231. reg = <0x2>;
  232. device_type = "ethernet-phy";
  233. };
  234. tbi0: tbi-phy@11 {
  235. reg = <0x11>;
  236. device_type = "tbi-phy";
  237. };
  238. };
  239. mdio@25520 {
  240. #address-cells = <1>;
  241. #size-cells = <0>;
  242. compatible = "fsl,gianfar-tbi";
  243. reg = <0x25520 0x20>;
  244. tbi1: tbi-phy@11 {
  245. reg = <0x11>;
  246. device_type = "tbi-phy";
  247. };
  248. };
  249. enet0: ethernet@24000 {
  250. cell-index = <0>;
  251. device_type = "network";
  252. model = "eTSEC";
  253. compatible = "gianfar";
  254. reg = <0x24000 0x1000>;
  255. local-mac-address = [ 00 00 00 00 00 00 ];
  256. interrupts = <32 0x8 33 0x8 34 0x8>;
  257. phy-connection-type = "mii";
  258. interrupt-parent = <&ipic>;
  259. phy-handle = <&phy2>;
  260. sleep = <&pmc 0xc0000000>;
  261. fsl,magic-packet;
  262. };
  263. enet1: ethernet@25000 {
  264. cell-index = <1>;
  265. device_type = "network";
  266. model = "eTSEC";
  267. compatible = "gianfar";
  268. reg = <0x25000 0x1000>;
  269. local-mac-address = [ 00 00 00 00 00 00 ];
  270. interrupts = <35 0x8 36 0x8 37 0x8>;
  271. phy-connection-type = "mii";
  272. interrupt-parent = <&ipic>;
  273. fixed-link = <1 1 1000 0 0>;
  274. sleep = <&pmc 0x30000000>;
  275. fsl,magic-packet;
  276. };
  277. serial0: serial@4500 {
  278. cell-index = <0>;
  279. device_type = "serial";
  280. compatible = "ns16550";
  281. reg = <0x4500 0x100>;
  282. clock-frequency = <0>;
  283. interrupts = <9 0x8>;
  284. interrupt-parent = <&ipic>;
  285. };
  286. serial1: serial@4600 {
  287. cell-index = <1>;
  288. device_type = "serial";
  289. compatible = "ns16550";
  290. reg = <0x4600 0x100>;
  291. clock-frequency = <0>;
  292. interrupts = <10 0x8>;
  293. interrupt-parent = <&ipic>;
  294. };
  295. crypto@30000 {
  296. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  297. "fsl,sec2.1", "fsl,sec2.0";
  298. reg = <0x30000 0x10000>;
  299. interrupts = <11 0x8>;
  300. interrupt-parent = <&ipic>;
  301. fsl,num-channels = <4>;
  302. fsl,channel-fifo-len = <24>;
  303. fsl,exec-units-mask = <0x9fe>;
  304. fsl,descriptor-types-mask = <0x3ab0ebf>;
  305. sleep = <&pmc 0x03000000>;
  306. };
  307. /* IPIC
  308. * interrupts cell = <intr #, sense>
  309. * sense values match linux IORESOURCE_IRQ_* defines:
  310. * sense == 8: Level, low assertion
  311. * sense == 2: Edge, high-to-low change
  312. */
  313. ipic: interrupt-controller@700 {
  314. compatible = "fsl,ipic";
  315. interrupt-controller;
  316. #address-cells = <0>;
  317. #interrupt-cells = <2>;
  318. reg = <0x700 0x100>;
  319. };
  320. pmc: power@b00 {
  321. compatible = "fsl,mpc8378-pmc", "fsl,mpc8349-pmc";
  322. reg = <0xb00 0x100 0xa00 0x100>;
  323. interrupts = <80 0x8>;
  324. interrupt-parent = <&ipic>;
  325. };
  326. };
  327. pci0: pci@e0008500 {
  328. interrupt-map-mask = <0xf800 0 0 7>;
  329. interrupt-map = <
  330. /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
  331. /* IDSEL AD14 IRQ6 inta */
  332. 0x7000 0x0 0x0 0x1 &ipic 22 0x8
  333. /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
  334. 0x7800 0x0 0x0 0x1 &ipic 21 0x8
  335. 0x7800 0x0 0x0 0x2 &ipic 22 0x8
  336. 0x7800 0x0 0x0 0x4 &ipic 23 0x8
  337. /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
  338. 0xE000 0x0 0x0 0x1 &ipic 23 0x8
  339. 0xE000 0x0 0x0 0x2 &ipic 21 0x8
  340. 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
  341. interrupt-parent = <&ipic>;
  342. interrupts = <66 0x8>;
  343. bus-range = <0 0>;
  344. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  345. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  346. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  347. sleep = <&pmc 0x00010000>;
  348. clock-frequency = <66666666>;
  349. #interrupt-cells = <1>;
  350. #size-cells = <2>;
  351. #address-cells = <3>;
  352. reg = <0xe0008500 0x100 /* internal registers */
  353. 0xe0008300 0x8>; /* config space access registers */
  354. compatible = "fsl,mpc8349-pci";
  355. device_type = "pci";
  356. };
  357. pci1: pcie@e0009000 {
  358. #address-cells = <3>;
  359. #size-cells = <2>;
  360. #interrupt-cells = <1>;
  361. device_type = "pci";
  362. compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
  363. reg = <0xe0009000 0x00001000>;
  364. ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
  365. 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
  366. bus-range = <0 255>;
  367. interrupt-map-mask = <0xf800 0 0 7>;
  368. interrupt-map = <0 0 0 1 &ipic 1 8
  369. 0 0 0 2 &ipic 1 8
  370. 0 0 0 3 &ipic 1 8
  371. 0 0 0 4 &ipic 1 8>;
  372. sleep = <&pmc 0x00300000>;
  373. clock-frequency = <0>;
  374. pcie@0 {
  375. #address-cells = <3>;
  376. #size-cells = <2>;
  377. device_type = "pci";
  378. reg = <0 0 0 0 0>;
  379. ranges = <0x02000000 0 0xa8000000
  380. 0x02000000 0 0xa8000000
  381. 0 0x10000000
  382. 0x01000000 0 0x00000000
  383. 0x01000000 0 0x00000000
  384. 0 0x00800000>;
  385. };
  386. };
  387. pci2: pcie@e000a000 {
  388. #address-cells = <3>;
  389. #size-cells = <2>;
  390. #interrupt-cells = <1>;
  391. device_type = "pci";
  392. compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
  393. reg = <0xe000a000 0x00001000>;
  394. ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
  395. 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
  396. bus-range = <0 255>;
  397. interrupt-map-mask = <0xf800 0 0 7>;
  398. interrupt-map = <0 0 0 1 &ipic 2 8
  399. 0 0 0 2 &ipic 2 8
  400. 0 0 0 3 &ipic 2 8
  401. 0 0 0 4 &ipic 2 8>;
  402. sleep = <&pmc 0x000c0000>;
  403. clock-frequency = <0>;
  404. pcie@0 {
  405. #address-cells = <3>;
  406. #size-cells = <2>;
  407. device_type = "pci";
  408. reg = <0 0 0 0 0>;
  409. ranges = <0x02000000 0 0xc8000000
  410. 0x02000000 0 0xc8000000
  411. 0 0x10000000
  412. 0x01000000 0 0x00000000
  413. 0x01000000 0 0x00000000
  414. 0 0x00800000>;
  415. };
  416. };
  417. };