Kconfig 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. bool
  6. config CPU_SH2A
  7. bool
  8. select CPU_SH2
  9. config CPU_SH3
  10. bool
  11. select CPU_HAS_INTEVT
  12. select CPU_HAS_SR_RB
  13. config CPU_SH4
  14. bool
  15. select CPU_HAS_INTEVT
  16. select CPU_HAS_SR_RB
  17. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  18. config CPU_SH4A
  19. bool
  20. select CPU_SH4
  21. config CPU_SH4AL_DSP
  22. bool
  23. select CPU_SH4A
  24. select CPU_HAS_DSP
  25. config CPU_SUBTYPE_ST40
  26. bool
  27. select CPU_SH4
  28. config CPU_SHX2
  29. bool
  30. config CPU_SHX3
  31. bool
  32. choice
  33. prompt "Processor sub-type selection"
  34. #
  35. # Processor subtypes
  36. #
  37. # SH-2 Processor Support
  38. config CPU_SUBTYPE_SH7619
  39. bool "Support SH7619 processor"
  40. select CPU_SH2
  41. # SH-2A Processor Support
  42. config CPU_SUBTYPE_SH7206
  43. bool "Support SH7206 processor"
  44. select CPU_SH2A
  45. # SH-3 Processor Support
  46. config CPU_SUBTYPE_SH7705
  47. bool "Support SH7705 processor"
  48. select CPU_SH3
  49. config CPU_SUBTYPE_SH7706
  50. bool "Support SH7706 processor"
  51. select CPU_SH3
  52. help
  53. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  54. config CPU_SUBTYPE_SH7707
  55. bool "Support SH7707 processor"
  56. select CPU_SH3
  57. help
  58. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  59. config CPU_SUBTYPE_SH7708
  60. bool "Support SH7708 processor"
  61. select CPU_SH3
  62. help
  63. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  64. if you have a 100 Mhz SH-3 HD6417708R CPU.
  65. config CPU_SUBTYPE_SH7709
  66. bool "Support SH7709 processor"
  67. select CPU_SH3
  68. help
  69. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  70. config CPU_SUBTYPE_SH7710
  71. bool "Support SH7710 processor"
  72. select CPU_SH3
  73. select CPU_HAS_DSP
  74. help
  75. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  76. config CPU_SUBTYPE_SH7712
  77. bool "Support SH7712 processor"
  78. select CPU_SH3
  79. select CPU_HAS_DSP
  80. help
  81. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  82. config CPU_SUBTYPE_SH7720
  83. bool "Support SH7720 processor"
  84. select CPU_SH3
  85. select CPU_HAS_INTC_IRQ
  86. select CPU_HAS_DSP
  87. help
  88. Select SH7720 if you have a SH3-DSP SH7720 CPU.
  89. # SH-4 Processor Support
  90. config CPU_SUBTYPE_SH7750
  91. bool "Support SH7750 processor"
  92. select CPU_SH4
  93. help
  94. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  95. config CPU_SUBTYPE_SH7091
  96. bool "Support SH7091 processor"
  97. select CPU_SH4
  98. help
  99. Select SH7091 if you have an SH-4 based Sega device (such as
  100. the Dreamcast, Naomi, and Naomi 2).
  101. config CPU_SUBTYPE_SH7750R
  102. bool "Support SH7750R processor"
  103. select CPU_SH4
  104. config CPU_SUBTYPE_SH7750S
  105. bool "Support SH7750S processor"
  106. select CPU_SH4
  107. config CPU_SUBTYPE_SH7751
  108. bool "Support SH7751 processor"
  109. select CPU_SH4
  110. help
  111. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  112. or if you have a HD6417751R CPU.
  113. config CPU_SUBTYPE_SH7751R
  114. bool "Support SH7751R processor"
  115. select CPU_SH4
  116. config CPU_SUBTYPE_SH7760
  117. bool "Support SH7760 processor"
  118. select CPU_SH4
  119. config CPU_SUBTYPE_SH4_202
  120. bool "Support SH4-202 processor"
  121. select CPU_SH4
  122. # ST40 Processor Support
  123. config CPU_SUBTYPE_ST40STB1
  124. bool "Support ST40STB1/ST40RA processors"
  125. select CPU_SUBTYPE_ST40
  126. help
  127. Select ST40STB1 if you have a ST40RA CPU.
  128. This was previously called the ST40STB1, hence the option name.
  129. config CPU_SUBTYPE_ST40GX1
  130. bool "Support ST40GX1 processor"
  131. select CPU_SUBTYPE_ST40
  132. help
  133. Select ST40GX1 if you have a ST40GX1 CPU.
  134. # SH-4A Processor Support
  135. config CPU_SUBTYPE_SH7770
  136. bool "Support SH7770 processor"
  137. select CPU_SH4A
  138. config CPU_SUBTYPE_SH7780
  139. bool "Support SH7780 processor"
  140. select CPU_SH4A
  141. config CPU_SUBTYPE_SH7785
  142. bool "Support SH7785 processor"
  143. select CPU_SH4A
  144. select CPU_SHX2
  145. config CPU_SUBTYPE_SHX3
  146. bool "Support SH-X3 processor"
  147. select CPU_SH4A
  148. select CPU_SHX3
  149. select ARCH_SPARSEMEM_ENABLE
  150. select SYS_SUPPORTS_NUMA
  151. # SH4AL-DSP Processor Support
  152. config CPU_SUBTYPE_SH7343
  153. bool "Support SH7343 processor"
  154. select CPU_SH4AL_DSP
  155. config CPU_SUBTYPE_SH7722
  156. bool "Support SH7722 processor"
  157. select CPU_SH4AL_DSP
  158. select CPU_SHX2
  159. select ARCH_SPARSEMEM_ENABLE
  160. select SYS_SUPPORTS_NUMA
  161. endchoice
  162. menu "Memory management options"
  163. config QUICKLIST
  164. def_bool y
  165. config MMU
  166. bool "Support for memory management hardware"
  167. depends on !CPU_SH2
  168. default y
  169. help
  170. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  171. boot on these systems, this option must not be set.
  172. On other systems (such as the SH-3 and 4) where an MMU exists,
  173. turning this off will boot the kernel on these machines with the
  174. MMU implicitly switched off.
  175. config PAGE_OFFSET
  176. hex
  177. default "0x80000000" if MMU
  178. default "0x00000000"
  179. config MEMORY_START
  180. hex "Physical memory start address"
  181. default "0x08000000"
  182. ---help---
  183. Computers built with Hitachi SuperH processors always
  184. map the ROM starting at address zero. But the processor
  185. does not specify the range that RAM takes.
  186. The physical memory (RAM) start address will be automatically
  187. set to 08000000. Other platforms, such as the Solution Engine
  188. boards typically map RAM at 0C000000.
  189. Tweak this only when porting to a new machine which does not
  190. already have a defconfig. Changing it from the known correct
  191. value on any of the known systems will only lead to disaster.
  192. config MEMORY_SIZE
  193. hex "Physical memory size"
  194. default "0x00400000"
  195. help
  196. This sets the default memory size assumed by your SH kernel. It can
  197. be overridden as normal by the 'mem=' argument on the kernel command
  198. line. If unsure, consult your board specifications or just leave it
  199. as 0x00400000 which was the default value before this became
  200. configurable.
  201. config 32BIT
  202. bool "Support 32-bit physical addressing through PMB"
  203. depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
  204. default y
  205. help
  206. If you say Y here, physical addressing will be extended to
  207. 32-bits through the SH-4A PMB. If this is not set, legacy
  208. 29-bit physical addressing will be used.
  209. config X2TLB
  210. bool "Enable extended TLB mode"
  211. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  212. help
  213. Selecting this option will enable the extended mode of the SH-X2
  214. TLB. For legacy SH-X behaviour and interoperability, say N. For
  215. all of the fun new features and a willingless to submit bug reports,
  216. say Y.
  217. config VSYSCALL
  218. bool "Support vsyscall page"
  219. depends on MMU
  220. default y
  221. help
  222. This will enable support for the kernel mapping a vDSO page
  223. in process space, and subsequently handing down the entry point
  224. to the libc through the ELF auxiliary vector.
  225. From the kernel side this is used for the signal trampoline.
  226. For systems with an MMU that can afford to give up a page,
  227. (the default value) say Y.
  228. config NUMA
  229. bool "Non Uniform Memory Access (NUMA) Support"
  230. depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
  231. default n
  232. help
  233. Some SH systems have many various memories scattered around
  234. the address space, each with varying latencies. This enables
  235. support for these blocks by binding them to nodes and allowing
  236. memory policies to be used for prioritizing and controlling
  237. allocation behaviour.
  238. config NODES_SHIFT
  239. int
  240. default "3" if CPU_SUBTYPE_SHX3
  241. default "1"
  242. depends on NEED_MULTIPLE_NODES
  243. config ARCH_FLATMEM_ENABLE
  244. def_bool y
  245. depends on !NUMA
  246. config ARCH_SPARSEMEM_ENABLE
  247. def_bool y
  248. select SPARSEMEM_STATIC
  249. config ARCH_SPARSEMEM_DEFAULT
  250. def_bool y
  251. config MAX_ACTIVE_REGIONS
  252. int
  253. default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
  254. default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
  255. default "1"
  256. config ARCH_POPULATES_NODE_MAP
  257. def_bool y
  258. config ARCH_SELECT_MEMORY_MODEL
  259. def_bool y
  260. config ARCH_ENABLE_MEMORY_HOTPLUG
  261. def_bool y
  262. depends on SPARSEMEM
  263. config ARCH_MEMORY_PROBE
  264. def_bool y
  265. depends on MEMORY_HOTPLUG
  266. choice
  267. prompt "Kernel page size"
  268. default PAGE_SIZE_4KB
  269. config PAGE_SIZE_4KB
  270. bool "4kB"
  271. help
  272. This is the default page size used by all SuperH CPUs.
  273. config PAGE_SIZE_8KB
  274. bool "8kB"
  275. depends on EXPERIMENTAL && X2TLB
  276. help
  277. This enables 8kB pages as supported by SH-X2 and later MMUs.
  278. config PAGE_SIZE_64KB
  279. bool "64kB"
  280. depends on EXPERIMENTAL && CPU_SH4
  281. help
  282. This enables support for 64kB pages, possible on all SH-4
  283. CPUs and later. Highly experimental, not recommended.
  284. endchoice
  285. choice
  286. prompt "HugeTLB page size"
  287. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  288. default HUGETLB_PAGE_SIZE_64K
  289. config HUGETLB_PAGE_SIZE_64K
  290. bool "64kB"
  291. config HUGETLB_PAGE_SIZE_256K
  292. bool "256kB"
  293. depends on X2TLB
  294. config HUGETLB_PAGE_SIZE_1MB
  295. bool "1MB"
  296. config HUGETLB_PAGE_SIZE_4MB
  297. bool "4MB"
  298. depends on X2TLB
  299. config HUGETLB_PAGE_SIZE_64MB
  300. bool "64MB"
  301. depends on X2TLB
  302. endchoice
  303. source "mm/Kconfig"
  304. endmenu
  305. menu "Cache configuration"
  306. config SH7705_CACHE_32KB
  307. bool "Enable 32KB cache size for SH7705"
  308. depends on CPU_SUBTYPE_SH7705
  309. default y
  310. config SH_DIRECT_MAPPED
  311. bool "Use direct-mapped caching"
  312. default n
  313. help
  314. Selecting this option will configure the caches to be direct-mapped,
  315. even if the cache supports a 2 or 4-way mode. This is useful primarily
  316. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  317. SH4-202, SH4-501, etc.)
  318. Turn this option off for platforms that do not have a direct-mapped
  319. cache, and you have no need to run the caches in such a configuration.
  320. choice
  321. prompt "Cache mode"
  322. default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4
  323. default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
  324. config CACHE_WRITEBACK
  325. bool "Write-back"
  326. depends on CPU_SH2A || CPU_SH3 || CPU_SH4
  327. config CACHE_WRITETHROUGH
  328. bool "Write-through"
  329. help
  330. Selecting this option will configure the caches in write-through
  331. mode, as opposed to the default write-back configuration.
  332. Since there's sill some aliasing issues on SH-4, this option will
  333. unfortunately still require the majority of flushing functions to
  334. be implemented to deal with aliasing.
  335. If unsure, say N.
  336. config CACHE_OFF
  337. bool "Off"
  338. endchoice
  339. endmenu