sama5d3.dtsi 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. model = "Atmel SAMA5D3 family SoC";
  16. compatible = "atmel,sama5d3", "atmel,sama5";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. serial4 = &usart3;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. gpio4 = &pioE;
  29. tcb0 = &tcb0;
  30. tcb1 = &tcb1;
  31. i2c0 = &i2c0;
  32. i2c1 = &i2c1;
  33. i2c2 = &i2c2;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. };
  37. cpus {
  38. cpu@0 {
  39. compatible = "arm,cortex-a5";
  40. };
  41. };
  42. memory {
  43. reg = <0x20000000 0x8000000>;
  44. };
  45. ahb {
  46. compatible = "simple-bus";
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. ranges;
  50. apb {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges;
  55. mmc0: mmc@f0000000 {
  56. compatible = "atmel,hsmci";
  57. reg = <0xf0000000 0x600>;
  58. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  59. dmas = <&dma0 2 0>;
  60. dma-names = "rxtx";
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  63. status = "disabled";
  64. #address-cells = <1>;
  65. #size-cells = <0>;
  66. };
  67. spi0: spi@f0004000 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. compatible = "atmel,at91sam9x5-spi";
  71. reg = <0xf0004000 0x100>;
  72. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  73. pinctrl-names = "default";
  74. pinctrl-0 = <&pinctrl_spi0>;
  75. status = "disabled";
  76. };
  77. ssc0: ssc@f0008000 {
  78. compatible = "atmel,at91sam9g45-ssc";
  79. reg = <0xf0008000 0x4000>;
  80. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  83. status = "disabled";
  84. };
  85. can0: can@f000c000 {
  86. compatible = "atmel,at91sam9x5-can";
  87. reg = <0xf000c000 0x300>;
  88. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  91. status = "disabled";
  92. };
  93. tcb0: timer@f0010000 {
  94. compatible = "atmel,at91sam9x5-tcb";
  95. reg = <0xf0010000 0x100>;
  96. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  97. };
  98. i2c0: i2c@f0014000 {
  99. compatible = "atmel,at91sam9x5-i2c";
  100. reg = <0xf0014000 0x4000>;
  101. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  102. dmas = <&dma0 2 7>,
  103. <&dma0 2 8>;
  104. dma-names = "tx", "rx";
  105. pinctrl-names = "default";
  106. pinctrl-0 = <&pinctrl_i2c0>;
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. status = "disabled";
  110. };
  111. i2c1: i2c@f0018000 {
  112. compatible = "atmel,at91sam9x5-i2c";
  113. reg = <0xf0018000 0x4000>;
  114. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  115. dmas = <&dma0 2 9>,
  116. <&dma0 2 10>;
  117. dma-names = "tx", "rx";
  118. pinctrl-names = "default";
  119. pinctrl-0 = <&pinctrl_i2c1>;
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. status = "disabled";
  123. };
  124. usart0: serial@f001c000 {
  125. compatible = "atmel,at91sam9260-usart";
  126. reg = <0xf001c000 0x100>;
  127. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  128. pinctrl-names = "default";
  129. pinctrl-0 = <&pinctrl_usart0>;
  130. status = "disabled";
  131. };
  132. usart1: serial@f0020000 {
  133. compatible = "atmel,at91sam9260-usart";
  134. reg = <0xf0020000 0x100>;
  135. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  136. pinctrl-names = "default";
  137. pinctrl-0 = <&pinctrl_usart1>;
  138. status = "disabled";
  139. };
  140. macb0: ethernet@f0028000 {
  141. compatible = "cdns,pc302-gem", "cdns,gem";
  142. reg = <0xf0028000 0x100>;
  143. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  144. pinctrl-names = "default";
  145. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  146. status = "disabled";
  147. };
  148. isi: isi@f0034000 {
  149. compatible = "atmel,at91sam9g45-isi";
  150. reg = <0xf0034000 0x4000>;
  151. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  152. status = "disabled";
  153. };
  154. mmc1: mmc@f8000000 {
  155. compatible = "atmel,hsmci";
  156. reg = <0xf8000000 0x600>;
  157. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  158. dmas = <&dma1 2 0>;
  159. dma-names = "rxtx";
  160. pinctrl-names = "default";
  161. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  162. status = "disabled";
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. };
  166. mmc2: mmc@f8004000 {
  167. compatible = "atmel,hsmci";
  168. reg = <0xf8004000 0x600>;
  169. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  170. dmas = <&dma1 2 1>;
  171. dma-names = "rxtx";
  172. pinctrl-names = "default";
  173. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  174. status = "disabled";
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. };
  178. spi1: spi@f8008000 {
  179. #address-cells = <1>;
  180. #size-cells = <0>;
  181. compatible = "atmel,at91sam9x5-spi";
  182. reg = <0xf8008000 0x100>;
  183. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  184. pinctrl-names = "default";
  185. pinctrl-0 = <&pinctrl_spi1>;
  186. status = "disabled";
  187. };
  188. ssc1: ssc@f800c000 {
  189. compatible = "atmel,at91sam9g45-ssc";
  190. reg = <0xf800c000 0x4000>;
  191. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  192. pinctrl-names = "default";
  193. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  194. status = "disabled";
  195. };
  196. can1: can@f8010000 {
  197. compatible = "atmel,at91sam9x5-can";
  198. reg = <0xf8010000 0x300>;
  199. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  200. pinctrl-names = "default";
  201. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  202. };
  203. tcb1: timer@f8014000 {
  204. compatible = "atmel,at91sam9x5-tcb";
  205. reg = <0xf8014000 0x100>;
  206. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  207. };
  208. adc0: adc@f8018000 {
  209. compatible = "atmel,at91sam9260-adc";
  210. reg = <0xf8018000 0x100>;
  211. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  212. pinctrl-names = "default";
  213. pinctrl-0 = <
  214. &pinctrl_adc0_adtrg
  215. &pinctrl_adc0_ad0
  216. &pinctrl_adc0_ad1
  217. &pinctrl_adc0_ad2
  218. &pinctrl_adc0_ad3
  219. &pinctrl_adc0_ad4
  220. &pinctrl_adc0_ad5
  221. &pinctrl_adc0_ad6
  222. &pinctrl_adc0_ad7
  223. &pinctrl_adc0_ad8
  224. &pinctrl_adc0_ad9
  225. &pinctrl_adc0_ad10
  226. &pinctrl_adc0_ad11
  227. >;
  228. atmel,adc-channel-base = <0x50>;
  229. atmel,adc-channels-used = <0xfff>;
  230. atmel,adc-drdy-mask = <0x1000000>;
  231. atmel,adc-num-channels = <12>;
  232. atmel,adc-startup-time = <40>;
  233. atmel,adc-status-register = <0x30>;
  234. atmel,adc-trigger-register = <0xc0>;
  235. atmel,adc-use-external;
  236. atmel,adc-vref = <3000>;
  237. atmel,adc-res = <10 12>;
  238. atmel,adc-res-names = "lowres", "highres";
  239. status = "disabled";
  240. trigger@0 {
  241. trigger-name = "external-rising";
  242. trigger-value = <0x1>;
  243. trigger-external;
  244. };
  245. trigger@1 {
  246. trigger-name = "external-falling";
  247. trigger-value = <0x2>;
  248. trigger-external;
  249. };
  250. trigger@2 {
  251. trigger-name = "external-any";
  252. trigger-value = <0x3>;
  253. trigger-external;
  254. };
  255. trigger@3 {
  256. trigger-name = "continuous";
  257. trigger-value = <0x6>;
  258. };
  259. };
  260. tsadcc: tsadcc@f8018000 {
  261. compatible = "atmel,at91sam9x5-tsadcc";
  262. reg = <0xf8018000 0x4000>;
  263. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  264. atmel,tsadcc_clock = <300000>;
  265. atmel,filtering_average = <0x03>;
  266. atmel,pendet_debounce = <0x08>;
  267. atmel,pendet_sensitivity = <0x02>;
  268. atmel,ts_sample_hold_time = <0x0a>;
  269. status = "disabled";
  270. };
  271. i2c2: i2c@f801c000 {
  272. compatible = "atmel,at91sam9x5-i2c";
  273. reg = <0xf801c000 0x4000>;
  274. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  275. dmas = <&dma1 2 11>,
  276. <&dma1 2 12>;
  277. dma-names = "tx", "rx";
  278. #address-cells = <1>;
  279. #size-cells = <0>;
  280. status = "disabled";
  281. };
  282. usart2: serial@f8020000 {
  283. compatible = "atmel,at91sam9260-usart";
  284. reg = <0xf8020000 0x100>;
  285. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  286. pinctrl-names = "default";
  287. pinctrl-0 = <&pinctrl_usart2>;
  288. status = "disabled";
  289. };
  290. usart3: serial@f8024000 {
  291. compatible = "atmel,at91sam9260-usart";
  292. reg = <0xf8024000 0x100>;
  293. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  294. pinctrl-names = "default";
  295. pinctrl-0 = <&pinctrl_usart3>;
  296. status = "disabled";
  297. };
  298. macb1: ethernet@f802c000 {
  299. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  300. reg = <0xf802c000 0x100>;
  301. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  302. pinctrl-names = "default";
  303. pinctrl-0 = <&pinctrl_macb1_rmii>;
  304. status = "disabled";
  305. };
  306. sha@f8034000 {
  307. compatible = "atmel,sam9g46-sha";
  308. reg = <0xf8034000 0x100>;
  309. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  310. };
  311. aes@f8038000 {
  312. compatible = "atmel,sam9g46-aes";
  313. reg = <0xf8038000 0x100>;
  314. interrupts = <43 4 0>;
  315. };
  316. tdes@f803c000 {
  317. compatible = "atmel,sam9g46-tdes";
  318. reg = <0xf803c000 0x100>;
  319. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  320. };
  321. dma0: dma-controller@ffffe600 {
  322. compatible = "atmel,at91sam9g45-dma";
  323. reg = <0xffffe600 0x200>;
  324. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  325. #dma-cells = <2>;
  326. };
  327. dma1: dma-controller@ffffe800 {
  328. compatible = "atmel,at91sam9g45-dma";
  329. reg = <0xffffe800 0x200>;
  330. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  331. #dma-cells = <2>;
  332. };
  333. ramc0: ramc@ffffea00 {
  334. compatible = "atmel,at91sam9g45-ddramc";
  335. reg = <0xffffea00 0x200>;
  336. };
  337. dbgu: serial@ffffee00 {
  338. compatible = "atmel,at91sam9260-usart";
  339. reg = <0xffffee00 0x200>;
  340. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  341. pinctrl-names = "default";
  342. pinctrl-0 = <&pinctrl_dbgu>;
  343. status = "disabled";
  344. };
  345. aic: interrupt-controller@fffff000 {
  346. #interrupt-cells = <3>;
  347. compatible = "atmel,sama5d3-aic";
  348. interrupt-controller;
  349. reg = <0xfffff000 0x200>;
  350. atmel,external-irqs = <47>;
  351. };
  352. pinctrl@fffff200 {
  353. #address-cells = <1>;
  354. #size-cells = <1>;
  355. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  356. ranges = <0xfffff200 0xfffff200 0xa00>;
  357. atmel,mux-mask = <
  358. /* A B C */
  359. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  360. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  361. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  362. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  363. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  364. >;
  365. /* shared pinctrl settings */
  366. adc0 {
  367. pinctrl_adc0_adtrg: adc0_adtrg {
  368. atmel,pins =
  369. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  370. };
  371. pinctrl_adc0_ad0: adc0_ad0 {
  372. atmel,pins =
  373. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  374. };
  375. pinctrl_adc0_ad1: adc0_ad1 {
  376. atmel,pins =
  377. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  378. };
  379. pinctrl_adc0_ad2: adc0_ad2 {
  380. atmel,pins =
  381. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  382. };
  383. pinctrl_adc0_ad3: adc0_ad3 {
  384. atmel,pins =
  385. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  386. };
  387. pinctrl_adc0_ad4: adc0_ad4 {
  388. atmel,pins =
  389. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  390. };
  391. pinctrl_adc0_ad5: adc0_ad5 {
  392. atmel,pins =
  393. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  394. };
  395. pinctrl_adc0_ad6: adc0_ad6 {
  396. atmel,pins =
  397. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  398. };
  399. pinctrl_adc0_ad7: adc0_ad7 {
  400. atmel,pins =
  401. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  402. };
  403. pinctrl_adc0_ad8: adc0_ad8 {
  404. atmel,pins =
  405. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  406. };
  407. pinctrl_adc0_ad9: adc0_ad9 {
  408. atmel,pins =
  409. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  410. };
  411. pinctrl_adc0_ad10: adc0_ad10 {
  412. atmel,pins =
  413. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  414. };
  415. pinctrl_adc0_ad11: adc0_ad11 {
  416. atmel,pins =
  417. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  418. };
  419. };
  420. can0 {
  421. pinctrl_can0_rx_tx: can0_rx_tx {
  422. atmel,pins =
  423. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  424. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  425. };
  426. };
  427. can1 {
  428. pinctrl_can1_rx_tx: can1_rx_tx {
  429. atmel,pins =
  430. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  431. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  432. };
  433. };
  434. dbgu {
  435. pinctrl_dbgu: dbgu-0 {
  436. atmel,pins =
  437. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  438. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  439. };
  440. };
  441. i2c0 {
  442. pinctrl_i2c0: i2c0-0 {
  443. atmel,pins =
  444. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  445. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  446. };
  447. };
  448. i2c1 {
  449. pinctrl_i2c1: i2c1-0 {
  450. atmel,pins =
  451. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  452. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  453. };
  454. };
  455. isi {
  456. pinctrl_isi: isi-0 {
  457. atmel,pins =
  458. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  459. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  460. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  461. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  462. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  463. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  464. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  465. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  466. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  467. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  468. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  469. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  470. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  471. };
  472. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  473. atmel,pins =
  474. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  475. };
  476. };
  477. lcd {
  478. pinctrl_lcd: lcd-0 {
  479. atmel,pins =
  480. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  481. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  482. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  483. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  484. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  485. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  486. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  487. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  488. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  489. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  490. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  491. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  492. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  493. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  494. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  495. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  496. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  497. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  498. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  499. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  500. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  501. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  502. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  503. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  504. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  505. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  506. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  507. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  508. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  509. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  510. };
  511. };
  512. macb0 {
  513. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  514. atmel,pins =
  515. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  516. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  517. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  518. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  519. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  520. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  521. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  522. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  523. };
  524. pinctrl_macb0_data_gmii: macb0_data_gmii {
  525. atmel,pins =
  526. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  527. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  528. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  529. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  530. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  531. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  532. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  533. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  534. };
  535. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  536. atmel,pins =
  537. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  538. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  539. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  540. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  541. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  542. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  543. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  544. };
  545. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  546. atmel,pins =
  547. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  548. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  549. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  550. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  551. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  552. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  553. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  554. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  555. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  556. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  557. };
  558. };
  559. macb1 {
  560. pinctrl_macb1_rmii: macb1_rmii-0 {
  561. atmel,pins =
  562. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  563. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  564. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  565. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  566. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  567. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  568. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  569. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  570. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  571. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  572. };
  573. };
  574. mmc0 {
  575. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  576. atmel,pins =
  577. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  578. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  579. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  580. };
  581. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  582. atmel,pins =
  583. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  584. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  585. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  586. };
  587. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  588. atmel,pins =
  589. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  590. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  591. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  592. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  593. };
  594. };
  595. mmc1 {
  596. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  597. atmel,pins =
  598. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  599. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  600. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  601. };
  602. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  603. atmel,pins =
  604. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  605. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  606. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  607. };
  608. };
  609. mmc2 {
  610. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  611. atmel,pins =
  612. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  613. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  614. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  615. };
  616. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  617. atmel,pins =
  618. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  619. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  620. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  621. };
  622. };
  623. nand0 {
  624. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  625. atmel,pins =
  626. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  627. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  628. };
  629. };
  630. spi0 {
  631. pinctrl_spi0: spi0-0 {
  632. atmel,pins =
  633. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  634. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  635. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  636. };
  637. };
  638. spi1 {
  639. pinctrl_spi1: spi1-0 {
  640. atmel,pins =
  641. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  642. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  643. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  644. };
  645. };
  646. ssc0 {
  647. pinctrl_ssc0_tx: ssc0_tx {
  648. atmel,pins =
  649. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  650. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  651. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  652. };
  653. pinctrl_ssc0_rx: ssc0_rx {
  654. atmel,pins =
  655. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  656. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  657. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  658. };
  659. };
  660. ssc1 {
  661. pinctrl_ssc1_tx: ssc1_tx {
  662. atmel,pins =
  663. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  664. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  665. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  666. };
  667. pinctrl_ssc1_rx: ssc1_rx {
  668. atmel,pins =
  669. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  670. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  671. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  672. };
  673. };
  674. uart0 {
  675. pinctrl_uart0: uart0-0 {
  676. atmel,pins =
  677. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  678. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  679. };
  680. };
  681. uart1 {
  682. pinctrl_uart1: uart1-0 {
  683. atmel,pins =
  684. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  685. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  686. };
  687. };
  688. usart0 {
  689. pinctrl_usart0: usart0-0 {
  690. atmel,pins =
  691. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  692. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  693. };
  694. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  695. atmel,pins =
  696. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  697. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  698. };
  699. };
  700. usart1 {
  701. pinctrl_usart1: usart1-0 {
  702. atmel,pins =
  703. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  704. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  705. };
  706. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  707. atmel,pins =
  708. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  709. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  710. };
  711. };
  712. usart2 {
  713. pinctrl_usart2: usart2-0 {
  714. atmel,pins =
  715. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  716. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  717. };
  718. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  719. atmel,pins =
  720. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  721. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  722. };
  723. };
  724. usart3 {
  725. pinctrl_usart3: usart3-0 {
  726. atmel,pins =
  727. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  728. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  729. };
  730. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  731. atmel,pins =
  732. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  733. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  734. };
  735. };
  736. pioA: gpio@fffff200 {
  737. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  738. reg = <0xfffff200 0x100>;
  739. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  740. #gpio-cells = <2>;
  741. gpio-controller;
  742. interrupt-controller;
  743. #interrupt-cells = <2>;
  744. };
  745. pioB: gpio@fffff400 {
  746. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  747. reg = <0xfffff400 0x100>;
  748. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  749. #gpio-cells = <2>;
  750. gpio-controller;
  751. interrupt-controller;
  752. #interrupt-cells = <2>;
  753. };
  754. pioC: gpio@fffff600 {
  755. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  756. reg = <0xfffff600 0x100>;
  757. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  758. #gpio-cells = <2>;
  759. gpio-controller;
  760. interrupt-controller;
  761. #interrupt-cells = <2>;
  762. };
  763. pioD: gpio@fffff800 {
  764. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  765. reg = <0xfffff800 0x100>;
  766. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  767. #gpio-cells = <2>;
  768. gpio-controller;
  769. interrupt-controller;
  770. #interrupt-cells = <2>;
  771. };
  772. pioE: gpio@fffffa00 {
  773. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  774. reg = <0xfffffa00 0x100>;
  775. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  776. #gpio-cells = <2>;
  777. gpio-controller;
  778. interrupt-controller;
  779. #interrupt-cells = <2>;
  780. };
  781. };
  782. pmc: pmc@fffffc00 {
  783. compatible = "atmel,at91rm9200-pmc";
  784. reg = <0xfffffc00 0x120>;
  785. };
  786. rstc@fffffe00 {
  787. compatible = "atmel,at91sam9g45-rstc";
  788. reg = <0xfffffe00 0x10>;
  789. };
  790. pit: timer@fffffe30 {
  791. compatible = "atmel,at91sam9260-pit";
  792. reg = <0xfffffe30 0xf>;
  793. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  794. };
  795. watchdog@fffffe40 {
  796. compatible = "atmel,at91sam9260-wdt";
  797. reg = <0xfffffe40 0x10>;
  798. status = "disabled";
  799. };
  800. rtc@fffffeb0 {
  801. compatible = "atmel,at91rm9200-rtc";
  802. reg = <0xfffffeb0 0x30>;
  803. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  804. };
  805. };
  806. usb0: gadget@00500000 {
  807. #address-cells = <1>;
  808. #size-cells = <0>;
  809. compatible = "atmel,at91sam9rl-udc";
  810. reg = <0x00500000 0x100000
  811. 0xf8030000 0x4000>;
  812. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  813. status = "disabled";
  814. ep0 {
  815. reg = <0>;
  816. atmel,fifo-size = <64>;
  817. atmel,nb-banks = <1>;
  818. };
  819. ep1 {
  820. reg = <1>;
  821. atmel,fifo-size = <1024>;
  822. atmel,nb-banks = <3>;
  823. atmel,can-dma;
  824. atmel,can-isoc;
  825. };
  826. ep2 {
  827. reg = <2>;
  828. atmel,fifo-size = <1024>;
  829. atmel,nb-banks = <3>;
  830. atmel,can-dma;
  831. atmel,can-isoc;
  832. };
  833. ep3 {
  834. reg = <3>;
  835. atmel,fifo-size = <1024>;
  836. atmel,nb-banks = <2>;
  837. atmel,can-dma;
  838. };
  839. ep4 {
  840. reg = <4>;
  841. atmel,fifo-size = <1024>;
  842. atmel,nb-banks = <2>;
  843. atmel,can-dma;
  844. };
  845. ep5 {
  846. reg = <5>;
  847. atmel,fifo-size = <1024>;
  848. atmel,nb-banks = <2>;
  849. atmel,can-dma;
  850. };
  851. ep6 {
  852. reg = <6>;
  853. atmel,fifo-size = <1024>;
  854. atmel,nb-banks = <2>;
  855. atmel,can-dma;
  856. };
  857. ep7 {
  858. reg = <7>;
  859. atmel,fifo-size = <1024>;
  860. atmel,nb-banks = <2>;
  861. atmel,can-dma;
  862. };
  863. ep8 {
  864. reg = <8>;
  865. atmel,fifo-size = <1024>;
  866. atmel,nb-banks = <2>;
  867. };
  868. ep9 {
  869. reg = <9>;
  870. atmel,fifo-size = <1024>;
  871. atmel,nb-banks = <2>;
  872. };
  873. ep10 {
  874. reg = <10>;
  875. atmel,fifo-size = <1024>;
  876. atmel,nb-banks = <2>;
  877. };
  878. ep11 {
  879. reg = <11>;
  880. atmel,fifo-size = <1024>;
  881. atmel,nb-banks = <2>;
  882. };
  883. ep12 {
  884. reg = <12>;
  885. atmel,fifo-size = <1024>;
  886. atmel,nb-banks = <2>;
  887. };
  888. ep13 {
  889. reg = <13>;
  890. atmel,fifo-size = <1024>;
  891. atmel,nb-banks = <2>;
  892. };
  893. ep14 {
  894. reg = <14>;
  895. atmel,fifo-size = <1024>;
  896. atmel,nb-banks = <2>;
  897. };
  898. ep15 {
  899. reg = <15>;
  900. atmel,fifo-size = <1024>;
  901. atmel,nb-banks = <2>;
  902. };
  903. };
  904. usb1: ohci@00600000 {
  905. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  906. reg = <0x00600000 0x100000>;
  907. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  908. status = "disabled";
  909. };
  910. usb2: ehci@00700000 {
  911. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  912. reg = <0x00700000 0x100000>;
  913. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  914. status = "disabled";
  915. };
  916. nand0: nand@60000000 {
  917. compatible = "atmel,at91rm9200-nand";
  918. #address-cells = <1>;
  919. #size-cells = <1>;
  920. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  921. 0xffffc070 0x00000490 /* SMC PMECC regs */
  922. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  923. 0x00100000 0x00100000 /* ROM code */
  924. 0x70000000 0x10000000 /* NFC Command Registers */
  925. 0xffffc000 0x00000070 /* NFC HSMC regs */
  926. 0x00200000 0x00100000 /* NFC SRAM banks */
  927. >;
  928. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  929. atmel,nand-addr-offset = <21>;
  930. atmel,nand-cmd-offset = <22>;
  931. pinctrl-names = "default";
  932. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  933. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  934. status = "disabled";
  935. };
  936. };
  937. };