r600.c 131 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. static const u32 crtc_offsets[2] =
  95. {
  96. 0,
  97. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  98. };
  99. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  100. /* r600,rv610,rv630,rv620,rv635,rv670 */
  101. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  102. static void r600_gpu_init(struct radeon_device *rdev);
  103. void r600_fini(struct radeon_device *rdev);
  104. void r600_irq_disable(struct radeon_device *rdev);
  105. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  106. /* get temperature in millidegrees */
  107. int rv6xx_get_temp(struct radeon_device *rdev)
  108. {
  109. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  110. ASIC_T_SHIFT;
  111. int actual_temp = temp & 0xff;
  112. if (temp & 0x100)
  113. actual_temp -= 256;
  114. return actual_temp * 1000;
  115. }
  116. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  117. {
  118. int i;
  119. rdev->pm.dynpm_can_upclock = true;
  120. rdev->pm.dynpm_can_downclock = true;
  121. /* power state array is low to high, default is first */
  122. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  123. int min_power_state_index = 0;
  124. if (rdev->pm.num_power_states > 2)
  125. min_power_state_index = 1;
  126. switch (rdev->pm.dynpm_planned_action) {
  127. case DYNPM_ACTION_MINIMUM:
  128. rdev->pm.requested_power_state_index = min_power_state_index;
  129. rdev->pm.requested_clock_mode_index = 0;
  130. rdev->pm.dynpm_can_downclock = false;
  131. break;
  132. case DYNPM_ACTION_DOWNCLOCK:
  133. if (rdev->pm.current_power_state_index == min_power_state_index) {
  134. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  135. rdev->pm.dynpm_can_downclock = false;
  136. } else {
  137. if (rdev->pm.active_crtc_count > 1) {
  138. for (i = 0; i < rdev->pm.num_power_states; i++) {
  139. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  140. continue;
  141. else if (i >= rdev->pm.current_power_state_index) {
  142. rdev->pm.requested_power_state_index =
  143. rdev->pm.current_power_state_index;
  144. break;
  145. } else {
  146. rdev->pm.requested_power_state_index = i;
  147. break;
  148. }
  149. }
  150. } else {
  151. if (rdev->pm.current_power_state_index == 0)
  152. rdev->pm.requested_power_state_index =
  153. rdev->pm.num_power_states - 1;
  154. else
  155. rdev->pm.requested_power_state_index =
  156. rdev->pm.current_power_state_index - 1;
  157. }
  158. }
  159. rdev->pm.requested_clock_mode_index = 0;
  160. /* don't use the power state if crtcs are active and no display flag is set */
  161. if ((rdev->pm.active_crtc_count > 0) &&
  162. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].flags &
  164. RADEON_PM_MODE_NO_DISPLAY)) {
  165. rdev->pm.requested_power_state_index++;
  166. }
  167. break;
  168. case DYNPM_ACTION_UPCLOCK:
  169. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  170. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  171. rdev->pm.dynpm_can_upclock = false;
  172. } else {
  173. if (rdev->pm.active_crtc_count > 1) {
  174. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  175. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  176. continue;
  177. else if (i <= rdev->pm.current_power_state_index) {
  178. rdev->pm.requested_power_state_index =
  179. rdev->pm.current_power_state_index;
  180. break;
  181. } else {
  182. rdev->pm.requested_power_state_index = i;
  183. break;
  184. }
  185. }
  186. } else
  187. rdev->pm.requested_power_state_index =
  188. rdev->pm.current_power_state_index + 1;
  189. }
  190. rdev->pm.requested_clock_mode_index = 0;
  191. break;
  192. case DYNPM_ACTION_DEFAULT:
  193. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.dynpm_can_upclock = false;
  196. break;
  197. case DYNPM_ACTION_NONE:
  198. default:
  199. DRM_ERROR("Requested mode for not defined action\n");
  200. return;
  201. }
  202. } else {
  203. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  204. /* for now just select the first power state and switch between clock modes */
  205. /* power state array is low to high, default is first (0) */
  206. if (rdev->pm.active_crtc_count > 1) {
  207. rdev->pm.requested_power_state_index = -1;
  208. /* start at 1 as we don't want the default mode */
  209. for (i = 1; i < rdev->pm.num_power_states; i++) {
  210. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  211. continue;
  212. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  213. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  214. rdev->pm.requested_power_state_index = i;
  215. break;
  216. }
  217. }
  218. /* if nothing selected, grab the default state. */
  219. if (rdev->pm.requested_power_state_index == -1)
  220. rdev->pm.requested_power_state_index = 0;
  221. } else
  222. rdev->pm.requested_power_state_index = 1;
  223. switch (rdev->pm.dynpm_planned_action) {
  224. case DYNPM_ACTION_MINIMUM:
  225. rdev->pm.requested_clock_mode_index = 0;
  226. rdev->pm.dynpm_can_downclock = false;
  227. break;
  228. case DYNPM_ACTION_DOWNCLOCK:
  229. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  230. if (rdev->pm.current_clock_mode_index == 0) {
  231. rdev->pm.requested_clock_mode_index = 0;
  232. rdev->pm.dynpm_can_downclock = false;
  233. } else
  234. rdev->pm.requested_clock_mode_index =
  235. rdev->pm.current_clock_mode_index - 1;
  236. } else {
  237. rdev->pm.requested_clock_mode_index = 0;
  238. rdev->pm.dynpm_can_downclock = false;
  239. }
  240. /* don't use the power state if crtcs are active and no display flag is set */
  241. if ((rdev->pm.active_crtc_count > 0) &&
  242. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  243. clock_info[rdev->pm.requested_clock_mode_index].flags &
  244. RADEON_PM_MODE_NO_DISPLAY)) {
  245. rdev->pm.requested_clock_mode_index++;
  246. }
  247. break;
  248. case DYNPM_ACTION_UPCLOCK:
  249. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  250. if (rdev->pm.current_clock_mode_index ==
  251. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  252. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  253. rdev->pm.dynpm_can_upclock = false;
  254. } else
  255. rdev->pm.requested_clock_mode_index =
  256. rdev->pm.current_clock_mode_index + 1;
  257. } else {
  258. rdev->pm.requested_clock_mode_index =
  259. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  260. rdev->pm.dynpm_can_upclock = false;
  261. }
  262. break;
  263. case DYNPM_ACTION_DEFAULT:
  264. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  265. rdev->pm.requested_clock_mode_index = 0;
  266. rdev->pm.dynpm_can_upclock = false;
  267. break;
  268. case DYNPM_ACTION_NONE:
  269. default:
  270. DRM_ERROR("Requested mode for not defined action\n");
  271. return;
  272. }
  273. }
  274. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  275. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  276. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  277. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  278. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  279. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  280. pcie_lanes);
  281. }
  282. void rs780_pm_init_profile(struct radeon_device *rdev)
  283. {
  284. if (rdev->pm.num_power_states == 2) {
  285. /* default */
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  287. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  288. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  290. /* low sh */
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  295. /* mid sh */
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  300. /* high sh */
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  305. /* low mh */
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  310. /* mid mh */
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  315. /* high mh */
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  320. } else if (rdev->pm.num_power_states == 3) {
  321. /* default */
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  326. /* low sh */
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  331. /* mid sh */
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  336. /* high sh */
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  341. /* low mh */
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  346. /* mid mh */
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  351. /* high mh */
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  356. } else {
  357. /* default */
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  359. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  362. /* low sh */
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  367. /* mid sh */
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  372. /* high sh */
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  377. /* low mh */
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  382. /* mid mh */
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  387. /* high mh */
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  390. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  392. }
  393. }
  394. void r600_pm_init_profile(struct radeon_device *rdev)
  395. {
  396. int idx;
  397. if (rdev->family == CHIP_R600) {
  398. /* XXX */
  399. /* default */
  400. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  404. /* low sh */
  405. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  409. /* mid sh */
  410. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  414. /* high sh */
  415. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  419. /* low mh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  424. /* mid mh */
  425. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  429. /* high mh */
  430. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  434. } else {
  435. if (rdev->pm.num_power_states < 4) {
  436. /* default */
  437. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  441. /* low sh */
  442. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  446. /* mid sh */
  447. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  451. /* high sh */
  452. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  461. /* low mh */
  462. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  466. /* high mh */
  467. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  471. } else {
  472. /* default */
  473. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  474. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  475. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  476. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  477. /* low sh */
  478. if (rdev->flags & RADEON_IS_MOBILITY)
  479. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  480. else
  481. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  486. /* mid sh */
  487. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  488. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  491. /* high sh */
  492. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  497. /* low mh */
  498. if (rdev->flags & RADEON_IS_MOBILITY)
  499. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  500. else
  501. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  502. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  506. /* mid mh */
  507. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  508. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  511. /* high mh */
  512. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  513. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  517. }
  518. }
  519. }
  520. void r600_pm_misc(struct radeon_device *rdev)
  521. {
  522. int req_ps_idx = rdev->pm.requested_power_state_index;
  523. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  524. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  525. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  526. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  527. /* 0xff01 is a flag rather then an actual voltage */
  528. if (voltage->voltage == 0xff01)
  529. return;
  530. if (voltage->voltage != rdev->pm.current_vddc) {
  531. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  532. rdev->pm.current_vddc = voltage->voltage;
  533. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  534. }
  535. }
  536. }
  537. bool r600_gui_idle(struct radeon_device *rdev)
  538. {
  539. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  540. return false;
  541. else
  542. return true;
  543. }
  544. /* hpd for digital panel detect/disconnect */
  545. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  546. {
  547. bool connected = false;
  548. if (ASIC_IS_DCE3(rdev)) {
  549. switch (hpd) {
  550. case RADEON_HPD_1:
  551. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  552. connected = true;
  553. break;
  554. case RADEON_HPD_2:
  555. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  556. connected = true;
  557. break;
  558. case RADEON_HPD_3:
  559. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  560. connected = true;
  561. break;
  562. case RADEON_HPD_4:
  563. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. /* DCE 3.2 */
  567. case RADEON_HPD_5:
  568. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  569. connected = true;
  570. break;
  571. case RADEON_HPD_6:
  572. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  573. connected = true;
  574. break;
  575. default:
  576. break;
  577. }
  578. } else {
  579. switch (hpd) {
  580. case RADEON_HPD_1:
  581. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  582. connected = true;
  583. break;
  584. case RADEON_HPD_2:
  585. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  586. connected = true;
  587. break;
  588. case RADEON_HPD_3:
  589. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  590. connected = true;
  591. break;
  592. default:
  593. break;
  594. }
  595. }
  596. return connected;
  597. }
  598. void r600_hpd_set_polarity(struct radeon_device *rdev,
  599. enum radeon_hpd_id hpd)
  600. {
  601. u32 tmp;
  602. bool connected = r600_hpd_sense(rdev, hpd);
  603. if (ASIC_IS_DCE3(rdev)) {
  604. switch (hpd) {
  605. case RADEON_HPD_1:
  606. tmp = RREG32(DC_HPD1_INT_CONTROL);
  607. if (connected)
  608. tmp &= ~DC_HPDx_INT_POLARITY;
  609. else
  610. tmp |= DC_HPDx_INT_POLARITY;
  611. WREG32(DC_HPD1_INT_CONTROL, tmp);
  612. break;
  613. case RADEON_HPD_2:
  614. tmp = RREG32(DC_HPD2_INT_CONTROL);
  615. if (connected)
  616. tmp &= ~DC_HPDx_INT_POLARITY;
  617. else
  618. tmp |= DC_HPDx_INT_POLARITY;
  619. WREG32(DC_HPD2_INT_CONTROL, tmp);
  620. break;
  621. case RADEON_HPD_3:
  622. tmp = RREG32(DC_HPD3_INT_CONTROL);
  623. if (connected)
  624. tmp &= ~DC_HPDx_INT_POLARITY;
  625. else
  626. tmp |= DC_HPDx_INT_POLARITY;
  627. WREG32(DC_HPD3_INT_CONTROL, tmp);
  628. break;
  629. case RADEON_HPD_4:
  630. tmp = RREG32(DC_HPD4_INT_CONTROL);
  631. if (connected)
  632. tmp &= ~DC_HPDx_INT_POLARITY;
  633. else
  634. tmp |= DC_HPDx_INT_POLARITY;
  635. WREG32(DC_HPD4_INT_CONTROL, tmp);
  636. break;
  637. case RADEON_HPD_5:
  638. tmp = RREG32(DC_HPD5_INT_CONTROL);
  639. if (connected)
  640. tmp &= ~DC_HPDx_INT_POLARITY;
  641. else
  642. tmp |= DC_HPDx_INT_POLARITY;
  643. WREG32(DC_HPD5_INT_CONTROL, tmp);
  644. break;
  645. /* DCE 3.2 */
  646. case RADEON_HPD_6:
  647. tmp = RREG32(DC_HPD6_INT_CONTROL);
  648. if (connected)
  649. tmp &= ~DC_HPDx_INT_POLARITY;
  650. else
  651. tmp |= DC_HPDx_INT_POLARITY;
  652. WREG32(DC_HPD6_INT_CONTROL, tmp);
  653. break;
  654. default:
  655. break;
  656. }
  657. } else {
  658. switch (hpd) {
  659. case RADEON_HPD_1:
  660. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  663. else
  664. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  665. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_2:
  668. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  671. else
  672. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  673. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_3:
  676. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  679. else
  680. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  681. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  682. break;
  683. default:
  684. break;
  685. }
  686. }
  687. }
  688. void r600_hpd_init(struct radeon_device *rdev)
  689. {
  690. struct drm_device *dev = rdev->ddev;
  691. struct drm_connector *connector;
  692. unsigned enable = 0;
  693. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  694. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  695. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  696. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  697. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  698. * aux dp channel on imac and help (but not completely fix)
  699. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  700. */
  701. continue;
  702. }
  703. if (ASIC_IS_DCE3(rdev)) {
  704. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  705. if (ASIC_IS_DCE32(rdev))
  706. tmp |= DC_HPDx_EN;
  707. switch (radeon_connector->hpd.hpd) {
  708. case RADEON_HPD_1:
  709. WREG32(DC_HPD1_CONTROL, tmp);
  710. break;
  711. case RADEON_HPD_2:
  712. WREG32(DC_HPD2_CONTROL, tmp);
  713. break;
  714. case RADEON_HPD_3:
  715. WREG32(DC_HPD3_CONTROL, tmp);
  716. break;
  717. case RADEON_HPD_4:
  718. WREG32(DC_HPD4_CONTROL, tmp);
  719. break;
  720. /* DCE 3.2 */
  721. case RADEON_HPD_5:
  722. WREG32(DC_HPD5_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_6:
  725. WREG32(DC_HPD6_CONTROL, tmp);
  726. break;
  727. default:
  728. break;
  729. }
  730. } else {
  731. switch (radeon_connector->hpd.hpd) {
  732. case RADEON_HPD_1:
  733. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  734. break;
  735. case RADEON_HPD_2:
  736. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  740. break;
  741. default:
  742. break;
  743. }
  744. }
  745. enable |= 1 << radeon_connector->hpd.hpd;
  746. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  747. }
  748. radeon_irq_kms_enable_hpd(rdev, enable);
  749. }
  750. void r600_hpd_fini(struct radeon_device *rdev)
  751. {
  752. struct drm_device *dev = rdev->ddev;
  753. struct drm_connector *connector;
  754. unsigned disable = 0;
  755. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  756. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  757. if (ASIC_IS_DCE3(rdev)) {
  758. switch (radeon_connector->hpd.hpd) {
  759. case RADEON_HPD_1:
  760. WREG32(DC_HPD1_CONTROL, 0);
  761. break;
  762. case RADEON_HPD_2:
  763. WREG32(DC_HPD2_CONTROL, 0);
  764. break;
  765. case RADEON_HPD_3:
  766. WREG32(DC_HPD3_CONTROL, 0);
  767. break;
  768. case RADEON_HPD_4:
  769. WREG32(DC_HPD4_CONTROL, 0);
  770. break;
  771. /* DCE 3.2 */
  772. case RADEON_HPD_5:
  773. WREG32(DC_HPD5_CONTROL, 0);
  774. break;
  775. case RADEON_HPD_6:
  776. WREG32(DC_HPD6_CONTROL, 0);
  777. break;
  778. default:
  779. break;
  780. }
  781. } else {
  782. switch (radeon_connector->hpd.hpd) {
  783. case RADEON_HPD_1:
  784. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  785. break;
  786. case RADEON_HPD_2:
  787. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  788. break;
  789. case RADEON_HPD_3:
  790. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  791. break;
  792. default:
  793. break;
  794. }
  795. }
  796. disable |= 1 << radeon_connector->hpd.hpd;
  797. }
  798. radeon_irq_kms_disable_hpd(rdev, disable);
  799. }
  800. /*
  801. * R600 PCIE GART
  802. */
  803. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  804. {
  805. unsigned i;
  806. u32 tmp;
  807. /* flush hdp cache so updates hit vram */
  808. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  809. !(rdev->flags & RADEON_IS_AGP)) {
  810. void __iomem *ptr = (void *)rdev->gart.ptr;
  811. u32 tmp;
  812. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  813. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  814. * This seems to cause problems on some AGP cards. Just use the old
  815. * method for them.
  816. */
  817. WREG32(HDP_DEBUG1, 0);
  818. tmp = readl((void __iomem *)ptr);
  819. } else
  820. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  821. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  822. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  823. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  824. for (i = 0; i < rdev->usec_timeout; i++) {
  825. /* read MC_STATUS */
  826. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  827. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  828. if (tmp == 2) {
  829. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  830. return;
  831. }
  832. if (tmp) {
  833. return;
  834. }
  835. udelay(1);
  836. }
  837. }
  838. int r600_pcie_gart_init(struct radeon_device *rdev)
  839. {
  840. int r;
  841. if (rdev->gart.robj) {
  842. WARN(1, "R600 PCIE GART already initialized\n");
  843. return 0;
  844. }
  845. /* Initialize common gart structure */
  846. r = radeon_gart_init(rdev);
  847. if (r)
  848. return r;
  849. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  850. return radeon_gart_table_vram_alloc(rdev);
  851. }
  852. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  853. {
  854. u32 tmp;
  855. int r, i;
  856. if (rdev->gart.robj == NULL) {
  857. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  858. return -EINVAL;
  859. }
  860. r = radeon_gart_table_vram_pin(rdev);
  861. if (r)
  862. return r;
  863. radeon_gart_restore(rdev);
  864. /* Setup L2 cache */
  865. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  866. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  867. EFFECTIVE_L2_QUEUE_SIZE(7));
  868. WREG32(VM_L2_CNTL2, 0);
  869. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  870. /* Setup TLB control */
  871. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  872. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  873. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  874. ENABLE_WAIT_L2_QUERY;
  875. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  878. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  883. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  884. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  885. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  886. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  889. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  890. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  891. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  892. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  893. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  894. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  895. (u32)(rdev->dummy_page.addr >> 12));
  896. for (i = 1; i < 7; i++)
  897. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  898. r600_pcie_gart_tlb_flush(rdev);
  899. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  900. (unsigned)(rdev->mc.gtt_size >> 20),
  901. (unsigned long long)rdev->gart.table_addr);
  902. rdev->gart.ready = true;
  903. return 0;
  904. }
  905. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  906. {
  907. u32 tmp;
  908. int i;
  909. /* Disable all tables */
  910. for (i = 0; i < 7; i++)
  911. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  912. /* Disable L2 cache */
  913. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  914. EFFECTIVE_L2_QUEUE_SIZE(7));
  915. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  916. /* Setup L1 TLB control */
  917. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  918. ENABLE_WAIT_L2_QUERY;
  919. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  933. radeon_gart_table_vram_unpin(rdev);
  934. }
  935. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  936. {
  937. radeon_gart_fini(rdev);
  938. r600_pcie_gart_disable(rdev);
  939. radeon_gart_table_vram_free(rdev);
  940. }
  941. static void r600_agp_enable(struct radeon_device *rdev)
  942. {
  943. u32 tmp;
  944. int i;
  945. /* Setup L2 cache */
  946. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  947. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  948. EFFECTIVE_L2_QUEUE_SIZE(7));
  949. WREG32(VM_L2_CNTL2, 0);
  950. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  951. /* Setup TLB control */
  952. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  953. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  954. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  955. ENABLE_WAIT_L2_QUERY;
  956. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  959. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  970. for (i = 0; i < 7; i++)
  971. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  972. }
  973. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  974. {
  975. unsigned i;
  976. u32 tmp;
  977. for (i = 0; i < rdev->usec_timeout; i++) {
  978. /* read MC_STATUS */
  979. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  980. if (!tmp)
  981. return 0;
  982. udelay(1);
  983. }
  984. return -1;
  985. }
  986. static void r600_mc_program(struct radeon_device *rdev)
  987. {
  988. struct rv515_mc_save save;
  989. u32 tmp;
  990. int i, j;
  991. /* Initialize HDP */
  992. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  993. WREG32((0x2c14 + j), 0x00000000);
  994. WREG32((0x2c18 + j), 0x00000000);
  995. WREG32((0x2c1c + j), 0x00000000);
  996. WREG32((0x2c20 + j), 0x00000000);
  997. WREG32((0x2c24 + j), 0x00000000);
  998. }
  999. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1000. rv515_mc_stop(rdev, &save);
  1001. if (r600_mc_wait_for_idle(rdev)) {
  1002. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1003. }
  1004. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1005. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1006. /* Update configuration */
  1007. if (rdev->flags & RADEON_IS_AGP) {
  1008. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1009. /* VRAM before AGP */
  1010. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1011. rdev->mc.vram_start >> 12);
  1012. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1013. rdev->mc.gtt_end >> 12);
  1014. } else {
  1015. /* VRAM after AGP */
  1016. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1017. rdev->mc.gtt_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1019. rdev->mc.vram_end >> 12);
  1020. }
  1021. } else {
  1022. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1023. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1024. }
  1025. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1026. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1027. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1028. WREG32(MC_VM_FB_LOCATION, tmp);
  1029. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1030. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1031. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1032. if (rdev->flags & RADEON_IS_AGP) {
  1033. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1034. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1035. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1036. } else {
  1037. WREG32(MC_VM_AGP_BASE, 0);
  1038. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1039. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1040. }
  1041. if (r600_mc_wait_for_idle(rdev)) {
  1042. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1043. }
  1044. rv515_mc_resume(rdev, &save);
  1045. /* we need to own VRAM, so turn off the VGA renderer here
  1046. * to stop it overwriting our objects */
  1047. rv515_vga_render_disable(rdev);
  1048. }
  1049. /**
  1050. * r600_vram_gtt_location - try to find VRAM & GTT location
  1051. * @rdev: radeon device structure holding all necessary informations
  1052. * @mc: memory controller structure holding memory informations
  1053. *
  1054. * Function will place try to place VRAM at same place as in CPU (PCI)
  1055. * address space as some GPU seems to have issue when we reprogram at
  1056. * different address space.
  1057. *
  1058. * If there is not enough space to fit the unvisible VRAM after the
  1059. * aperture then we limit the VRAM size to the aperture.
  1060. *
  1061. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1062. * them to be in one from GPU point of view so that we can program GPU to
  1063. * catch access outside them (weird GPU policy see ??).
  1064. *
  1065. * This function will never fails, worst case are limiting VRAM or GTT.
  1066. *
  1067. * Note: GTT start, end, size should be initialized before calling this
  1068. * function on AGP platform.
  1069. */
  1070. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1071. {
  1072. u64 size_bf, size_af;
  1073. if (mc->mc_vram_size > 0xE0000000) {
  1074. /* leave room for at least 512M GTT */
  1075. dev_warn(rdev->dev, "limiting VRAM\n");
  1076. mc->real_vram_size = 0xE0000000;
  1077. mc->mc_vram_size = 0xE0000000;
  1078. }
  1079. if (rdev->flags & RADEON_IS_AGP) {
  1080. size_bf = mc->gtt_start;
  1081. size_af = 0xFFFFFFFF - mc->gtt_end;
  1082. if (size_bf > size_af) {
  1083. if (mc->mc_vram_size > size_bf) {
  1084. dev_warn(rdev->dev, "limiting VRAM\n");
  1085. mc->real_vram_size = size_bf;
  1086. mc->mc_vram_size = size_bf;
  1087. }
  1088. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1089. } else {
  1090. if (mc->mc_vram_size > size_af) {
  1091. dev_warn(rdev->dev, "limiting VRAM\n");
  1092. mc->real_vram_size = size_af;
  1093. mc->mc_vram_size = size_af;
  1094. }
  1095. mc->vram_start = mc->gtt_end + 1;
  1096. }
  1097. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1098. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1099. mc->mc_vram_size >> 20, mc->vram_start,
  1100. mc->vram_end, mc->real_vram_size >> 20);
  1101. } else {
  1102. u64 base = 0;
  1103. if (rdev->flags & RADEON_IS_IGP) {
  1104. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1105. base <<= 24;
  1106. }
  1107. radeon_vram_location(rdev, &rdev->mc, base);
  1108. rdev->mc.gtt_base_align = 0;
  1109. radeon_gtt_location(rdev, mc);
  1110. }
  1111. }
  1112. static int r600_mc_init(struct radeon_device *rdev)
  1113. {
  1114. u32 tmp;
  1115. int chansize, numchan;
  1116. /* Get VRAM informations */
  1117. rdev->mc.vram_is_ddr = true;
  1118. tmp = RREG32(RAMCFG);
  1119. if (tmp & CHANSIZE_OVERRIDE) {
  1120. chansize = 16;
  1121. } else if (tmp & CHANSIZE_MASK) {
  1122. chansize = 64;
  1123. } else {
  1124. chansize = 32;
  1125. }
  1126. tmp = RREG32(CHMAP);
  1127. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1128. case 0:
  1129. default:
  1130. numchan = 1;
  1131. break;
  1132. case 1:
  1133. numchan = 2;
  1134. break;
  1135. case 2:
  1136. numchan = 4;
  1137. break;
  1138. case 3:
  1139. numchan = 8;
  1140. break;
  1141. }
  1142. rdev->mc.vram_width = numchan * chansize;
  1143. /* Could aper size report 0 ? */
  1144. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1145. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1146. /* Setup GPU memory space */
  1147. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1148. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1149. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1150. r600_vram_gtt_location(rdev, &rdev->mc);
  1151. if (rdev->flags & RADEON_IS_IGP) {
  1152. rs690_pm_info(rdev);
  1153. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1154. }
  1155. radeon_update_bandwidth_info(rdev);
  1156. return 0;
  1157. }
  1158. int r600_vram_scratch_init(struct radeon_device *rdev)
  1159. {
  1160. int r;
  1161. if (rdev->vram_scratch.robj == NULL) {
  1162. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1163. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1164. NULL, &rdev->vram_scratch.robj);
  1165. if (r) {
  1166. return r;
  1167. }
  1168. }
  1169. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1170. if (unlikely(r != 0))
  1171. return r;
  1172. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1173. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1174. if (r) {
  1175. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1176. return r;
  1177. }
  1178. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1179. (void **)&rdev->vram_scratch.ptr);
  1180. if (r)
  1181. radeon_bo_unpin(rdev->vram_scratch.robj);
  1182. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1183. return r;
  1184. }
  1185. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1186. {
  1187. int r;
  1188. if (rdev->vram_scratch.robj == NULL) {
  1189. return;
  1190. }
  1191. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1192. if (likely(r == 0)) {
  1193. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1194. radeon_bo_unpin(rdev->vram_scratch.robj);
  1195. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1196. }
  1197. radeon_bo_unref(&rdev->vram_scratch.robj);
  1198. }
  1199. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1200. {
  1201. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1202. if (hung)
  1203. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1204. else
  1205. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1206. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1207. }
  1208. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1209. {
  1210. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1211. RREG32(R_008010_GRBM_STATUS));
  1212. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1213. RREG32(R_008014_GRBM_STATUS2));
  1214. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1215. RREG32(R_000E50_SRBM_STATUS));
  1216. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1217. RREG32(CP_STALLED_STAT1));
  1218. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1219. RREG32(CP_STALLED_STAT2));
  1220. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1221. RREG32(CP_BUSY_STAT));
  1222. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1223. RREG32(CP_STAT));
  1224. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1225. RREG32(DMA_STATUS_REG));
  1226. }
  1227. static bool r600_is_display_hung(struct radeon_device *rdev)
  1228. {
  1229. u32 crtc_hung = 0;
  1230. u32 crtc_status[2];
  1231. u32 i, j, tmp;
  1232. for (i = 0; i < rdev->num_crtc; i++) {
  1233. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1234. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1235. crtc_hung |= (1 << i);
  1236. }
  1237. }
  1238. for (j = 0; j < 10; j++) {
  1239. for (i = 0; i < rdev->num_crtc; i++) {
  1240. if (crtc_hung & (1 << i)) {
  1241. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1242. if (tmp != crtc_status[i])
  1243. crtc_hung &= ~(1 << i);
  1244. }
  1245. }
  1246. if (crtc_hung == 0)
  1247. return false;
  1248. udelay(100);
  1249. }
  1250. return true;
  1251. }
  1252. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1253. {
  1254. u32 reset_mask = 0;
  1255. u32 tmp;
  1256. /* GRBM_STATUS */
  1257. tmp = RREG32(R_008010_GRBM_STATUS);
  1258. if (rdev->family >= CHIP_RV770) {
  1259. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1260. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1261. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1262. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1263. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1264. reset_mask |= RADEON_RESET_GFX;
  1265. } else {
  1266. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1267. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1268. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1269. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1270. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1271. reset_mask |= RADEON_RESET_GFX;
  1272. }
  1273. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1274. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1275. reset_mask |= RADEON_RESET_CP;
  1276. if (G_008010_GRBM_EE_BUSY(tmp))
  1277. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1278. /* DMA_STATUS_REG */
  1279. tmp = RREG32(DMA_STATUS_REG);
  1280. if (!(tmp & DMA_IDLE))
  1281. reset_mask |= RADEON_RESET_DMA;
  1282. /* SRBM_STATUS */
  1283. tmp = RREG32(R_000E50_SRBM_STATUS);
  1284. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1285. reset_mask |= RADEON_RESET_RLC;
  1286. if (G_000E50_IH_BUSY(tmp))
  1287. reset_mask |= RADEON_RESET_IH;
  1288. if (G_000E50_SEM_BUSY(tmp))
  1289. reset_mask |= RADEON_RESET_SEM;
  1290. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1291. reset_mask |= RADEON_RESET_GRBM;
  1292. if (G_000E50_VMC_BUSY(tmp))
  1293. reset_mask |= RADEON_RESET_VMC;
  1294. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1295. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1296. G_000E50_MCDW_BUSY(tmp))
  1297. reset_mask |= RADEON_RESET_MC;
  1298. if (r600_is_display_hung(rdev))
  1299. reset_mask |= RADEON_RESET_DISPLAY;
  1300. return reset_mask;
  1301. }
  1302. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1303. {
  1304. struct rv515_mc_save save;
  1305. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1306. u32 tmp;
  1307. if (reset_mask == 0)
  1308. return;
  1309. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1310. r600_print_gpu_status_regs(rdev);
  1311. /* Disable CP parsing/prefetching */
  1312. if (rdev->family >= CHIP_RV770)
  1313. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1314. else
  1315. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1316. /* disable the RLC */
  1317. WREG32(RLC_CNTL, 0);
  1318. if (reset_mask & RADEON_RESET_DMA) {
  1319. /* Disable DMA */
  1320. tmp = RREG32(DMA_RB_CNTL);
  1321. tmp &= ~DMA_RB_ENABLE;
  1322. WREG32(DMA_RB_CNTL, tmp);
  1323. }
  1324. mdelay(50);
  1325. rv515_mc_stop(rdev, &save);
  1326. if (r600_mc_wait_for_idle(rdev)) {
  1327. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1328. }
  1329. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1330. if (rdev->family >= CHIP_RV770)
  1331. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1332. S_008020_SOFT_RESET_CB(1) |
  1333. S_008020_SOFT_RESET_PA(1) |
  1334. S_008020_SOFT_RESET_SC(1) |
  1335. S_008020_SOFT_RESET_SPI(1) |
  1336. S_008020_SOFT_RESET_SX(1) |
  1337. S_008020_SOFT_RESET_SH(1) |
  1338. S_008020_SOFT_RESET_TC(1) |
  1339. S_008020_SOFT_RESET_TA(1) |
  1340. S_008020_SOFT_RESET_VC(1) |
  1341. S_008020_SOFT_RESET_VGT(1);
  1342. else
  1343. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1344. S_008020_SOFT_RESET_DB(1) |
  1345. S_008020_SOFT_RESET_CB(1) |
  1346. S_008020_SOFT_RESET_PA(1) |
  1347. S_008020_SOFT_RESET_SC(1) |
  1348. S_008020_SOFT_RESET_SMX(1) |
  1349. S_008020_SOFT_RESET_SPI(1) |
  1350. S_008020_SOFT_RESET_SX(1) |
  1351. S_008020_SOFT_RESET_SH(1) |
  1352. S_008020_SOFT_RESET_TC(1) |
  1353. S_008020_SOFT_RESET_TA(1) |
  1354. S_008020_SOFT_RESET_VC(1) |
  1355. S_008020_SOFT_RESET_VGT(1);
  1356. }
  1357. if (reset_mask & RADEON_RESET_CP) {
  1358. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1359. S_008020_SOFT_RESET_VGT(1);
  1360. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1361. }
  1362. if (reset_mask & RADEON_RESET_DMA) {
  1363. if (rdev->family >= CHIP_RV770)
  1364. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1365. else
  1366. srbm_soft_reset |= SOFT_RESET_DMA;
  1367. }
  1368. if (reset_mask & RADEON_RESET_RLC)
  1369. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1370. if (reset_mask & RADEON_RESET_SEM)
  1371. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1372. if (reset_mask & RADEON_RESET_IH)
  1373. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1374. if (reset_mask & RADEON_RESET_GRBM)
  1375. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1376. if (reset_mask & RADEON_RESET_MC)
  1377. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1378. if (reset_mask & RADEON_RESET_VMC)
  1379. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1380. if (grbm_soft_reset) {
  1381. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1382. tmp |= grbm_soft_reset;
  1383. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1384. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1385. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1386. udelay(50);
  1387. tmp &= ~grbm_soft_reset;
  1388. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1389. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1390. }
  1391. if (srbm_soft_reset) {
  1392. tmp = RREG32(SRBM_SOFT_RESET);
  1393. tmp |= srbm_soft_reset;
  1394. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1395. WREG32(SRBM_SOFT_RESET, tmp);
  1396. tmp = RREG32(SRBM_SOFT_RESET);
  1397. udelay(50);
  1398. tmp &= ~srbm_soft_reset;
  1399. WREG32(SRBM_SOFT_RESET, tmp);
  1400. tmp = RREG32(SRBM_SOFT_RESET);
  1401. }
  1402. /* Wait a little for things to settle down */
  1403. mdelay(1);
  1404. rv515_mc_resume(rdev, &save);
  1405. udelay(50);
  1406. r600_print_gpu_status_regs(rdev);
  1407. }
  1408. int r600_asic_reset(struct radeon_device *rdev)
  1409. {
  1410. u32 reset_mask;
  1411. reset_mask = r600_gpu_check_soft_reset(rdev);
  1412. if (reset_mask)
  1413. r600_set_bios_scratch_engine_hung(rdev, true);
  1414. r600_gpu_soft_reset(rdev, reset_mask);
  1415. reset_mask = r600_gpu_check_soft_reset(rdev);
  1416. if (!reset_mask)
  1417. r600_set_bios_scratch_engine_hung(rdev, false);
  1418. return 0;
  1419. }
  1420. /**
  1421. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1422. *
  1423. * @rdev: radeon_device pointer
  1424. * @ring: radeon_ring structure holding ring information
  1425. *
  1426. * Check if the GFX engine is locked up.
  1427. * Returns true if the engine appears to be locked up, false if not.
  1428. */
  1429. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1430. {
  1431. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1432. if (!(reset_mask & (RADEON_RESET_GFX |
  1433. RADEON_RESET_COMPUTE |
  1434. RADEON_RESET_CP))) {
  1435. radeon_ring_lockup_update(ring);
  1436. return false;
  1437. }
  1438. /* force CP activities */
  1439. radeon_ring_force_activity(rdev, ring);
  1440. return radeon_ring_test_lockup(rdev, ring);
  1441. }
  1442. /**
  1443. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1444. *
  1445. * @rdev: radeon_device pointer
  1446. * @ring: radeon_ring structure holding ring information
  1447. *
  1448. * Check if the async DMA engine is locked up.
  1449. * Returns true if the engine appears to be locked up, false if not.
  1450. */
  1451. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1452. {
  1453. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1454. if (!(reset_mask & RADEON_RESET_DMA)) {
  1455. radeon_ring_lockup_update(ring);
  1456. return false;
  1457. }
  1458. /* force ring activities */
  1459. radeon_ring_force_activity(rdev, ring);
  1460. return radeon_ring_test_lockup(rdev, ring);
  1461. }
  1462. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1463. u32 tiling_pipe_num,
  1464. u32 max_rb_num,
  1465. u32 total_max_rb_num,
  1466. u32 disabled_rb_mask)
  1467. {
  1468. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1469. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1470. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1471. unsigned i, j;
  1472. /* mask out the RBs that don't exist on that asic */
  1473. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1474. /* make sure at least one RB is available */
  1475. if ((tmp & 0xff) != 0xff)
  1476. disabled_rb_mask = tmp;
  1477. rendering_pipe_num = 1 << tiling_pipe_num;
  1478. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1479. BUG_ON(rendering_pipe_num < req_rb_num);
  1480. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1481. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1482. if (rdev->family <= CHIP_RV740) {
  1483. /* r6xx/r7xx */
  1484. rb_num_width = 2;
  1485. } else {
  1486. /* eg+ */
  1487. rb_num_width = 4;
  1488. }
  1489. for (i = 0; i < max_rb_num; i++) {
  1490. if (!(mask & disabled_rb_mask)) {
  1491. for (j = 0; j < pipe_rb_ratio; j++) {
  1492. data <<= rb_num_width;
  1493. data |= max_rb_num - i - 1;
  1494. }
  1495. if (pipe_rb_remain) {
  1496. data <<= rb_num_width;
  1497. data |= max_rb_num - i - 1;
  1498. pipe_rb_remain--;
  1499. }
  1500. }
  1501. mask >>= 1;
  1502. }
  1503. return data;
  1504. }
  1505. int r600_count_pipe_bits(uint32_t val)
  1506. {
  1507. return hweight32(val);
  1508. }
  1509. static void r600_gpu_init(struct radeon_device *rdev)
  1510. {
  1511. u32 tiling_config;
  1512. u32 ramcfg;
  1513. u32 cc_rb_backend_disable;
  1514. u32 cc_gc_shader_pipe_config;
  1515. u32 tmp;
  1516. int i, j;
  1517. u32 sq_config;
  1518. u32 sq_gpr_resource_mgmt_1 = 0;
  1519. u32 sq_gpr_resource_mgmt_2 = 0;
  1520. u32 sq_thread_resource_mgmt = 0;
  1521. u32 sq_stack_resource_mgmt_1 = 0;
  1522. u32 sq_stack_resource_mgmt_2 = 0;
  1523. u32 disabled_rb_mask;
  1524. rdev->config.r600.tiling_group_size = 256;
  1525. switch (rdev->family) {
  1526. case CHIP_R600:
  1527. rdev->config.r600.max_pipes = 4;
  1528. rdev->config.r600.max_tile_pipes = 8;
  1529. rdev->config.r600.max_simds = 4;
  1530. rdev->config.r600.max_backends = 4;
  1531. rdev->config.r600.max_gprs = 256;
  1532. rdev->config.r600.max_threads = 192;
  1533. rdev->config.r600.max_stack_entries = 256;
  1534. rdev->config.r600.max_hw_contexts = 8;
  1535. rdev->config.r600.max_gs_threads = 16;
  1536. rdev->config.r600.sx_max_export_size = 128;
  1537. rdev->config.r600.sx_max_export_pos_size = 16;
  1538. rdev->config.r600.sx_max_export_smx_size = 128;
  1539. rdev->config.r600.sq_num_cf_insts = 2;
  1540. break;
  1541. case CHIP_RV630:
  1542. case CHIP_RV635:
  1543. rdev->config.r600.max_pipes = 2;
  1544. rdev->config.r600.max_tile_pipes = 2;
  1545. rdev->config.r600.max_simds = 3;
  1546. rdev->config.r600.max_backends = 1;
  1547. rdev->config.r600.max_gprs = 128;
  1548. rdev->config.r600.max_threads = 192;
  1549. rdev->config.r600.max_stack_entries = 128;
  1550. rdev->config.r600.max_hw_contexts = 8;
  1551. rdev->config.r600.max_gs_threads = 4;
  1552. rdev->config.r600.sx_max_export_size = 128;
  1553. rdev->config.r600.sx_max_export_pos_size = 16;
  1554. rdev->config.r600.sx_max_export_smx_size = 128;
  1555. rdev->config.r600.sq_num_cf_insts = 2;
  1556. break;
  1557. case CHIP_RV610:
  1558. case CHIP_RV620:
  1559. case CHIP_RS780:
  1560. case CHIP_RS880:
  1561. rdev->config.r600.max_pipes = 1;
  1562. rdev->config.r600.max_tile_pipes = 1;
  1563. rdev->config.r600.max_simds = 2;
  1564. rdev->config.r600.max_backends = 1;
  1565. rdev->config.r600.max_gprs = 128;
  1566. rdev->config.r600.max_threads = 192;
  1567. rdev->config.r600.max_stack_entries = 128;
  1568. rdev->config.r600.max_hw_contexts = 4;
  1569. rdev->config.r600.max_gs_threads = 4;
  1570. rdev->config.r600.sx_max_export_size = 128;
  1571. rdev->config.r600.sx_max_export_pos_size = 16;
  1572. rdev->config.r600.sx_max_export_smx_size = 128;
  1573. rdev->config.r600.sq_num_cf_insts = 1;
  1574. break;
  1575. case CHIP_RV670:
  1576. rdev->config.r600.max_pipes = 4;
  1577. rdev->config.r600.max_tile_pipes = 4;
  1578. rdev->config.r600.max_simds = 4;
  1579. rdev->config.r600.max_backends = 4;
  1580. rdev->config.r600.max_gprs = 192;
  1581. rdev->config.r600.max_threads = 192;
  1582. rdev->config.r600.max_stack_entries = 256;
  1583. rdev->config.r600.max_hw_contexts = 8;
  1584. rdev->config.r600.max_gs_threads = 16;
  1585. rdev->config.r600.sx_max_export_size = 128;
  1586. rdev->config.r600.sx_max_export_pos_size = 16;
  1587. rdev->config.r600.sx_max_export_smx_size = 128;
  1588. rdev->config.r600.sq_num_cf_insts = 2;
  1589. break;
  1590. default:
  1591. break;
  1592. }
  1593. /* Initialize HDP */
  1594. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1595. WREG32((0x2c14 + j), 0x00000000);
  1596. WREG32((0x2c18 + j), 0x00000000);
  1597. WREG32((0x2c1c + j), 0x00000000);
  1598. WREG32((0x2c20 + j), 0x00000000);
  1599. WREG32((0x2c24 + j), 0x00000000);
  1600. }
  1601. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1602. /* Setup tiling */
  1603. tiling_config = 0;
  1604. ramcfg = RREG32(RAMCFG);
  1605. switch (rdev->config.r600.max_tile_pipes) {
  1606. case 1:
  1607. tiling_config |= PIPE_TILING(0);
  1608. break;
  1609. case 2:
  1610. tiling_config |= PIPE_TILING(1);
  1611. break;
  1612. case 4:
  1613. tiling_config |= PIPE_TILING(2);
  1614. break;
  1615. case 8:
  1616. tiling_config |= PIPE_TILING(3);
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1622. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1623. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1624. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1625. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1626. if (tmp > 3) {
  1627. tiling_config |= ROW_TILING(3);
  1628. tiling_config |= SAMPLE_SPLIT(3);
  1629. } else {
  1630. tiling_config |= ROW_TILING(tmp);
  1631. tiling_config |= SAMPLE_SPLIT(tmp);
  1632. }
  1633. tiling_config |= BANK_SWAPS(1);
  1634. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1635. tmp = R6XX_MAX_BACKENDS -
  1636. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1637. if (tmp < rdev->config.r600.max_backends) {
  1638. rdev->config.r600.max_backends = tmp;
  1639. }
  1640. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1641. tmp = R6XX_MAX_PIPES -
  1642. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1643. if (tmp < rdev->config.r600.max_pipes) {
  1644. rdev->config.r600.max_pipes = tmp;
  1645. }
  1646. tmp = R6XX_MAX_SIMDS -
  1647. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1648. if (tmp < rdev->config.r600.max_simds) {
  1649. rdev->config.r600.max_simds = tmp;
  1650. }
  1651. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1652. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1653. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1654. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1655. tiling_config |= tmp << 16;
  1656. rdev->config.r600.backend_map = tmp;
  1657. rdev->config.r600.tile_config = tiling_config;
  1658. WREG32(GB_TILING_CONFIG, tiling_config);
  1659. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1660. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1661. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1662. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1663. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1664. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1665. /* Setup some CP states */
  1666. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1667. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1668. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1669. SYNC_WALKER | SYNC_ALIGNER));
  1670. /* Setup various GPU states */
  1671. if (rdev->family == CHIP_RV670)
  1672. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1673. tmp = RREG32(SX_DEBUG_1);
  1674. tmp |= SMX_EVENT_RELEASE;
  1675. if ((rdev->family > CHIP_R600))
  1676. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1677. WREG32(SX_DEBUG_1, tmp);
  1678. if (((rdev->family) == CHIP_R600) ||
  1679. ((rdev->family) == CHIP_RV630) ||
  1680. ((rdev->family) == CHIP_RV610) ||
  1681. ((rdev->family) == CHIP_RV620) ||
  1682. ((rdev->family) == CHIP_RS780) ||
  1683. ((rdev->family) == CHIP_RS880)) {
  1684. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1685. } else {
  1686. WREG32(DB_DEBUG, 0);
  1687. }
  1688. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1689. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1690. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1691. WREG32(VGT_NUM_INSTANCES, 0);
  1692. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1693. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1694. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1695. if (((rdev->family) == CHIP_RV610) ||
  1696. ((rdev->family) == CHIP_RV620) ||
  1697. ((rdev->family) == CHIP_RS780) ||
  1698. ((rdev->family) == CHIP_RS880)) {
  1699. tmp = (CACHE_FIFO_SIZE(0xa) |
  1700. FETCH_FIFO_HIWATER(0xa) |
  1701. DONE_FIFO_HIWATER(0xe0) |
  1702. ALU_UPDATE_FIFO_HIWATER(0x8));
  1703. } else if (((rdev->family) == CHIP_R600) ||
  1704. ((rdev->family) == CHIP_RV630)) {
  1705. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1706. tmp |= DONE_FIFO_HIWATER(0x4);
  1707. }
  1708. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1709. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1710. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1711. */
  1712. sq_config = RREG32(SQ_CONFIG);
  1713. sq_config &= ~(PS_PRIO(3) |
  1714. VS_PRIO(3) |
  1715. GS_PRIO(3) |
  1716. ES_PRIO(3));
  1717. sq_config |= (DX9_CONSTS |
  1718. VC_ENABLE |
  1719. PS_PRIO(0) |
  1720. VS_PRIO(1) |
  1721. GS_PRIO(2) |
  1722. ES_PRIO(3));
  1723. if ((rdev->family) == CHIP_R600) {
  1724. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1725. NUM_VS_GPRS(124) |
  1726. NUM_CLAUSE_TEMP_GPRS(4));
  1727. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1728. NUM_ES_GPRS(0));
  1729. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1730. NUM_VS_THREADS(48) |
  1731. NUM_GS_THREADS(4) |
  1732. NUM_ES_THREADS(4));
  1733. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1734. NUM_VS_STACK_ENTRIES(128));
  1735. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1736. NUM_ES_STACK_ENTRIES(0));
  1737. } else if (((rdev->family) == CHIP_RV610) ||
  1738. ((rdev->family) == CHIP_RV620) ||
  1739. ((rdev->family) == CHIP_RS780) ||
  1740. ((rdev->family) == CHIP_RS880)) {
  1741. /* no vertex cache */
  1742. sq_config &= ~VC_ENABLE;
  1743. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1744. NUM_VS_GPRS(44) |
  1745. NUM_CLAUSE_TEMP_GPRS(2));
  1746. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1747. NUM_ES_GPRS(17));
  1748. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1749. NUM_VS_THREADS(78) |
  1750. NUM_GS_THREADS(4) |
  1751. NUM_ES_THREADS(31));
  1752. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1753. NUM_VS_STACK_ENTRIES(40));
  1754. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1755. NUM_ES_STACK_ENTRIES(16));
  1756. } else if (((rdev->family) == CHIP_RV630) ||
  1757. ((rdev->family) == CHIP_RV635)) {
  1758. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1759. NUM_VS_GPRS(44) |
  1760. NUM_CLAUSE_TEMP_GPRS(2));
  1761. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1762. NUM_ES_GPRS(18));
  1763. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1764. NUM_VS_THREADS(78) |
  1765. NUM_GS_THREADS(4) |
  1766. NUM_ES_THREADS(31));
  1767. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1768. NUM_VS_STACK_ENTRIES(40));
  1769. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1770. NUM_ES_STACK_ENTRIES(16));
  1771. } else if ((rdev->family) == CHIP_RV670) {
  1772. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1773. NUM_VS_GPRS(44) |
  1774. NUM_CLAUSE_TEMP_GPRS(2));
  1775. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1776. NUM_ES_GPRS(17));
  1777. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1778. NUM_VS_THREADS(78) |
  1779. NUM_GS_THREADS(4) |
  1780. NUM_ES_THREADS(31));
  1781. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1782. NUM_VS_STACK_ENTRIES(64));
  1783. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1784. NUM_ES_STACK_ENTRIES(64));
  1785. }
  1786. WREG32(SQ_CONFIG, sq_config);
  1787. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1788. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1789. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1790. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1791. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1792. if (((rdev->family) == CHIP_RV610) ||
  1793. ((rdev->family) == CHIP_RV620) ||
  1794. ((rdev->family) == CHIP_RS780) ||
  1795. ((rdev->family) == CHIP_RS880)) {
  1796. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1797. } else {
  1798. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1799. }
  1800. /* More default values. 2D/3D driver should adjust as needed */
  1801. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1802. S1_X(0x4) | S1_Y(0xc)));
  1803. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1804. S1_X(0x2) | S1_Y(0x2) |
  1805. S2_X(0xa) | S2_Y(0x6) |
  1806. S3_X(0x6) | S3_Y(0xa)));
  1807. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1808. S1_X(0x4) | S1_Y(0xc) |
  1809. S2_X(0x1) | S2_Y(0x6) |
  1810. S3_X(0xa) | S3_Y(0xe)));
  1811. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1812. S5_X(0x0) | S5_Y(0x0) |
  1813. S6_X(0xb) | S6_Y(0x4) |
  1814. S7_X(0x7) | S7_Y(0x8)));
  1815. WREG32(VGT_STRMOUT_EN, 0);
  1816. tmp = rdev->config.r600.max_pipes * 16;
  1817. switch (rdev->family) {
  1818. case CHIP_RV610:
  1819. case CHIP_RV620:
  1820. case CHIP_RS780:
  1821. case CHIP_RS880:
  1822. tmp += 32;
  1823. break;
  1824. case CHIP_RV670:
  1825. tmp += 128;
  1826. break;
  1827. default:
  1828. break;
  1829. }
  1830. if (tmp > 256) {
  1831. tmp = 256;
  1832. }
  1833. WREG32(VGT_ES_PER_GS, 128);
  1834. WREG32(VGT_GS_PER_ES, tmp);
  1835. WREG32(VGT_GS_PER_VS, 2);
  1836. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1837. /* more default values. 2D/3D driver should adjust as needed */
  1838. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1839. WREG32(VGT_STRMOUT_EN, 0);
  1840. WREG32(SX_MISC, 0);
  1841. WREG32(PA_SC_MODE_CNTL, 0);
  1842. WREG32(PA_SC_AA_CONFIG, 0);
  1843. WREG32(PA_SC_LINE_STIPPLE, 0);
  1844. WREG32(SPI_INPUT_Z, 0);
  1845. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1846. WREG32(CB_COLOR7_FRAG, 0);
  1847. /* Clear render buffer base addresses */
  1848. WREG32(CB_COLOR0_BASE, 0);
  1849. WREG32(CB_COLOR1_BASE, 0);
  1850. WREG32(CB_COLOR2_BASE, 0);
  1851. WREG32(CB_COLOR3_BASE, 0);
  1852. WREG32(CB_COLOR4_BASE, 0);
  1853. WREG32(CB_COLOR5_BASE, 0);
  1854. WREG32(CB_COLOR6_BASE, 0);
  1855. WREG32(CB_COLOR7_BASE, 0);
  1856. WREG32(CB_COLOR7_FRAG, 0);
  1857. switch (rdev->family) {
  1858. case CHIP_RV610:
  1859. case CHIP_RV620:
  1860. case CHIP_RS780:
  1861. case CHIP_RS880:
  1862. tmp = TC_L2_SIZE(8);
  1863. break;
  1864. case CHIP_RV630:
  1865. case CHIP_RV635:
  1866. tmp = TC_L2_SIZE(4);
  1867. break;
  1868. case CHIP_R600:
  1869. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1870. break;
  1871. default:
  1872. tmp = TC_L2_SIZE(0);
  1873. break;
  1874. }
  1875. WREG32(TC_CNTL, tmp);
  1876. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1877. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1878. tmp = RREG32(ARB_POP);
  1879. tmp |= ENABLE_TC128;
  1880. WREG32(ARB_POP, tmp);
  1881. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1882. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1883. NUM_CLIP_SEQ(3)));
  1884. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1885. WREG32(VC_ENHANCE, 0);
  1886. }
  1887. /*
  1888. * Indirect registers accessor
  1889. */
  1890. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1891. {
  1892. u32 r;
  1893. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1894. (void)RREG32(PCIE_PORT_INDEX);
  1895. r = RREG32(PCIE_PORT_DATA);
  1896. return r;
  1897. }
  1898. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1899. {
  1900. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1901. (void)RREG32(PCIE_PORT_INDEX);
  1902. WREG32(PCIE_PORT_DATA, (v));
  1903. (void)RREG32(PCIE_PORT_DATA);
  1904. }
  1905. /*
  1906. * CP & Ring
  1907. */
  1908. void r600_cp_stop(struct radeon_device *rdev)
  1909. {
  1910. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1911. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1912. WREG32(SCRATCH_UMSK, 0);
  1913. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1914. }
  1915. int r600_init_microcode(struct radeon_device *rdev)
  1916. {
  1917. struct platform_device *pdev;
  1918. const char *chip_name;
  1919. const char *rlc_chip_name;
  1920. size_t pfp_req_size, me_req_size, rlc_req_size;
  1921. char fw_name[30];
  1922. int err;
  1923. DRM_DEBUG("\n");
  1924. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1925. err = IS_ERR(pdev);
  1926. if (err) {
  1927. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1928. return -EINVAL;
  1929. }
  1930. switch (rdev->family) {
  1931. case CHIP_R600:
  1932. chip_name = "R600";
  1933. rlc_chip_name = "R600";
  1934. break;
  1935. case CHIP_RV610:
  1936. chip_name = "RV610";
  1937. rlc_chip_name = "R600";
  1938. break;
  1939. case CHIP_RV630:
  1940. chip_name = "RV630";
  1941. rlc_chip_name = "R600";
  1942. break;
  1943. case CHIP_RV620:
  1944. chip_name = "RV620";
  1945. rlc_chip_name = "R600";
  1946. break;
  1947. case CHIP_RV635:
  1948. chip_name = "RV635";
  1949. rlc_chip_name = "R600";
  1950. break;
  1951. case CHIP_RV670:
  1952. chip_name = "RV670";
  1953. rlc_chip_name = "R600";
  1954. break;
  1955. case CHIP_RS780:
  1956. case CHIP_RS880:
  1957. chip_name = "RS780";
  1958. rlc_chip_name = "R600";
  1959. break;
  1960. case CHIP_RV770:
  1961. chip_name = "RV770";
  1962. rlc_chip_name = "R700";
  1963. break;
  1964. case CHIP_RV730:
  1965. case CHIP_RV740:
  1966. chip_name = "RV730";
  1967. rlc_chip_name = "R700";
  1968. break;
  1969. case CHIP_RV710:
  1970. chip_name = "RV710";
  1971. rlc_chip_name = "R700";
  1972. break;
  1973. case CHIP_CEDAR:
  1974. chip_name = "CEDAR";
  1975. rlc_chip_name = "CEDAR";
  1976. break;
  1977. case CHIP_REDWOOD:
  1978. chip_name = "REDWOOD";
  1979. rlc_chip_name = "REDWOOD";
  1980. break;
  1981. case CHIP_JUNIPER:
  1982. chip_name = "JUNIPER";
  1983. rlc_chip_name = "JUNIPER";
  1984. break;
  1985. case CHIP_CYPRESS:
  1986. case CHIP_HEMLOCK:
  1987. chip_name = "CYPRESS";
  1988. rlc_chip_name = "CYPRESS";
  1989. break;
  1990. case CHIP_PALM:
  1991. chip_name = "PALM";
  1992. rlc_chip_name = "SUMO";
  1993. break;
  1994. case CHIP_SUMO:
  1995. chip_name = "SUMO";
  1996. rlc_chip_name = "SUMO";
  1997. break;
  1998. case CHIP_SUMO2:
  1999. chip_name = "SUMO2";
  2000. rlc_chip_name = "SUMO";
  2001. break;
  2002. default: BUG();
  2003. }
  2004. if (rdev->family >= CHIP_CEDAR) {
  2005. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2006. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2007. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2008. } else if (rdev->family >= CHIP_RV770) {
  2009. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2010. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2011. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2012. } else {
  2013. pfp_req_size = PFP_UCODE_SIZE * 4;
  2014. me_req_size = PM4_UCODE_SIZE * 12;
  2015. rlc_req_size = RLC_UCODE_SIZE * 4;
  2016. }
  2017. DRM_INFO("Loading %s Microcode\n", chip_name);
  2018. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2019. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  2020. if (err)
  2021. goto out;
  2022. if (rdev->pfp_fw->size != pfp_req_size) {
  2023. printk(KERN_ERR
  2024. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2025. rdev->pfp_fw->size, fw_name);
  2026. err = -EINVAL;
  2027. goto out;
  2028. }
  2029. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2030. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2031. if (err)
  2032. goto out;
  2033. if (rdev->me_fw->size != me_req_size) {
  2034. printk(KERN_ERR
  2035. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2036. rdev->me_fw->size, fw_name);
  2037. err = -EINVAL;
  2038. }
  2039. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2040. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2041. if (err)
  2042. goto out;
  2043. if (rdev->rlc_fw->size != rlc_req_size) {
  2044. printk(KERN_ERR
  2045. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2046. rdev->rlc_fw->size, fw_name);
  2047. err = -EINVAL;
  2048. }
  2049. out:
  2050. platform_device_unregister(pdev);
  2051. if (err) {
  2052. if (err != -EINVAL)
  2053. printk(KERN_ERR
  2054. "r600_cp: Failed to load firmware \"%s\"\n",
  2055. fw_name);
  2056. release_firmware(rdev->pfp_fw);
  2057. rdev->pfp_fw = NULL;
  2058. release_firmware(rdev->me_fw);
  2059. rdev->me_fw = NULL;
  2060. release_firmware(rdev->rlc_fw);
  2061. rdev->rlc_fw = NULL;
  2062. }
  2063. return err;
  2064. }
  2065. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2066. {
  2067. const __be32 *fw_data;
  2068. int i;
  2069. if (!rdev->me_fw || !rdev->pfp_fw)
  2070. return -EINVAL;
  2071. r600_cp_stop(rdev);
  2072. WREG32(CP_RB_CNTL,
  2073. #ifdef __BIG_ENDIAN
  2074. BUF_SWAP_32BIT |
  2075. #endif
  2076. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2077. /* Reset cp */
  2078. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2079. RREG32(GRBM_SOFT_RESET);
  2080. mdelay(15);
  2081. WREG32(GRBM_SOFT_RESET, 0);
  2082. WREG32(CP_ME_RAM_WADDR, 0);
  2083. fw_data = (const __be32 *)rdev->me_fw->data;
  2084. WREG32(CP_ME_RAM_WADDR, 0);
  2085. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2086. WREG32(CP_ME_RAM_DATA,
  2087. be32_to_cpup(fw_data++));
  2088. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2089. WREG32(CP_PFP_UCODE_ADDR, 0);
  2090. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2091. WREG32(CP_PFP_UCODE_DATA,
  2092. be32_to_cpup(fw_data++));
  2093. WREG32(CP_PFP_UCODE_ADDR, 0);
  2094. WREG32(CP_ME_RAM_WADDR, 0);
  2095. WREG32(CP_ME_RAM_RADDR, 0);
  2096. return 0;
  2097. }
  2098. int r600_cp_start(struct radeon_device *rdev)
  2099. {
  2100. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2101. int r;
  2102. uint32_t cp_me;
  2103. r = radeon_ring_lock(rdev, ring, 7);
  2104. if (r) {
  2105. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2106. return r;
  2107. }
  2108. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2109. radeon_ring_write(ring, 0x1);
  2110. if (rdev->family >= CHIP_RV770) {
  2111. radeon_ring_write(ring, 0x0);
  2112. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2113. } else {
  2114. radeon_ring_write(ring, 0x3);
  2115. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2116. }
  2117. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2118. radeon_ring_write(ring, 0);
  2119. radeon_ring_write(ring, 0);
  2120. radeon_ring_unlock_commit(rdev, ring);
  2121. cp_me = 0xff;
  2122. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2123. return 0;
  2124. }
  2125. int r600_cp_resume(struct radeon_device *rdev)
  2126. {
  2127. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2128. u32 tmp;
  2129. u32 rb_bufsz;
  2130. int r;
  2131. /* Reset cp */
  2132. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2133. RREG32(GRBM_SOFT_RESET);
  2134. mdelay(15);
  2135. WREG32(GRBM_SOFT_RESET, 0);
  2136. /* Set ring buffer size */
  2137. rb_bufsz = drm_order(ring->ring_size / 8);
  2138. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2139. #ifdef __BIG_ENDIAN
  2140. tmp |= BUF_SWAP_32BIT;
  2141. #endif
  2142. WREG32(CP_RB_CNTL, tmp);
  2143. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2144. /* Set the write pointer delay */
  2145. WREG32(CP_RB_WPTR_DELAY, 0);
  2146. /* Initialize the ring buffer's read and write pointers */
  2147. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2148. WREG32(CP_RB_RPTR_WR, 0);
  2149. ring->wptr = 0;
  2150. WREG32(CP_RB_WPTR, ring->wptr);
  2151. /* set the wb address whether it's enabled or not */
  2152. WREG32(CP_RB_RPTR_ADDR,
  2153. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2154. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2155. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2156. if (rdev->wb.enabled)
  2157. WREG32(SCRATCH_UMSK, 0xff);
  2158. else {
  2159. tmp |= RB_NO_UPDATE;
  2160. WREG32(SCRATCH_UMSK, 0);
  2161. }
  2162. mdelay(1);
  2163. WREG32(CP_RB_CNTL, tmp);
  2164. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2165. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2166. ring->rptr = RREG32(CP_RB_RPTR);
  2167. r600_cp_start(rdev);
  2168. ring->ready = true;
  2169. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2170. if (r) {
  2171. ring->ready = false;
  2172. return r;
  2173. }
  2174. return 0;
  2175. }
  2176. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2177. {
  2178. u32 rb_bufsz;
  2179. int r;
  2180. /* Align ring size */
  2181. rb_bufsz = drm_order(ring_size / 8);
  2182. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2183. ring->ring_size = ring_size;
  2184. ring->align_mask = 16 - 1;
  2185. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2186. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2187. if (r) {
  2188. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2189. ring->rptr_save_reg = 0;
  2190. }
  2191. }
  2192. }
  2193. void r600_cp_fini(struct radeon_device *rdev)
  2194. {
  2195. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2196. r600_cp_stop(rdev);
  2197. radeon_ring_fini(rdev, ring);
  2198. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2199. }
  2200. /*
  2201. * DMA
  2202. * Starting with R600, the GPU has an asynchronous
  2203. * DMA engine. The programming model is very similar
  2204. * to the 3D engine (ring buffer, IBs, etc.), but the
  2205. * DMA controller has it's own packet format that is
  2206. * different form the PM4 format used by the 3D engine.
  2207. * It supports copying data, writing embedded data,
  2208. * solid fills, and a number of other things. It also
  2209. * has support for tiling/detiling of buffers.
  2210. */
  2211. /**
  2212. * r600_dma_stop - stop the async dma engine
  2213. *
  2214. * @rdev: radeon_device pointer
  2215. *
  2216. * Stop the async dma engine (r6xx-evergreen).
  2217. */
  2218. void r600_dma_stop(struct radeon_device *rdev)
  2219. {
  2220. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2221. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2222. rb_cntl &= ~DMA_RB_ENABLE;
  2223. WREG32(DMA_RB_CNTL, rb_cntl);
  2224. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2225. }
  2226. /**
  2227. * r600_dma_resume - setup and start the async dma engine
  2228. *
  2229. * @rdev: radeon_device pointer
  2230. *
  2231. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2232. * Returns 0 for success, error for failure.
  2233. */
  2234. int r600_dma_resume(struct radeon_device *rdev)
  2235. {
  2236. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2237. u32 rb_cntl, dma_cntl, ib_cntl;
  2238. u32 rb_bufsz;
  2239. int r;
  2240. /* Reset dma */
  2241. if (rdev->family >= CHIP_RV770)
  2242. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2243. else
  2244. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2245. RREG32(SRBM_SOFT_RESET);
  2246. udelay(50);
  2247. WREG32(SRBM_SOFT_RESET, 0);
  2248. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2249. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2250. /* Set ring buffer size in dwords */
  2251. rb_bufsz = drm_order(ring->ring_size / 4);
  2252. rb_cntl = rb_bufsz << 1;
  2253. #ifdef __BIG_ENDIAN
  2254. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2255. #endif
  2256. WREG32(DMA_RB_CNTL, rb_cntl);
  2257. /* Initialize the ring buffer's read and write pointers */
  2258. WREG32(DMA_RB_RPTR, 0);
  2259. WREG32(DMA_RB_WPTR, 0);
  2260. /* set the wb address whether it's enabled or not */
  2261. WREG32(DMA_RB_RPTR_ADDR_HI,
  2262. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2263. WREG32(DMA_RB_RPTR_ADDR_LO,
  2264. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2265. if (rdev->wb.enabled)
  2266. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2267. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2268. /* enable DMA IBs */
  2269. ib_cntl = DMA_IB_ENABLE;
  2270. #ifdef __BIG_ENDIAN
  2271. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2272. #endif
  2273. WREG32(DMA_IB_CNTL, ib_cntl);
  2274. dma_cntl = RREG32(DMA_CNTL);
  2275. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2276. WREG32(DMA_CNTL, dma_cntl);
  2277. if (rdev->family >= CHIP_RV770)
  2278. WREG32(DMA_MODE, 1);
  2279. ring->wptr = 0;
  2280. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2281. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2282. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2283. ring->ready = true;
  2284. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2285. if (r) {
  2286. ring->ready = false;
  2287. return r;
  2288. }
  2289. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2290. return 0;
  2291. }
  2292. /**
  2293. * r600_dma_fini - tear down the async dma engine
  2294. *
  2295. * @rdev: radeon_device pointer
  2296. *
  2297. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2298. */
  2299. void r600_dma_fini(struct radeon_device *rdev)
  2300. {
  2301. r600_dma_stop(rdev);
  2302. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2303. }
  2304. /*
  2305. * GPU scratch registers helpers function.
  2306. */
  2307. void r600_scratch_init(struct radeon_device *rdev)
  2308. {
  2309. int i;
  2310. rdev->scratch.num_reg = 7;
  2311. rdev->scratch.reg_base = SCRATCH_REG0;
  2312. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2313. rdev->scratch.free[i] = true;
  2314. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2315. }
  2316. }
  2317. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2318. {
  2319. uint32_t scratch;
  2320. uint32_t tmp = 0;
  2321. unsigned i;
  2322. int r;
  2323. r = radeon_scratch_get(rdev, &scratch);
  2324. if (r) {
  2325. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2326. return r;
  2327. }
  2328. WREG32(scratch, 0xCAFEDEAD);
  2329. r = radeon_ring_lock(rdev, ring, 3);
  2330. if (r) {
  2331. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2332. radeon_scratch_free(rdev, scratch);
  2333. return r;
  2334. }
  2335. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2336. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2337. radeon_ring_write(ring, 0xDEADBEEF);
  2338. radeon_ring_unlock_commit(rdev, ring);
  2339. for (i = 0; i < rdev->usec_timeout; i++) {
  2340. tmp = RREG32(scratch);
  2341. if (tmp == 0xDEADBEEF)
  2342. break;
  2343. DRM_UDELAY(1);
  2344. }
  2345. if (i < rdev->usec_timeout) {
  2346. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2347. } else {
  2348. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2349. ring->idx, scratch, tmp);
  2350. r = -EINVAL;
  2351. }
  2352. radeon_scratch_free(rdev, scratch);
  2353. return r;
  2354. }
  2355. /**
  2356. * r600_dma_ring_test - simple async dma engine test
  2357. *
  2358. * @rdev: radeon_device pointer
  2359. * @ring: radeon_ring structure holding ring information
  2360. *
  2361. * Test the DMA engine by writing using it to write an
  2362. * value to memory. (r6xx-SI).
  2363. * Returns 0 for success, error for failure.
  2364. */
  2365. int r600_dma_ring_test(struct radeon_device *rdev,
  2366. struct radeon_ring *ring)
  2367. {
  2368. unsigned i;
  2369. int r;
  2370. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2371. u32 tmp;
  2372. if (!ptr) {
  2373. DRM_ERROR("invalid vram scratch pointer\n");
  2374. return -EINVAL;
  2375. }
  2376. tmp = 0xCAFEDEAD;
  2377. writel(tmp, ptr);
  2378. r = radeon_ring_lock(rdev, ring, 4);
  2379. if (r) {
  2380. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2381. return r;
  2382. }
  2383. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2384. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2385. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2386. radeon_ring_write(ring, 0xDEADBEEF);
  2387. radeon_ring_unlock_commit(rdev, ring);
  2388. for (i = 0; i < rdev->usec_timeout; i++) {
  2389. tmp = readl(ptr);
  2390. if (tmp == 0xDEADBEEF)
  2391. break;
  2392. DRM_UDELAY(1);
  2393. }
  2394. if (i < rdev->usec_timeout) {
  2395. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2396. } else {
  2397. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2398. ring->idx, tmp);
  2399. r = -EINVAL;
  2400. }
  2401. return r;
  2402. }
  2403. /*
  2404. * CP fences/semaphores
  2405. */
  2406. void r600_fence_ring_emit(struct radeon_device *rdev,
  2407. struct radeon_fence *fence)
  2408. {
  2409. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2410. if (rdev->wb.use_event) {
  2411. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2412. /* flush read cache over gart */
  2413. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2414. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2415. PACKET3_VC_ACTION_ENA |
  2416. PACKET3_SH_ACTION_ENA);
  2417. radeon_ring_write(ring, 0xFFFFFFFF);
  2418. radeon_ring_write(ring, 0);
  2419. radeon_ring_write(ring, 10); /* poll interval */
  2420. /* EVENT_WRITE_EOP - flush caches, send int */
  2421. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2422. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2423. radeon_ring_write(ring, addr & 0xffffffff);
  2424. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2425. radeon_ring_write(ring, fence->seq);
  2426. radeon_ring_write(ring, 0);
  2427. } else {
  2428. /* flush read cache over gart */
  2429. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2430. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2431. PACKET3_VC_ACTION_ENA |
  2432. PACKET3_SH_ACTION_ENA);
  2433. radeon_ring_write(ring, 0xFFFFFFFF);
  2434. radeon_ring_write(ring, 0);
  2435. radeon_ring_write(ring, 10); /* poll interval */
  2436. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2437. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2438. /* wait for 3D idle clean */
  2439. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2440. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2441. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2442. /* Emit fence sequence & fire IRQ */
  2443. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2444. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2445. radeon_ring_write(ring, fence->seq);
  2446. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2447. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2448. radeon_ring_write(ring, RB_INT_STAT);
  2449. }
  2450. }
  2451. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2452. struct radeon_ring *ring,
  2453. struct radeon_semaphore *semaphore,
  2454. bool emit_wait)
  2455. {
  2456. uint64_t addr = semaphore->gpu_addr;
  2457. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2458. if (rdev->family < CHIP_CAYMAN)
  2459. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2460. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2461. radeon_ring_write(ring, addr & 0xffffffff);
  2462. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2463. }
  2464. /*
  2465. * DMA fences/semaphores
  2466. */
  2467. /**
  2468. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2469. *
  2470. * @rdev: radeon_device pointer
  2471. * @fence: radeon fence object
  2472. *
  2473. * Add a DMA fence packet to the ring to write
  2474. * the fence seq number and DMA trap packet to generate
  2475. * an interrupt if needed (r6xx-r7xx).
  2476. */
  2477. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2478. struct radeon_fence *fence)
  2479. {
  2480. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2481. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2482. /* write the fence */
  2483. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2484. radeon_ring_write(ring, addr & 0xfffffffc);
  2485. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2486. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2487. /* generate an interrupt */
  2488. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2489. }
  2490. /**
  2491. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2492. *
  2493. * @rdev: radeon_device pointer
  2494. * @ring: radeon_ring structure holding ring information
  2495. * @semaphore: radeon semaphore object
  2496. * @emit_wait: wait or signal semaphore
  2497. *
  2498. * Add a DMA semaphore packet to the ring wait on or signal
  2499. * other rings (r6xx-SI).
  2500. */
  2501. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2502. struct radeon_ring *ring,
  2503. struct radeon_semaphore *semaphore,
  2504. bool emit_wait)
  2505. {
  2506. u64 addr = semaphore->gpu_addr;
  2507. u32 s = emit_wait ? 0 : 1;
  2508. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2509. radeon_ring_write(ring, addr & 0xfffffffc);
  2510. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2511. }
  2512. int r600_copy_blit(struct radeon_device *rdev,
  2513. uint64_t src_offset,
  2514. uint64_t dst_offset,
  2515. unsigned num_gpu_pages,
  2516. struct radeon_fence **fence)
  2517. {
  2518. struct radeon_semaphore *sem = NULL;
  2519. struct radeon_sa_bo *vb = NULL;
  2520. int r;
  2521. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2522. if (r) {
  2523. return r;
  2524. }
  2525. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2526. r600_blit_done_copy(rdev, fence, vb, sem);
  2527. return 0;
  2528. }
  2529. /**
  2530. * r600_copy_dma - copy pages using the DMA engine
  2531. *
  2532. * @rdev: radeon_device pointer
  2533. * @src_offset: src GPU address
  2534. * @dst_offset: dst GPU address
  2535. * @num_gpu_pages: number of GPU pages to xfer
  2536. * @fence: radeon fence object
  2537. *
  2538. * Copy GPU paging using the DMA engine (r6xx).
  2539. * Used by the radeon ttm implementation to move pages if
  2540. * registered as the asic copy callback.
  2541. */
  2542. int r600_copy_dma(struct radeon_device *rdev,
  2543. uint64_t src_offset, uint64_t dst_offset,
  2544. unsigned num_gpu_pages,
  2545. struct radeon_fence **fence)
  2546. {
  2547. struct radeon_semaphore *sem = NULL;
  2548. int ring_index = rdev->asic->copy.dma_ring_index;
  2549. struct radeon_ring *ring = &rdev->ring[ring_index];
  2550. u32 size_in_dw, cur_size_in_dw;
  2551. int i, num_loops;
  2552. int r = 0;
  2553. r = radeon_semaphore_create(rdev, &sem);
  2554. if (r) {
  2555. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2556. return r;
  2557. }
  2558. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2559. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2560. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2561. if (r) {
  2562. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2563. radeon_semaphore_free(rdev, &sem, NULL);
  2564. return r;
  2565. }
  2566. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2567. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2568. ring->idx);
  2569. radeon_fence_note_sync(*fence, ring->idx);
  2570. } else {
  2571. radeon_semaphore_free(rdev, &sem, NULL);
  2572. }
  2573. for (i = 0; i < num_loops; i++) {
  2574. cur_size_in_dw = size_in_dw;
  2575. if (cur_size_in_dw > 0xFFFE)
  2576. cur_size_in_dw = 0xFFFE;
  2577. size_in_dw -= cur_size_in_dw;
  2578. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2579. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2580. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2581. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2582. (upper_32_bits(src_offset) & 0xff)));
  2583. src_offset += cur_size_in_dw * 4;
  2584. dst_offset += cur_size_in_dw * 4;
  2585. }
  2586. r = radeon_fence_emit(rdev, fence, ring->idx);
  2587. if (r) {
  2588. radeon_ring_unlock_undo(rdev, ring);
  2589. return r;
  2590. }
  2591. radeon_ring_unlock_commit(rdev, ring);
  2592. radeon_semaphore_free(rdev, &sem, *fence);
  2593. return r;
  2594. }
  2595. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2596. uint32_t tiling_flags, uint32_t pitch,
  2597. uint32_t offset, uint32_t obj_size)
  2598. {
  2599. /* FIXME: implement */
  2600. return 0;
  2601. }
  2602. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2603. {
  2604. /* FIXME: implement */
  2605. }
  2606. static int r600_startup(struct radeon_device *rdev)
  2607. {
  2608. struct radeon_ring *ring;
  2609. int r;
  2610. /* enable pcie gen2 link */
  2611. r600_pcie_gen2_enable(rdev);
  2612. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2613. r = r600_init_microcode(rdev);
  2614. if (r) {
  2615. DRM_ERROR("Failed to load firmware!\n");
  2616. return r;
  2617. }
  2618. }
  2619. r = r600_vram_scratch_init(rdev);
  2620. if (r)
  2621. return r;
  2622. r600_mc_program(rdev);
  2623. if (rdev->flags & RADEON_IS_AGP) {
  2624. r600_agp_enable(rdev);
  2625. } else {
  2626. r = r600_pcie_gart_enable(rdev);
  2627. if (r)
  2628. return r;
  2629. }
  2630. r600_gpu_init(rdev);
  2631. r = r600_blit_init(rdev);
  2632. if (r) {
  2633. r600_blit_fini(rdev);
  2634. rdev->asic->copy.copy = NULL;
  2635. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2636. }
  2637. /* allocate wb buffer */
  2638. r = radeon_wb_init(rdev);
  2639. if (r)
  2640. return r;
  2641. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2642. if (r) {
  2643. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2644. return r;
  2645. }
  2646. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2647. if (r) {
  2648. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2649. return r;
  2650. }
  2651. /* Enable IRQ */
  2652. r = r600_irq_init(rdev);
  2653. if (r) {
  2654. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2655. radeon_irq_kms_fini(rdev);
  2656. return r;
  2657. }
  2658. r600_irq_set(rdev);
  2659. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2660. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2661. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2662. 0, 0xfffff, RADEON_CP_PACKET2);
  2663. if (r)
  2664. return r;
  2665. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2666. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2667. DMA_RB_RPTR, DMA_RB_WPTR,
  2668. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2669. if (r)
  2670. return r;
  2671. r = r600_cp_load_microcode(rdev);
  2672. if (r)
  2673. return r;
  2674. r = r600_cp_resume(rdev);
  2675. if (r)
  2676. return r;
  2677. r = r600_dma_resume(rdev);
  2678. if (r)
  2679. return r;
  2680. r = radeon_ib_pool_init(rdev);
  2681. if (r) {
  2682. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2683. return r;
  2684. }
  2685. r = r600_audio_init(rdev);
  2686. if (r) {
  2687. DRM_ERROR("radeon: audio init failed\n");
  2688. return r;
  2689. }
  2690. return 0;
  2691. }
  2692. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2693. {
  2694. uint32_t temp;
  2695. temp = RREG32(CONFIG_CNTL);
  2696. if (state == false) {
  2697. temp &= ~(1<<0);
  2698. temp |= (1<<1);
  2699. } else {
  2700. temp &= ~(1<<1);
  2701. }
  2702. WREG32(CONFIG_CNTL, temp);
  2703. }
  2704. int r600_resume(struct radeon_device *rdev)
  2705. {
  2706. int r;
  2707. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2708. * posting will perform necessary task to bring back GPU into good
  2709. * shape.
  2710. */
  2711. /* post card */
  2712. atom_asic_init(rdev->mode_info.atom_context);
  2713. rdev->accel_working = true;
  2714. r = r600_startup(rdev);
  2715. if (r) {
  2716. DRM_ERROR("r600 startup failed on resume\n");
  2717. rdev->accel_working = false;
  2718. return r;
  2719. }
  2720. return r;
  2721. }
  2722. int r600_suspend(struct radeon_device *rdev)
  2723. {
  2724. r600_audio_fini(rdev);
  2725. r600_cp_stop(rdev);
  2726. r600_dma_stop(rdev);
  2727. r600_irq_suspend(rdev);
  2728. radeon_wb_disable(rdev);
  2729. r600_pcie_gart_disable(rdev);
  2730. return 0;
  2731. }
  2732. /* Plan is to move initialization in that function and use
  2733. * helper function so that radeon_device_init pretty much
  2734. * do nothing more than calling asic specific function. This
  2735. * should also allow to remove a bunch of callback function
  2736. * like vram_info.
  2737. */
  2738. int r600_init(struct radeon_device *rdev)
  2739. {
  2740. int r;
  2741. if (r600_debugfs_mc_info_init(rdev)) {
  2742. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2743. }
  2744. /* Read BIOS */
  2745. if (!radeon_get_bios(rdev)) {
  2746. if (ASIC_IS_AVIVO(rdev))
  2747. return -EINVAL;
  2748. }
  2749. /* Must be an ATOMBIOS */
  2750. if (!rdev->is_atom_bios) {
  2751. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2752. return -EINVAL;
  2753. }
  2754. r = radeon_atombios_init(rdev);
  2755. if (r)
  2756. return r;
  2757. /* Post card if necessary */
  2758. if (!radeon_card_posted(rdev)) {
  2759. if (!rdev->bios) {
  2760. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2761. return -EINVAL;
  2762. }
  2763. DRM_INFO("GPU not posted. posting now...\n");
  2764. atom_asic_init(rdev->mode_info.atom_context);
  2765. }
  2766. /* Initialize scratch registers */
  2767. r600_scratch_init(rdev);
  2768. /* Initialize surface registers */
  2769. radeon_surface_init(rdev);
  2770. /* Initialize clocks */
  2771. radeon_get_clock_info(rdev->ddev);
  2772. /* Fence driver */
  2773. r = radeon_fence_driver_init(rdev);
  2774. if (r)
  2775. return r;
  2776. if (rdev->flags & RADEON_IS_AGP) {
  2777. r = radeon_agp_init(rdev);
  2778. if (r)
  2779. radeon_agp_disable(rdev);
  2780. }
  2781. r = r600_mc_init(rdev);
  2782. if (r)
  2783. return r;
  2784. /* Memory manager */
  2785. r = radeon_bo_init(rdev);
  2786. if (r)
  2787. return r;
  2788. r = radeon_irq_kms_init(rdev);
  2789. if (r)
  2790. return r;
  2791. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2792. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2793. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2794. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2795. rdev->ih.ring_obj = NULL;
  2796. r600_ih_ring_init(rdev, 64 * 1024);
  2797. r = r600_pcie_gart_init(rdev);
  2798. if (r)
  2799. return r;
  2800. rdev->accel_working = true;
  2801. r = r600_startup(rdev);
  2802. if (r) {
  2803. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2804. r600_cp_fini(rdev);
  2805. r600_dma_fini(rdev);
  2806. r600_irq_fini(rdev);
  2807. radeon_wb_fini(rdev);
  2808. radeon_ib_pool_fini(rdev);
  2809. radeon_irq_kms_fini(rdev);
  2810. r600_pcie_gart_fini(rdev);
  2811. rdev->accel_working = false;
  2812. }
  2813. return 0;
  2814. }
  2815. void r600_fini(struct radeon_device *rdev)
  2816. {
  2817. r600_audio_fini(rdev);
  2818. r600_blit_fini(rdev);
  2819. r600_cp_fini(rdev);
  2820. r600_dma_fini(rdev);
  2821. r600_irq_fini(rdev);
  2822. radeon_wb_fini(rdev);
  2823. radeon_ib_pool_fini(rdev);
  2824. radeon_irq_kms_fini(rdev);
  2825. r600_pcie_gart_fini(rdev);
  2826. r600_vram_scratch_fini(rdev);
  2827. radeon_agp_fini(rdev);
  2828. radeon_gem_fini(rdev);
  2829. radeon_fence_driver_fini(rdev);
  2830. radeon_bo_fini(rdev);
  2831. radeon_atombios_fini(rdev);
  2832. kfree(rdev->bios);
  2833. rdev->bios = NULL;
  2834. }
  2835. /*
  2836. * CS stuff
  2837. */
  2838. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2839. {
  2840. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2841. u32 next_rptr;
  2842. if (ring->rptr_save_reg) {
  2843. next_rptr = ring->wptr + 3 + 4;
  2844. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2845. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2846. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2847. radeon_ring_write(ring, next_rptr);
  2848. } else if (rdev->wb.enabled) {
  2849. next_rptr = ring->wptr + 5 + 4;
  2850. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2851. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2852. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2853. radeon_ring_write(ring, next_rptr);
  2854. radeon_ring_write(ring, 0);
  2855. }
  2856. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2857. radeon_ring_write(ring,
  2858. #ifdef __BIG_ENDIAN
  2859. (2 << 0) |
  2860. #endif
  2861. (ib->gpu_addr & 0xFFFFFFFC));
  2862. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2863. radeon_ring_write(ring, ib->length_dw);
  2864. }
  2865. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2866. {
  2867. struct radeon_ib ib;
  2868. uint32_t scratch;
  2869. uint32_t tmp = 0;
  2870. unsigned i;
  2871. int r;
  2872. r = radeon_scratch_get(rdev, &scratch);
  2873. if (r) {
  2874. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2875. return r;
  2876. }
  2877. WREG32(scratch, 0xCAFEDEAD);
  2878. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2879. if (r) {
  2880. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2881. goto free_scratch;
  2882. }
  2883. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2884. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2885. ib.ptr[2] = 0xDEADBEEF;
  2886. ib.length_dw = 3;
  2887. r = radeon_ib_schedule(rdev, &ib, NULL);
  2888. if (r) {
  2889. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2890. goto free_ib;
  2891. }
  2892. r = radeon_fence_wait(ib.fence, false);
  2893. if (r) {
  2894. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2895. goto free_ib;
  2896. }
  2897. for (i = 0; i < rdev->usec_timeout; i++) {
  2898. tmp = RREG32(scratch);
  2899. if (tmp == 0xDEADBEEF)
  2900. break;
  2901. DRM_UDELAY(1);
  2902. }
  2903. if (i < rdev->usec_timeout) {
  2904. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2905. } else {
  2906. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2907. scratch, tmp);
  2908. r = -EINVAL;
  2909. }
  2910. free_ib:
  2911. radeon_ib_free(rdev, &ib);
  2912. free_scratch:
  2913. radeon_scratch_free(rdev, scratch);
  2914. return r;
  2915. }
  2916. /**
  2917. * r600_dma_ib_test - test an IB on the DMA engine
  2918. *
  2919. * @rdev: radeon_device pointer
  2920. * @ring: radeon_ring structure holding ring information
  2921. *
  2922. * Test a simple IB in the DMA ring (r6xx-SI).
  2923. * Returns 0 on success, error on failure.
  2924. */
  2925. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2926. {
  2927. struct radeon_ib ib;
  2928. unsigned i;
  2929. int r;
  2930. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2931. u32 tmp = 0;
  2932. if (!ptr) {
  2933. DRM_ERROR("invalid vram scratch pointer\n");
  2934. return -EINVAL;
  2935. }
  2936. tmp = 0xCAFEDEAD;
  2937. writel(tmp, ptr);
  2938. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2939. if (r) {
  2940. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2941. return r;
  2942. }
  2943. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  2944. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2945. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  2946. ib.ptr[3] = 0xDEADBEEF;
  2947. ib.length_dw = 4;
  2948. r = radeon_ib_schedule(rdev, &ib, NULL);
  2949. if (r) {
  2950. radeon_ib_free(rdev, &ib);
  2951. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2952. return r;
  2953. }
  2954. r = radeon_fence_wait(ib.fence, false);
  2955. if (r) {
  2956. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2957. return r;
  2958. }
  2959. for (i = 0; i < rdev->usec_timeout; i++) {
  2960. tmp = readl(ptr);
  2961. if (tmp == 0xDEADBEEF)
  2962. break;
  2963. DRM_UDELAY(1);
  2964. }
  2965. if (i < rdev->usec_timeout) {
  2966. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2967. } else {
  2968. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2969. r = -EINVAL;
  2970. }
  2971. radeon_ib_free(rdev, &ib);
  2972. return r;
  2973. }
  2974. /**
  2975. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  2976. *
  2977. * @rdev: radeon_device pointer
  2978. * @ib: IB object to schedule
  2979. *
  2980. * Schedule an IB in the DMA ring (r6xx-r7xx).
  2981. */
  2982. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2983. {
  2984. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2985. if (rdev->wb.enabled) {
  2986. u32 next_rptr = ring->wptr + 4;
  2987. while ((next_rptr & 7) != 5)
  2988. next_rptr++;
  2989. next_rptr += 3;
  2990. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2991. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2992. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  2993. radeon_ring_write(ring, next_rptr);
  2994. }
  2995. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  2996. * Pad as necessary with NOPs.
  2997. */
  2998. while ((ring->wptr & 7) != 5)
  2999. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3000. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3001. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3002. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3003. }
  3004. /*
  3005. * Interrupts
  3006. *
  3007. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3008. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3009. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3010. * and host consumes. As the host irq handler processes interrupts, it
  3011. * increments the rptr. When the rptr catches up with the wptr, all the
  3012. * current interrupts have been processed.
  3013. */
  3014. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3015. {
  3016. u32 rb_bufsz;
  3017. /* Align ring size */
  3018. rb_bufsz = drm_order(ring_size / 4);
  3019. ring_size = (1 << rb_bufsz) * 4;
  3020. rdev->ih.ring_size = ring_size;
  3021. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3022. rdev->ih.rptr = 0;
  3023. }
  3024. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3025. {
  3026. int r;
  3027. /* Allocate ring buffer */
  3028. if (rdev->ih.ring_obj == NULL) {
  3029. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3030. PAGE_SIZE, true,
  3031. RADEON_GEM_DOMAIN_GTT,
  3032. NULL, &rdev->ih.ring_obj);
  3033. if (r) {
  3034. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3035. return r;
  3036. }
  3037. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3038. if (unlikely(r != 0))
  3039. return r;
  3040. r = radeon_bo_pin(rdev->ih.ring_obj,
  3041. RADEON_GEM_DOMAIN_GTT,
  3042. &rdev->ih.gpu_addr);
  3043. if (r) {
  3044. radeon_bo_unreserve(rdev->ih.ring_obj);
  3045. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3046. return r;
  3047. }
  3048. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3049. (void **)&rdev->ih.ring);
  3050. radeon_bo_unreserve(rdev->ih.ring_obj);
  3051. if (r) {
  3052. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3053. return r;
  3054. }
  3055. }
  3056. return 0;
  3057. }
  3058. void r600_ih_ring_fini(struct radeon_device *rdev)
  3059. {
  3060. int r;
  3061. if (rdev->ih.ring_obj) {
  3062. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3063. if (likely(r == 0)) {
  3064. radeon_bo_kunmap(rdev->ih.ring_obj);
  3065. radeon_bo_unpin(rdev->ih.ring_obj);
  3066. radeon_bo_unreserve(rdev->ih.ring_obj);
  3067. }
  3068. radeon_bo_unref(&rdev->ih.ring_obj);
  3069. rdev->ih.ring = NULL;
  3070. rdev->ih.ring_obj = NULL;
  3071. }
  3072. }
  3073. void r600_rlc_stop(struct radeon_device *rdev)
  3074. {
  3075. if ((rdev->family >= CHIP_RV770) &&
  3076. (rdev->family <= CHIP_RV740)) {
  3077. /* r7xx asics need to soft reset RLC before halting */
  3078. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3079. RREG32(SRBM_SOFT_RESET);
  3080. mdelay(15);
  3081. WREG32(SRBM_SOFT_RESET, 0);
  3082. RREG32(SRBM_SOFT_RESET);
  3083. }
  3084. WREG32(RLC_CNTL, 0);
  3085. }
  3086. static void r600_rlc_start(struct radeon_device *rdev)
  3087. {
  3088. WREG32(RLC_CNTL, RLC_ENABLE);
  3089. }
  3090. static int r600_rlc_init(struct radeon_device *rdev)
  3091. {
  3092. u32 i;
  3093. const __be32 *fw_data;
  3094. if (!rdev->rlc_fw)
  3095. return -EINVAL;
  3096. r600_rlc_stop(rdev);
  3097. WREG32(RLC_HB_CNTL, 0);
  3098. if (rdev->family == CHIP_ARUBA) {
  3099. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3100. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3101. }
  3102. if (rdev->family <= CHIP_CAYMAN) {
  3103. WREG32(RLC_HB_BASE, 0);
  3104. WREG32(RLC_HB_RPTR, 0);
  3105. WREG32(RLC_HB_WPTR, 0);
  3106. }
  3107. if (rdev->family <= CHIP_CAICOS) {
  3108. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3109. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3110. }
  3111. WREG32(RLC_MC_CNTL, 0);
  3112. WREG32(RLC_UCODE_CNTL, 0);
  3113. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3114. if (rdev->family >= CHIP_ARUBA) {
  3115. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3116. WREG32(RLC_UCODE_ADDR, i);
  3117. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3118. }
  3119. } else if (rdev->family >= CHIP_CAYMAN) {
  3120. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3121. WREG32(RLC_UCODE_ADDR, i);
  3122. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3123. }
  3124. } else if (rdev->family >= CHIP_CEDAR) {
  3125. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3126. WREG32(RLC_UCODE_ADDR, i);
  3127. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3128. }
  3129. } else if (rdev->family >= CHIP_RV770) {
  3130. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3131. WREG32(RLC_UCODE_ADDR, i);
  3132. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3133. }
  3134. } else {
  3135. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3136. WREG32(RLC_UCODE_ADDR, i);
  3137. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3138. }
  3139. }
  3140. WREG32(RLC_UCODE_ADDR, 0);
  3141. r600_rlc_start(rdev);
  3142. return 0;
  3143. }
  3144. static void r600_enable_interrupts(struct radeon_device *rdev)
  3145. {
  3146. u32 ih_cntl = RREG32(IH_CNTL);
  3147. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3148. ih_cntl |= ENABLE_INTR;
  3149. ih_rb_cntl |= IH_RB_ENABLE;
  3150. WREG32(IH_CNTL, ih_cntl);
  3151. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3152. rdev->ih.enabled = true;
  3153. }
  3154. void r600_disable_interrupts(struct radeon_device *rdev)
  3155. {
  3156. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3157. u32 ih_cntl = RREG32(IH_CNTL);
  3158. ih_rb_cntl &= ~IH_RB_ENABLE;
  3159. ih_cntl &= ~ENABLE_INTR;
  3160. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3161. WREG32(IH_CNTL, ih_cntl);
  3162. /* set rptr, wptr to 0 */
  3163. WREG32(IH_RB_RPTR, 0);
  3164. WREG32(IH_RB_WPTR, 0);
  3165. rdev->ih.enabled = false;
  3166. rdev->ih.rptr = 0;
  3167. }
  3168. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3169. {
  3170. u32 tmp;
  3171. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3172. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3173. WREG32(DMA_CNTL, tmp);
  3174. WREG32(GRBM_INT_CNTL, 0);
  3175. WREG32(DxMODE_INT_MASK, 0);
  3176. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3177. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3178. if (ASIC_IS_DCE3(rdev)) {
  3179. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3180. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3181. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3182. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3183. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3184. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3185. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3186. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3187. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3188. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3189. if (ASIC_IS_DCE32(rdev)) {
  3190. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3191. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3192. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3193. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3194. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3195. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3196. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3197. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3198. } else {
  3199. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3200. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3201. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3202. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3203. }
  3204. } else {
  3205. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3206. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3207. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3208. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3209. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3210. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3211. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3212. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3213. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3214. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3215. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3216. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3217. }
  3218. }
  3219. int r600_irq_init(struct radeon_device *rdev)
  3220. {
  3221. int ret = 0;
  3222. int rb_bufsz;
  3223. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3224. /* allocate ring */
  3225. ret = r600_ih_ring_alloc(rdev);
  3226. if (ret)
  3227. return ret;
  3228. /* disable irqs */
  3229. r600_disable_interrupts(rdev);
  3230. /* init rlc */
  3231. ret = r600_rlc_init(rdev);
  3232. if (ret) {
  3233. r600_ih_ring_fini(rdev);
  3234. return ret;
  3235. }
  3236. /* setup interrupt control */
  3237. /* set dummy read address to ring address */
  3238. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3239. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3240. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3241. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3242. */
  3243. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3244. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3245. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3246. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3247. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3248. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3249. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3250. IH_WPTR_OVERFLOW_CLEAR |
  3251. (rb_bufsz << 1));
  3252. if (rdev->wb.enabled)
  3253. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3254. /* set the writeback address whether it's enabled or not */
  3255. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3256. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3257. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3258. /* set rptr, wptr to 0 */
  3259. WREG32(IH_RB_RPTR, 0);
  3260. WREG32(IH_RB_WPTR, 0);
  3261. /* Default settings for IH_CNTL (disabled at first) */
  3262. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3263. /* RPTR_REARM only works if msi's are enabled */
  3264. if (rdev->msi_enabled)
  3265. ih_cntl |= RPTR_REARM;
  3266. WREG32(IH_CNTL, ih_cntl);
  3267. /* force the active interrupt state to all disabled */
  3268. if (rdev->family >= CHIP_CEDAR)
  3269. evergreen_disable_interrupt_state(rdev);
  3270. else
  3271. r600_disable_interrupt_state(rdev);
  3272. /* at this point everything should be setup correctly to enable master */
  3273. pci_set_master(rdev->pdev);
  3274. /* enable irqs */
  3275. r600_enable_interrupts(rdev);
  3276. return ret;
  3277. }
  3278. void r600_irq_suspend(struct radeon_device *rdev)
  3279. {
  3280. r600_irq_disable(rdev);
  3281. r600_rlc_stop(rdev);
  3282. }
  3283. void r600_irq_fini(struct radeon_device *rdev)
  3284. {
  3285. r600_irq_suspend(rdev);
  3286. r600_ih_ring_fini(rdev);
  3287. }
  3288. int r600_irq_set(struct radeon_device *rdev)
  3289. {
  3290. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3291. u32 mode_int = 0;
  3292. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3293. u32 grbm_int_cntl = 0;
  3294. u32 hdmi0, hdmi1;
  3295. u32 d1grph = 0, d2grph = 0;
  3296. u32 dma_cntl;
  3297. if (!rdev->irq.installed) {
  3298. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3299. return -EINVAL;
  3300. }
  3301. /* don't enable anything if the ih is disabled */
  3302. if (!rdev->ih.enabled) {
  3303. r600_disable_interrupts(rdev);
  3304. /* force the active interrupt state to all disabled */
  3305. r600_disable_interrupt_state(rdev);
  3306. return 0;
  3307. }
  3308. if (ASIC_IS_DCE3(rdev)) {
  3309. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3310. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3311. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3312. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3313. if (ASIC_IS_DCE32(rdev)) {
  3314. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3315. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3316. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3317. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3318. } else {
  3319. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3320. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3321. }
  3322. } else {
  3323. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3324. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3325. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3326. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3327. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3328. }
  3329. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3330. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3331. DRM_DEBUG("r600_irq_set: sw int\n");
  3332. cp_int_cntl |= RB_INT_ENABLE;
  3333. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3334. }
  3335. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3336. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3337. dma_cntl |= TRAP_ENABLE;
  3338. }
  3339. if (rdev->irq.crtc_vblank_int[0] ||
  3340. atomic_read(&rdev->irq.pflip[0])) {
  3341. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3342. mode_int |= D1MODE_VBLANK_INT_MASK;
  3343. }
  3344. if (rdev->irq.crtc_vblank_int[1] ||
  3345. atomic_read(&rdev->irq.pflip[1])) {
  3346. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3347. mode_int |= D2MODE_VBLANK_INT_MASK;
  3348. }
  3349. if (rdev->irq.hpd[0]) {
  3350. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3351. hpd1 |= DC_HPDx_INT_EN;
  3352. }
  3353. if (rdev->irq.hpd[1]) {
  3354. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3355. hpd2 |= DC_HPDx_INT_EN;
  3356. }
  3357. if (rdev->irq.hpd[2]) {
  3358. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3359. hpd3 |= DC_HPDx_INT_EN;
  3360. }
  3361. if (rdev->irq.hpd[3]) {
  3362. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3363. hpd4 |= DC_HPDx_INT_EN;
  3364. }
  3365. if (rdev->irq.hpd[4]) {
  3366. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3367. hpd5 |= DC_HPDx_INT_EN;
  3368. }
  3369. if (rdev->irq.hpd[5]) {
  3370. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3371. hpd6 |= DC_HPDx_INT_EN;
  3372. }
  3373. if (rdev->irq.afmt[0]) {
  3374. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3375. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3376. }
  3377. if (rdev->irq.afmt[1]) {
  3378. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3379. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3380. }
  3381. WREG32(CP_INT_CNTL, cp_int_cntl);
  3382. WREG32(DMA_CNTL, dma_cntl);
  3383. WREG32(DxMODE_INT_MASK, mode_int);
  3384. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3385. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3386. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3387. if (ASIC_IS_DCE3(rdev)) {
  3388. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3389. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3390. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3391. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3392. if (ASIC_IS_DCE32(rdev)) {
  3393. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3394. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3395. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3396. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3397. } else {
  3398. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3399. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3400. }
  3401. } else {
  3402. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3403. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3404. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3405. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3406. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3407. }
  3408. return 0;
  3409. }
  3410. static void r600_irq_ack(struct radeon_device *rdev)
  3411. {
  3412. u32 tmp;
  3413. if (ASIC_IS_DCE3(rdev)) {
  3414. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3415. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3416. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3417. if (ASIC_IS_DCE32(rdev)) {
  3418. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3419. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3420. } else {
  3421. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3422. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3423. }
  3424. } else {
  3425. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3426. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3427. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3428. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3429. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3430. }
  3431. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3432. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3433. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3434. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3435. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3436. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3437. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3438. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3439. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3440. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3441. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3442. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3443. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3444. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3445. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3446. if (ASIC_IS_DCE3(rdev)) {
  3447. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3448. tmp |= DC_HPDx_INT_ACK;
  3449. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3450. } else {
  3451. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3452. tmp |= DC_HPDx_INT_ACK;
  3453. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3454. }
  3455. }
  3456. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3457. if (ASIC_IS_DCE3(rdev)) {
  3458. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3459. tmp |= DC_HPDx_INT_ACK;
  3460. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3461. } else {
  3462. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3463. tmp |= DC_HPDx_INT_ACK;
  3464. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3465. }
  3466. }
  3467. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3468. if (ASIC_IS_DCE3(rdev)) {
  3469. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3470. tmp |= DC_HPDx_INT_ACK;
  3471. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3472. } else {
  3473. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3474. tmp |= DC_HPDx_INT_ACK;
  3475. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3476. }
  3477. }
  3478. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3479. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3480. tmp |= DC_HPDx_INT_ACK;
  3481. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3482. }
  3483. if (ASIC_IS_DCE32(rdev)) {
  3484. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3485. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3486. tmp |= DC_HPDx_INT_ACK;
  3487. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3488. }
  3489. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3490. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3491. tmp |= DC_HPDx_INT_ACK;
  3492. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3493. }
  3494. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3495. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3496. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3497. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3498. }
  3499. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3500. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3501. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3502. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3503. }
  3504. } else {
  3505. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3506. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3507. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3508. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3509. }
  3510. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3511. if (ASIC_IS_DCE3(rdev)) {
  3512. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3513. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3514. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3515. } else {
  3516. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3517. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3518. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3519. }
  3520. }
  3521. }
  3522. }
  3523. void r600_irq_disable(struct radeon_device *rdev)
  3524. {
  3525. r600_disable_interrupts(rdev);
  3526. /* Wait and acknowledge irq */
  3527. mdelay(1);
  3528. r600_irq_ack(rdev);
  3529. r600_disable_interrupt_state(rdev);
  3530. }
  3531. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3532. {
  3533. u32 wptr, tmp;
  3534. if (rdev->wb.enabled)
  3535. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3536. else
  3537. wptr = RREG32(IH_RB_WPTR);
  3538. if (wptr & RB_OVERFLOW) {
  3539. /* When a ring buffer overflow happen start parsing interrupt
  3540. * from the last not overwritten vector (wptr + 16). Hopefully
  3541. * this should allow us to catchup.
  3542. */
  3543. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3544. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3545. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3546. tmp = RREG32(IH_RB_CNTL);
  3547. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3548. WREG32(IH_RB_CNTL, tmp);
  3549. }
  3550. return (wptr & rdev->ih.ptr_mask);
  3551. }
  3552. /* r600 IV Ring
  3553. * Each IV ring entry is 128 bits:
  3554. * [7:0] - interrupt source id
  3555. * [31:8] - reserved
  3556. * [59:32] - interrupt source data
  3557. * [127:60] - reserved
  3558. *
  3559. * The basic interrupt vector entries
  3560. * are decoded as follows:
  3561. * src_id src_data description
  3562. * 1 0 D1 Vblank
  3563. * 1 1 D1 Vline
  3564. * 5 0 D2 Vblank
  3565. * 5 1 D2 Vline
  3566. * 19 0 FP Hot plug detection A
  3567. * 19 1 FP Hot plug detection B
  3568. * 19 2 DAC A auto-detection
  3569. * 19 3 DAC B auto-detection
  3570. * 21 4 HDMI block A
  3571. * 21 5 HDMI block B
  3572. * 176 - CP_INT RB
  3573. * 177 - CP_INT IB1
  3574. * 178 - CP_INT IB2
  3575. * 181 - EOP Interrupt
  3576. * 233 - GUI Idle
  3577. *
  3578. * Note, these are based on r600 and may need to be
  3579. * adjusted or added to on newer asics
  3580. */
  3581. int r600_irq_process(struct radeon_device *rdev)
  3582. {
  3583. u32 wptr;
  3584. u32 rptr;
  3585. u32 src_id, src_data;
  3586. u32 ring_index;
  3587. bool queue_hotplug = false;
  3588. bool queue_hdmi = false;
  3589. if (!rdev->ih.enabled || rdev->shutdown)
  3590. return IRQ_NONE;
  3591. /* No MSIs, need a dummy read to flush PCI DMAs */
  3592. if (!rdev->msi_enabled)
  3593. RREG32(IH_RB_WPTR);
  3594. wptr = r600_get_ih_wptr(rdev);
  3595. restart_ih:
  3596. /* is somebody else already processing irqs? */
  3597. if (atomic_xchg(&rdev->ih.lock, 1))
  3598. return IRQ_NONE;
  3599. rptr = rdev->ih.rptr;
  3600. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3601. /* Order reading of wptr vs. reading of IH ring data */
  3602. rmb();
  3603. /* display interrupts */
  3604. r600_irq_ack(rdev);
  3605. while (rptr != wptr) {
  3606. /* wptr/rptr are in bytes! */
  3607. ring_index = rptr / 4;
  3608. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3609. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3610. switch (src_id) {
  3611. case 1: /* D1 vblank/vline */
  3612. switch (src_data) {
  3613. case 0: /* D1 vblank */
  3614. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3615. if (rdev->irq.crtc_vblank_int[0]) {
  3616. drm_handle_vblank(rdev->ddev, 0);
  3617. rdev->pm.vblank_sync = true;
  3618. wake_up(&rdev->irq.vblank_queue);
  3619. }
  3620. if (atomic_read(&rdev->irq.pflip[0]))
  3621. radeon_crtc_handle_flip(rdev, 0);
  3622. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3623. DRM_DEBUG("IH: D1 vblank\n");
  3624. }
  3625. break;
  3626. case 1: /* D1 vline */
  3627. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3628. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3629. DRM_DEBUG("IH: D1 vline\n");
  3630. }
  3631. break;
  3632. default:
  3633. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3634. break;
  3635. }
  3636. break;
  3637. case 5: /* D2 vblank/vline */
  3638. switch (src_data) {
  3639. case 0: /* D2 vblank */
  3640. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3641. if (rdev->irq.crtc_vblank_int[1]) {
  3642. drm_handle_vblank(rdev->ddev, 1);
  3643. rdev->pm.vblank_sync = true;
  3644. wake_up(&rdev->irq.vblank_queue);
  3645. }
  3646. if (atomic_read(&rdev->irq.pflip[1]))
  3647. radeon_crtc_handle_flip(rdev, 1);
  3648. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3649. DRM_DEBUG("IH: D2 vblank\n");
  3650. }
  3651. break;
  3652. case 1: /* D1 vline */
  3653. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3654. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3655. DRM_DEBUG("IH: D2 vline\n");
  3656. }
  3657. break;
  3658. default:
  3659. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3660. break;
  3661. }
  3662. break;
  3663. case 19: /* HPD/DAC hotplug */
  3664. switch (src_data) {
  3665. case 0:
  3666. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3667. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3668. queue_hotplug = true;
  3669. DRM_DEBUG("IH: HPD1\n");
  3670. }
  3671. break;
  3672. case 1:
  3673. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3674. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3675. queue_hotplug = true;
  3676. DRM_DEBUG("IH: HPD2\n");
  3677. }
  3678. break;
  3679. case 4:
  3680. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3681. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3682. queue_hotplug = true;
  3683. DRM_DEBUG("IH: HPD3\n");
  3684. }
  3685. break;
  3686. case 5:
  3687. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3688. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3689. queue_hotplug = true;
  3690. DRM_DEBUG("IH: HPD4\n");
  3691. }
  3692. break;
  3693. case 10:
  3694. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3695. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3696. queue_hotplug = true;
  3697. DRM_DEBUG("IH: HPD5\n");
  3698. }
  3699. break;
  3700. case 12:
  3701. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3702. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3703. queue_hotplug = true;
  3704. DRM_DEBUG("IH: HPD6\n");
  3705. }
  3706. break;
  3707. default:
  3708. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3709. break;
  3710. }
  3711. break;
  3712. case 21: /* hdmi */
  3713. switch (src_data) {
  3714. case 4:
  3715. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3716. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3717. queue_hdmi = true;
  3718. DRM_DEBUG("IH: HDMI0\n");
  3719. }
  3720. break;
  3721. case 5:
  3722. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3723. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3724. queue_hdmi = true;
  3725. DRM_DEBUG("IH: HDMI1\n");
  3726. }
  3727. break;
  3728. default:
  3729. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3730. break;
  3731. }
  3732. break;
  3733. case 176: /* CP_INT in ring buffer */
  3734. case 177: /* CP_INT in IB1 */
  3735. case 178: /* CP_INT in IB2 */
  3736. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3737. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3738. break;
  3739. case 181: /* CP EOP event */
  3740. DRM_DEBUG("IH: CP EOP\n");
  3741. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3742. break;
  3743. case 224: /* DMA trap event */
  3744. DRM_DEBUG("IH: DMA trap\n");
  3745. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3746. break;
  3747. case 233: /* GUI IDLE */
  3748. DRM_DEBUG("IH: GUI idle\n");
  3749. break;
  3750. default:
  3751. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3752. break;
  3753. }
  3754. /* wptr/rptr are in bytes! */
  3755. rptr += 16;
  3756. rptr &= rdev->ih.ptr_mask;
  3757. }
  3758. if (queue_hotplug)
  3759. schedule_work(&rdev->hotplug_work);
  3760. if (queue_hdmi)
  3761. schedule_work(&rdev->audio_work);
  3762. rdev->ih.rptr = rptr;
  3763. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3764. atomic_set(&rdev->ih.lock, 0);
  3765. /* make sure wptr hasn't changed while processing */
  3766. wptr = r600_get_ih_wptr(rdev);
  3767. if (wptr != rptr)
  3768. goto restart_ih;
  3769. return IRQ_HANDLED;
  3770. }
  3771. /*
  3772. * Debugfs info
  3773. */
  3774. #if defined(CONFIG_DEBUG_FS)
  3775. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3776. {
  3777. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3778. struct drm_device *dev = node->minor->dev;
  3779. struct radeon_device *rdev = dev->dev_private;
  3780. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3781. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3782. return 0;
  3783. }
  3784. static struct drm_info_list r600_mc_info_list[] = {
  3785. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3786. };
  3787. #endif
  3788. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3789. {
  3790. #if defined(CONFIG_DEBUG_FS)
  3791. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3792. #else
  3793. return 0;
  3794. #endif
  3795. }
  3796. /**
  3797. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3798. * rdev: radeon device structure
  3799. * bo: buffer object struct which userspace is waiting for idle
  3800. *
  3801. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3802. * through ring buffer, this leads to corruption in rendering, see
  3803. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3804. * directly perform HDP flush by writing register through MMIO.
  3805. */
  3806. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3807. {
  3808. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3809. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3810. * This seems to cause problems on some AGP cards. Just use the old
  3811. * method for them.
  3812. */
  3813. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3814. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3815. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3816. u32 tmp;
  3817. WREG32(HDP_DEBUG1, 0);
  3818. tmp = readl((void __iomem *)ptr);
  3819. } else
  3820. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3821. }
  3822. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3823. {
  3824. u32 link_width_cntl, mask, target_reg;
  3825. if (rdev->flags & RADEON_IS_IGP)
  3826. return;
  3827. if (!(rdev->flags & RADEON_IS_PCIE))
  3828. return;
  3829. /* x2 cards have a special sequence */
  3830. if (ASIC_IS_X2(rdev))
  3831. return;
  3832. /* FIXME wait for idle */
  3833. switch (lanes) {
  3834. case 0:
  3835. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3836. break;
  3837. case 1:
  3838. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3839. break;
  3840. case 2:
  3841. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3842. break;
  3843. case 4:
  3844. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3845. break;
  3846. case 8:
  3847. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3848. break;
  3849. case 12:
  3850. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3851. break;
  3852. case 16:
  3853. default:
  3854. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3855. break;
  3856. }
  3857. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3858. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3859. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3860. return;
  3861. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3862. return;
  3863. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3864. RADEON_PCIE_LC_RECONFIG_NOW |
  3865. R600_PCIE_LC_RENEGOTIATE_EN |
  3866. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3867. link_width_cntl |= mask;
  3868. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3869. /* some northbridges can renegotiate the link rather than requiring
  3870. * a complete re-config.
  3871. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3872. */
  3873. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3874. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3875. else
  3876. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3877. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3878. RADEON_PCIE_LC_RECONFIG_NOW));
  3879. if (rdev->family >= CHIP_RV770)
  3880. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3881. else
  3882. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3883. /* wait for lane set to complete */
  3884. link_width_cntl = RREG32(target_reg);
  3885. while (link_width_cntl == 0xffffffff)
  3886. link_width_cntl = RREG32(target_reg);
  3887. }
  3888. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3889. {
  3890. u32 link_width_cntl;
  3891. if (rdev->flags & RADEON_IS_IGP)
  3892. return 0;
  3893. if (!(rdev->flags & RADEON_IS_PCIE))
  3894. return 0;
  3895. /* x2 cards have a special sequence */
  3896. if (ASIC_IS_X2(rdev))
  3897. return 0;
  3898. /* FIXME wait for idle */
  3899. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3900. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3901. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3902. return 0;
  3903. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3904. return 1;
  3905. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3906. return 2;
  3907. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3908. return 4;
  3909. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3910. return 8;
  3911. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3912. default:
  3913. return 16;
  3914. }
  3915. }
  3916. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3917. {
  3918. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3919. u16 link_cntl2;
  3920. u32 mask;
  3921. int ret;
  3922. if (radeon_pcie_gen2 == 0)
  3923. return;
  3924. if (rdev->flags & RADEON_IS_IGP)
  3925. return;
  3926. if (!(rdev->flags & RADEON_IS_PCIE))
  3927. return;
  3928. /* x2 cards have a special sequence */
  3929. if (ASIC_IS_X2(rdev))
  3930. return;
  3931. /* only RV6xx+ chips are supported */
  3932. if (rdev->family <= CHIP_R600)
  3933. return;
  3934. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3935. if (ret != 0)
  3936. return;
  3937. if (!(mask & DRM_PCIE_SPEED_50))
  3938. return;
  3939. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3940. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3941. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3942. return;
  3943. }
  3944. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3945. /* 55 nm r6xx asics */
  3946. if ((rdev->family == CHIP_RV670) ||
  3947. (rdev->family == CHIP_RV620) ||
  3948. (rdev->family == CHIP_RV635)) {
  3949. /* advertise upconfig capability */
  3950. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3951. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3952. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3953. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3954. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3955. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3956. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3957. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3958. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3959. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3960. } else {
  3961. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3962. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3963. }
  3964. }
  3965. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3966. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3967. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3968. /* 55 nm r6xx asics */
  3969. if ((rdev->family == CHIP_RV670) ||
  3970. (rdev->family == CHIP_RV620) ||
  3971. (rdev->family == CHIP_RV635)) {
  3972. WREG32(MM_CFGREGS_CNTL, 0x8);
  3973. link_cntl2 = RREG32(0x4088);
  3974. WREG32(MM_CFGREGS_CNTL, 0);
  3975. /* not supported yet */
  3976. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3977. return;
  3978. }
  3979. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3980. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3981. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3982. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3983. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3984. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3985. tmp = RREG32(0x541c);
  3986. WREG32(0x541c, tmp | 0x8);
  3987. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3988. link_cntl2 = RREG16(0x4088);
  3989. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3990. link_cntl2 |= 0x2;
  3991. WREG16(0x4088, link_cntl2);
  3992. WREG32(MM_CFGREGS_CNTL, 0);
  3993. if ((rdev->family == CHIP_RV670) ||
  3994. (rdev->family == CHIP_RV620) ||
  3995. (rdev->family == CHIP_RV635)) {
  3996. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3997. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3998. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3999. } else {
  4000. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  4001. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4002. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  4003. }
  4004. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  4005. speed_cntl |= LC_GEN2_EN_STRAP;
  4006. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  4007. } else {
  4008. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  4009. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4010. if (1)
  4011. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4012. else
  4013. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4014. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4015. }
  4016. }
  4017. /**
  4018. * r600_get_gpu_clock - return GPU clock counter snapshot
  4019. *
  4020. * @rdev: radeon_device pointer
  4021. *
  4022. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4023. * Returns the 64 bit clock counter snapshot.
  4024. */
  4025. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  4026. {
  4027. uint64_t clock;
  4028. mutex_lock(&rdev->gpu_clock_mutex);
  4029. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4030. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4031. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4032. mutex_unlock(&rdev->gpu_clock_mutex);
  4033. return clock;
  4034. }