pm34xx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <trace/events/power.h>
  31. #include <asm/suspend.h>
  32. #include <plat/sram.h>
  33. #include "clockdomain.h"
  34. #include "powerdomain.h"
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include "common.h"
  40. #include "cm2xxx_3xxx.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm2xxx_3xxx.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. #include "control.h"
  47. #ifdef CONFIG_SUSPEND
  48. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  49. #endif
  50. /* pm34xx errata defined in pm.h */
  51. u16 pm34xx_errata;
  52. struct power_state {
  53. struct powerdomain *pwrdm;
  54. u32 next_state;
  55. #ifdef CONFIG_SUSPEND
  56. u32 saved_state;
  57. #endif
  58. struct list_head node;
  59. };
  60. static LIST_HEAD(pwrst_list);
  61. static int (*_omap_save_secure_sram)(u32 *addr);
  62. void (*omap3_do_wfi_sram)(void);
  63. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  64. static struct powerdomain *core_pwrdm, *per_pwrdm;
  65. static struct powerdomain *cam_pwrdm;
  66. static void omap3_enable_io_chain(void)
  67. {
  68. int timeout = 0;
  69. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  70. PM_WKEN);
  71. /* Do a readback to assure write has been done */
  72. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  73. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  74. OMAP3430_ST_IO_CHAIN_MASK)) {
  75. timeout++;
  76. if (timeout > 1000) {
  77. pr_err("Wake up daisy chain activation failed.\n");
  78. return;
  79. }
  80. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  81. WKUP_MOD, PM_WKEN);
  82. }
  83. }
  84. static void omap3_disable_io_chain(void)
  85. {
  86. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  87. PM_WKEN);
  88. }
  89. static void omap3_core_save_context(void)
  90. {
  91. omap3_ctrl_save_padconf();
  92. /*
  93. * Force write last pad into memory, as this can fail in some
  94. * cases according to errata 1.157, 1.185
  95. */
  96. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  97. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  98. /* Save the Interrupt controller context */
  99. omap_intc_save_context();
  100. /* Save the GPMC context */
  101. omap3_gpmc_save_context();
  102. /* Save the system control module context, padconf already save above*/
  103. omap3_control_save_context();
  104. omap_dma_global_context_save();
  105. }
  106. static void omap3_core_restore_context(void)
  107. {
  108. /* Restore the control module context, padconf restored by h/w */
  109. omap3_control_restore_context();
  110. /* Restore the GPMC context */
  111. omap3_gpmc_restore_context();
  112. /* Restore the interrupt controller context */
  113. omap_intc_restore_context();
  114. omap_dma_global_context_restore();
  115. }
  116. /*
  117. * FIXME: This function should be called before entering off-mode after
  118. * OMAP3 secure services have been accessed. Currently it is only called
  119. * once during boot sequence, but this works as we are not using secure
  120. * services.
  121. */
  122. static void omap3_save_secure_ram_context(void)
  123. {
  124. u32 ret;
  125. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  126. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  127. /*
  128. * MPU next state must be set to POWER_ON temporarily,
  129. * otherwise the WFI executed inside the ROM code
  130. * will hang the system.
  131. */
  132. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  133. ret = _omap_save_secure_sram((u32 *)
  134. __pa(omap3_secure_ram_storage));
  135. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  136. /* Following is for error tracking, it should not happen */
  137. if (ret) {
  138. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  139. ret);
  140. while (1)
  141. ;
  142. }
  143. }
  144. }
  145. /*
  146. * PRCM Interrupt Handler Helper Function
  147. *
  148. * The purpose of this function is to clear any wake-up events latched
  149. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  150. * may occur whilst attempting to clear a PM_WKST_x register and thus
  151. * set another bit in this register. A while loop is used to ensure
  152. * that any peripheral wake-up events occurring while attempting to
  153. * clear the PM_WKST_x are detected and cleared.
  154. */
  155. static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  156. {
  157. u32 wkst, fclk, iclk, clken;
  158. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  159. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  160. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  161. u16 grpsel_off = (regs == 3) ?
  162. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  163. int c = 0;
  164. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  165. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  166. wkst &= ~ignore_bits;
  167. if (wkst) {
  168. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  169. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  170. while (wkst) {
  171. clken = wkst;
  172. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  173. /*
  174. * For USBHOST, we don't know whether HOST1 or
  175. * HOST2 woke us up, so enable both f-clocks
  176. */
  177. if (module == OMAP3430ES2_USBHOST_MOD)
  178. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  179. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  180. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  181. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  182. wkst &= ~ignore_bits;
  183. c++;
  184. }
  185. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  186. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  187. }
  188. return c;
  189. }
  190. static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
  191. {
  192. int c;
  193. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  194. ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
  195. return c ? IRQ_HANDLED : IRQ_NONE;
  196. }
  197. static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
  198. {
  199. int c;
  200. /*
  201. * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
  202. * these are handled in a separate handler to avoid acking
  203. * IO events before parsing in mux code
  204. */
  205. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  206. OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
  207. c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
  208. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
  209. if (omap_rev() > OMAP3430_REV_ES1_0) {
  210. c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
  211. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
  212. }
  213. return c ? IRQ_HANDLED : IRQ_NONE;
  214. }
  215. static void omap34xx_save_context(u32 *save)
  216. {
  217. u32 val;
  218. /* Read Auxiliary Control Register */
  219. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  220. *save++ = 1;
  221. *save++ = val;
  222. /* Read L2 AUX ctrl register */
  223. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  224. *save++ = 1;
  225. *save++ = val;
  226. }
  227. static int omap34xx_do_sram_idle(unsigned long save_state)
  228. {
  229. omap34xx_cpu_suspend(save_state);
  230. return 0;
  231. }
  232. void omap_sram_idle(void)
  233. {
  234. /* Variable to tell what needs to be saved and restored
  235. * in omap_sram_idle*/
  236. /* save_state = 0 => Nothing to save and restored */
  237. /* save_state = 1 => Only L1 and logic lost */
  238. /* save_state = 2 => Only L2 lost */
  239. /* save_state = 3 => L1, L2 and logic lost */
  240. int save_state = 0;
  241. int mpu_next_state = PWRDM_POWER_ON;
  242. int per_next_state = PWRDM_POWER_ON;
  243. int core_next_state = PWRDM_POWER_ON;
  244. int per_going_off;
  245. int core_prev_state, per_prev_state;
  246. u32 sdrc_pwr = 0;
  247. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  248. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  249. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  250. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  251. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  252. switch (mpu_next_state) {
  253. case PWRDM_POWER_ON:
  254. case PWRDM_POWER_RET:
  255. /* No need to save context */
  256. save_state = 0;
  257. break;
  258. case PWRDM_POWER_OFF:
  259. save_state = 3;
  260. break;
  261. default:
  262. /* Invalid state */
  263. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  264. return;
  265. }
  266. /* NEON control */
  267. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  268. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  269. /* Enable IO-PAD and IO-CHAIN wakeups */
  270. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  271. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  272. if (omap3_has_io_wakeup() &&
  273. (per_next_state < PWRDM_POWER_ON ||
  274. core_next_state < PWRDM_POWER_ON)) {
  275. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  276. if (omap3_has_io_chain_ctrl())
  277. omap3_enable_io_chain();
  278. }
  279. pwrdm_pre_transition();
  280. /* PER */
  281. if (per_next_state < PWRDM_POWER_ON) {
  282. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  283. omap2_gpio_prepare_for_idle(per_going_off);
  284. }
  285. /* CORE */
  286. if (core_next_state < PWRDM_POWER_ON) {
  287. if (core_next_state == PWRDM_POWER_OFF) {
  288. omap3_core_save_context();
  289. omap3_cm_save_context();
  290. }
  291. }
  292. omap3_intc_prepare_idle();
  293. /*
  294. * On EMU/HS devices ROM code restores a SRDC value
  295. * from scratchpad which has automatic self refresh on timeout
  296. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  297. * Hence store/restore the SDRC_POWER register here.
  298. */
  299. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  300. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  301. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  302. core_next_state == PWRDM_POWER_OFF)
  303. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  304. /*
  305. * omap3_arm_context is the location where some ARM context
  306. * get saved. The rest is placed on the stack, and restored
  307. * from there before resuming.
  308. */
  309. if (save_state)
  310. omap34xx_save_context(omap3_arm_context);
  311. if (save_state == 1 || save_state == 3)
  312. cpu_suspend(save_state, omap34xx_do_sram_idle);
  313. else
  314. omap34xx_do_sram_idle(save_state);
  315. /* Restore normal SDRC POWER settings */
  316. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  317. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  318. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  319. core_next_state == PWRDM_POWER_OFF)
  320. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  321. /* CORE */
  322. if (core_next_state < PWRDM_POWER_ON) {
  323. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  324. if (core_prev_state == PWRDM_POWER_OFF) {
  325. omap3_core_restore_context();
  326. omap3_cm_restore_context();
  327. omap3_sram_restore_context();
  328. omap2_sms_restore_context();
  329. }
  330. if (core_next_state == PWRDM_POWER_OFF)
  331. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  332. OMAP3430_GR_MOD,
  333. OMAP3_PRM_VOLTCTRL_OFFSET);
  334. }
  335. omap3_intc_resume_idle();
  336. pwrdm_post_transition();
  337. /* PER */
  338. if (per_next_state < PWRDM_POWER_ON) {
  339. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  340. omap2_gpio_resume_after_idle();
  341. }
  342. /* Disable IO-PAD and IO-CHAIN wakeup */
  343. if (omap3_has_io_wakeup() &&
  344. (per_next_state < PWRDM_POWER_ON ||
  345. core_next_state < PWRDM_POWER_ON)) {
  346. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  347. PM_WKEN);
  348. if (omap3_has_io_chain_ctrl())
  349. omap3_disable_io_chain();
  350. }
  351. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  352. }
  353. static void omap3_pm_idle(void)
  354. {
  355. local_fiq_disable();
  356. if (omap_irq_pending())
  357. goto out;
  358. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  359. trace_cpu_idle(1, smp_processor_id());
  360. omap_sram_idle();
  361. trace_power_end(smp_processor_id());
  362. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  363. out:
  364. local_fiq_enable();
  365. }
  366. #ifdef CONFIG_SUSPEND
  367. static int omap3_pm_suspend(void)
  368. {
  369. struct power_state *pwrst;
  370. int state, ret = 0;
  371. /* Read current next_pwrsts */
  372. list_for_each_entry(pwrst, &pwrst_list, node)
  373. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  374. /* Set ones wanted by suspend */
  375. list_for_each_entry(pwrst, &pwrst_list, node) {
  376. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  377. goto restore;
  378. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  379. goto restore;
  380. }
  381. omap3_intc_suspend();
  382. omap_sram_idle();
  383. restore:
  384. /* Restore next_pwrsts */
  385. list_for_each_entry(pwrst, &pwrst_list, node) {
  386. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  387. if (state > pwrst->next_state) {
  388. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  389. "target state %d\n",
  390. pwrst->pwrdm->name, pwrst->next_state);
  391. ret = -1;
  392. }
  393. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  394. }
  395. if (ret)
  396. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  397. else
  398. printk(KERN_INFO "Successfully put all powerdomains "
  399. "to target state\n");
  400. return ret;
  401. }
  402. static int omap3_pm_enter(suspend_state_t unused)
  403. {
  404. int ret = 0;
  405. switch (suspend_state) {
  406. case PM_SUSPEND_STANDBY:
  407. case PM_SUSPEND_MEM:
  408. ret = omap3_pm_suspend();
  409. break;
  410. default:
  411. ret = -EINVAL;
  412. }
  413. return ret;
  414. }
  415. /* Hooks to enable / disable UART interrupts during suspend */
  416. static int omap3_pm_begin(suspend_state_t state)
  417. {
  418. disable_hlt();
  419. suspend_state = state;
  420. omap_prcm_irq_prepare();
  421. return 0;
  422. }
  423. static void omap3_pm_end(void)
  424. {
  425. suspend_state = PM_SUSPEND_ON;
  426. enable_hlt();
  427. return;
  428. }
  429. static void omap3_pm_finish(void)
  430. {
  431. omap_prcm_irq_complete();
  432. }
  433. static const struct platform_suspend_ops omap_pm_ops = {
  434. .begin = omap3_pm_begin,
  435. .end = omap3_pm_end,
  436. .enter = omap3_pm_enter,
  437. .finish = omap3_pm_finish,
  438. .valid = suspend_valid_only_mem,
  439. };
  440. #endif /* CONFIG_SUSPEND */
  441. /**
  442. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  443. * retention
  444. *
  445. * In cases where IVA2 is activated by bootcode, it may prevent
  446. * full-chip retention or off-mode because it is not idle. This
  447. * function forces the IVA2 into idle state so it can go
  448. * into retention/off and thus allow full-chip retention/off.
  449. *
  450. **/
  451. static void __init omap3_iva_idle(void)
  452. {
  453. /* ensure IVA2 clock is disabled */
  454. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  455. /* if no clock activity, nothing else to do */
  456. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  457. OMAP3430_CLKACTIVITY_IVA2_MASK))
  458. return;
  459. /* Reset IVA2 */
  460. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  461. OMAP3430_RST2_IVA2_MASK |
  462. OMAP3430_RST3_IVA2_MASK,
  463. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  464. /* Enable IVA2 clock */
  465. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  466. OMAP3430_IVA2_MOD, CM_FCLKEN);
  467. /* Set IVA2 boot mode to 'idle' */
  468. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  469. OMAP343X_CONTROL_IVA2_BOOTMOD);
  470. /* Un-reset IVA2 */
  471. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  472. /* Disable IVA2 clock */
  473. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  474. /* Reset IVA2 */
  475. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  476. OMAP3430_RST2_IVA2_MASK |
  477. OMAP3430_RST3_IVA2_MASK,
  478. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  479. }
  480. static void __init omap3_d2d_idle(void)
  481. {
  482. u16 mask, padconf;
  483. /* In a stand alone OMAP3430 where there is not a stacked
  484. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  485. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  486. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  487. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  488. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  489. padconf |= mask;
  490. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  491. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  492. padconf |= mask;
  493. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  494. /* reset modem */
  495. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  496. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  497. CORE_MOD, OMAP2_RM_RSTCTRL);
  498. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  499. }
  500. static void __init prcm_setup_regs(void)
  501. {
  502. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  503. OMAP3630_EN_UART4_MASK : 0;
  504. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  505. OMAP3630_GRPSEL_UART4_MASK : 0;
  506. /* XXX This should be handled by hwmod code or SCM init code */
  507. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  508. /*
  509. * Enable control of expternal oscillator through
  510. * sys_clkreq. In the long run clock framework should
  511. * take care of this.
  512. */
  513. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  514. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  515. OMAP3430_GR_MOD,
  516. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  517. /* setup wakup source */
  518. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  519. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  520. WKUP_MOD, PM_WKEN);
  521. /* No need to write EN_IO, that is always enabled */
  522. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  523. OMAP3430_GRPSEL_GPT1_MASK |
  524. OMAP3430_GRPSEL_GPT12_MASK,
  525. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  526. /* Enable PM_WKEN to support DSS LPR */
  527. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  528. OMAP3430_DSS_MOD, PM_WKEN);
  529. /* Enable wakeups in PER */
  530. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  531. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  532. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  533. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  534. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  535. OMAP3430_EN_MCBSP4_MASK,
  536. OMAP3430_PER_MOD, PM_WKEN);
  537. /* and allow them to wake up MPU */
  538. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  539. OMAP3430_GRPSEL_GPIO2_MASK |
  540. OMAP3430_GRPSEL_GPIO3_MASK |
  541. OMAP3430_GRPSEL_GPIO4_MASK |
  542. OMAP3430_GRPSEL_GPIO5_MASK |
  543. OMAP3430_GRPSEL_GPIO6_MASK |
  544. OMAP3430_GRPSEL_UART3_MASK |
  545. OMAP3430_GRPSEL_MCBSP2_MASK |
  546. OMAP3430_GRPSEL_MCBSP3_MASK |
  547. OMAP3430_GRPSEL_MCBSP4_MASK,
  548. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  549. /* Don't attach IVA interrupts */
  550. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  551. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  552. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  553. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  554. /* Clear any pending 'reset' flags */
  555. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  556. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  557. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  558. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  559. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  560. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  561. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  562. /* Clear any pending PRCM interrupts */
  563. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  564. omap3_iva_idle();
  565. omap3_d2d_idle();
  566. }
  567. void omap3_pm_off_mode_enable(int enable)
  568. {
  569. struct power_state *pwrst;
  570. u32 state;
  571. if (enable)
  572. state = PWRDM_POWER_OFF;
  573. else
  574. state = PWRDM_POWER_RET;
  575. list_for_each_entry(pwrst, &pwrst_list, node) {
  576. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  577. pwrst->pwrdm == core_pwrdm &&
  578. state == PWRDM_POWER_OFF) {
  579. pwrst->next_state = PWRDM_POWER_RET;
  580. pr_warn("%s: Core OFF disabled due to errata i583\n",
  581. __func__);
  582. } else {
  583. pwrst->next_state = state;
  584. }
  585. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  586. }
  587. }
  588. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  589. {
  590. struct power_state *pwrst;
  591. list_for_each_entry(pwrst, &pwrst_list, node) {
  592. if (pwrst->pwrdm == pwrdm)
  593. return pwrst->next_state;
  594. }
  595. return -EINVAL;
  596. }
  597. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  598. {
  599. struct power_state *pwrst;
  600. list_for_each_entry(pwrst, &pwrst_list, node) {
  601. if (pwrst->pwrdm == pwrdm) {
  602. pwrst->next_state = state;
  603. return 0;
  604. }
  605. }
  606. return -EINVAL;
  607. }
  608. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  609. {
  610. struct power_state *pwrst;
  611. if (!pwrdm->pwrsts)
  612. return 0;
  613. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  614. if (!pwrst)
  615. return -ENOMEM;
  616. pwrst->pwrdm = pwrdm;
  617. pwrst->next_state = PWRDM_POWER_RET;
  618. list_add(&pwrst->node, &pwrst_list);
  619. if (pwrdm_has_hdwr_sar(pwrdm))
  620. pwrdm_enable_hdwr_sar(pwrdm);
  621. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  622. }
  623. /*
  624. * Enable hw supervised mode for all clockdomains if it's
  625. * supported. Initiate sleep transition for other clockdomains, if
  626. * they are not used
  627. */
  628. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  629. {
  630. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  631. clkdm_allow_idle(clkdm);
  632. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  633. atomic_read(&clkdm->usecount) == 0)
  634. clkdm_sleep(clkdm);
  635. return 0;
  636. }
  637. /*
  638. * Push functions to SRAM
  639. *
  640. * The minimum set of functions is pushed to SRAM for execution:
  641. * - omap3_do_wfi for erratum i581 WA,
  642. * - save_secure_ram_context for security extensions.
  643. */
  644. void omap_push_sram_idle(void)
  645. {
  646. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  647. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  648. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  649. save_secure_ram_context_sz);
  650. }
  651. static void __init pm_errata_configure(void)
  652. {
  653. if (cpu_is_omap3630()) {
  654. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  655. /* Enable the l2 cache toggling in sleep logic */
  656. enable_omap3630_toggle_l2_on_restore();
  657. if (omap_rev() < OMAP3630_REV_ES1_2)
  658. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  659. }
  660. }
  661. static int __init omap3_pm_init(void)
  662. {
  663. struct power_state *pwrst, *tmp;
  664. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  665. int ret;
  666. if (!cpu_is_omap34xx())
  667. return -ENODEV;
  668. if (!omap3_has_io_chain_ctrl())
  669. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  670. pm_errata_configure();
  671. /* XXX prcm_setup_regs needs to be before enabling hw
  672. * supervised mode for powerdomains */
  673. prcm_setup_regs();
  674. ret = request_irq(omap_prcm_event_to_irq("wkup"),
  675. _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
  676. if (ret) {
  677. pr_err("pm: Failed to request pm_wkup irq\n");
  678. goto err1;
  679. }
  680. /* IO interrupt is shared with mux code */
  681. ret = request_irq(omap_prcm_event_to_irq("io"),
  682. _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
  683. omap3_pm_init);
  684. if (ret) {
  685. pr_err("pm: Failed to request pm_io irq\n");
  686. goto err1;
  687. }
  688. ret = pwrdm_for_each(pwrdms_setup, NULL);
  689. if (ret) {
  690. printk(KERN_ERR "Failed to setup powerdomains\n");
  691. goto err2;
  692. }
  693. (void) clkdm_for_each(clkdms_setup, NULL);
  694. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  695. if (mpu_pwrdm == NULL) {
  696. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  697. goto err2;
  698. }
  699. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  700. per_pwrdm = pwrdm_lookup("per_pwrdm");
  701. core_pwrdm = pwrdm_lookup("core_pwrdm");
  702. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  703. neon_clkdm = clkdm_lookup("neon_clkdm");
  704. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  705. per_clkdm = clkdm_lookup("per_clkdm");
  706. core_clkdm = clkdm_lookup("core_clkdm");
  707. #ifdef CONFIG_SUSPEND
  708. suspend_set_ops(&omap_pm_ops);
  709. #endif /* CONFIG_SUSPEND */
  710. arm_pm_idle = omap3_pm_idle;
  711. omap3_idle_init();
  712. /*
  713. * RTA is disabled during initialization as per erratum i608
  714. * it is safer to disable RTA by the bootloader, but we would like
  715. * to be doubly sure here and prevent any mishaps.
  716. */
  717. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  718. omap3630_ctrl_disable_rta();
  719. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  720. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  721. omap3_secure_ram_storage =
  722. kmalloc(0x803F, GFP_KERNEL);
  723. if (!omap3_secure_ram_storage)
  724. printk(KERN_ERR "Memory allocation failed when"
  725. "allocating for secure sram context\n");
  726. local_irq_disable();
  727. local_fiq_disable();
  728. omap_dma_global_context_save();
  729. omap3_save_secure_ram_context();
  730. omap_dma_global_context_restore();
  731. local_irq_enable();
  732. local_fiq_enable();
  733. }
  734. omap3_save_scratchpad_contents();
  735. err1:
  736. return ret;
  737. err2:
  738. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  739. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  740. list_del(&pwrst->node);
  741. kfree(pwrst);
  742. }
  743. return ret;
  744. }
  745. late_initcall(omap3_pm_init);