i915_drv.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
  62. int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. int i915_lvds_channel_mode __read_mostly;
  73. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  74. MODULE_PARM_DESC(lvds_channel_mode,
  75. "Specify LVDS channel mode "
  76. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  77. int i915_panel_use_ssc __read_mostly = -1;
  78. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  79. MODULE_PARM_DESC(lvds_use_ssc,
  80. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  81. "(default: auto from VBT)");
  82. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  83. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  84. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  85. "Override/Ignore selection of SDVO panel mode in the VBT "
  86. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  87. static bool i915_try_reset __read_mostly = true;
  88. module_param_named(reset, i915_try_reset, bool, 0600);
  89. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  90. bool i915_enable_hangcheck __read_mostly = true;
  91. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  92. MODULE_PARM_DESC(enable_hangcheck,
  93. "Periodically check GPU activity for detecting hangs. "
  94. "WARNING: Disabling this can cause system wide hangs. "
  95. "(default: true)");
  96. bool i915_enable_ppgtt __read_mostly = 1;
  97. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
  98. MODULE_PARM_DESC(i915_enable_ppgtt,
  99. "Enable PPGTT (default: true)");
  100. static struct drm_driver driver;
  101. extern int intel_agp_enabled;
  102. #define INTEL_VGA_DEVICE(id, info) { \
  103. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  104. .class_mask = 0xff0000, \
  105. .vendor = 0x8086, \
  106. .device = id, \
  107. .subvendor = PCI_ANY_ID, \
  108. .subdevice = PCI_ANY_ID, \
  109. .driver_data = (unsigned long) info }
  110. static const struct intel_device_info intel_i830_info = {
  111. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  112. .has_overlay = 1, .overlay_needs_physical = 1,
  113. };
  114. static const struct intel_device_info intel_845g_info = {
  115. .gen = 2,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i85x_info = {
  119. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  120. .cursor_needs_physical = 1,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i865g_info = {
  124. .gen = 2,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i915g_info = {
  128. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915gm_info = {
  132. .gen = 3, .is_mobile = 1,
  133. .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. .supports_tv = 1,
  136. };
  137. static const struct intel_device_info intel_i945g_info = {
  138. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i945gm_info = {
  142. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  143. .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i965g_info = {
  148. .gen = 4, .is_broadwater = 1,
  149. .has_hotplug = 1,
  150. .has_overlay = 1,
  151. };
  152. static const struct intel_device_info intel_i965gm_info = {
  153. .gen = 4, .is_crestline = 1,
  154. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  155. .has_overlay = 1,
  156. .supports_tv = 1,
  157. };
  158. static const struct intel_device_info intel_g33_info = {
  159. .gen = 3, .is_g33 = 1,
  160. .need_gfx_hws = 1, .has_hotplug = 1,
  161. .has_overlay = 1,
  162. };
  163. static const struct intel_device_info intel_g45_info = {
  164. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  165. .has_pipe_cxsr = 1, .has_hotplug = 1,
  166. .has_bsd_ring = 1,
  167. };
  168. static const struct intel_device_info intel_gm45_info = {
  169. .gen = 4, .is_g4x = 1,
  170. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  171. .has_pipe_cxsr = 1, .has_hotplug = 1,
  172. .supports_tv = 1,
  173. .has_bsd_ring = 1,
  174. };
  175. static const struct intel_device_info intel_pineview_info = {
  176. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  177. .need_gfx_hws = 1, .has_hotplug = 1,
  178. .has_overlay = 1,
  179. };
  180. static const struct intel_device_info intel_ironlake_d_info = {
  181. .gen = 5,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_ironlake_m_info = {
  186. .gen = 5, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_fbc = 1,
  189. .has_bsd_ring = 1,
  190. };
  191. static const struct intel_device_info intel_sandybridge_d_info = {
  192. .gen = 6,
  193. .need_gfx_hws = 1, .has_hotplug = 1,
  194. .has_bsd_ring = 1,
  195. .has_blt_ring = 1,
  196. .has_llc = 1,
  197. };
  198. static const struct intel_device_info intel_sandybridge_m_info = {
  199. .gen = 6, .is_mobile = 1,
  200. .need_gfx_hws = 1, .has_hotplug = 1,
  201. .has_fbc = 1,
  202. .has_bsd_ring = 1,
  203. .has_blt_ring = 1,
  204. .has_llc = 1,
  205. };
  206. static const struct intel_device_info intel_ivybridge_d_info = {
  207. .is_ivybridge = 1, .gen = 7,
  208. .need_gfx_hws = 1, .has_hotplug = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. };
  213. static const struct intel_device_info intel_ivybridge_m_info = {
  214. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. };
  221. static const struct pci_device_id pciidlist[] = { /* aka */
  222. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  223. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  224. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  225. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  226. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  227. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  228. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  229. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  230. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  231. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  232. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  233. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  234. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  235. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  236. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  237. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  238. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  239. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  240. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  241. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  242. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  243. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  244. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  245. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  246. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  247. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  248. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  249. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  250. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  251. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  252. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  253. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  254. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  255. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  256. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  257. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  258. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  259. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  260. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  261. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  262. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  263. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  264. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  265. {0, 0, 0}
  266. };
  267. #if defined(CONFIG_DRM_I915_KMS)
  268. MODULE_DEVICE_TABLE(pci, pciidlist);
  269. #endif
  270. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  271. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  272. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  273. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  274. void intel_detect_pch(struct drm_device *dev)
  275. {
  276. struct drm_i915_private *dev_priv = dev->dev_private;
  277. struct pci_dev *pch;
  278. /*
  279. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  280. * make graphics device passthrough work easy for VMM, that only
  281. * need to expose ISA bridge to let driver know the real hardware
  282. * underneath. This is a requirement from virtualization team.
  283. */
  284. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  285. if (pch) {
  286. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  287. int id;
  288. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  289. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  290. dev_priv->pch_type = PCH_IBX;
  291. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  292. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  293. dev_priv->pch_type = PCH_CPT;
  294. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  295. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  296. /* PantherPoint is CPT compatible */
  297. dev_priv->pch_type = PCH_CPT;
  298. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  299. }
  300. }
  301. pci_dev_put(pch);
  302. }
  303. }
  304. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  305. {
  306. int count;
  307. count = 0;
  308. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  309. udelay(10);
  310. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  311. POSTING_READ(FORCEWAKE);
  312. count = 0;
  313. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  314. udelay(10);
  315. }
  316. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  317. {
  318. int count;
  319. count = 0;
  320. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  321. udelay(10);
  322. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  323. POSTING_READ(FORCEWAKE_MT);
  324. count = 0;
  325. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  326. udelay(10);
  327. }
  328. /*
  329. * Generally this is called implicitly by the register read function. However,
  330. * if some sequence requires the GT to not power down then this function should
  331. * be called at the beginning of the sequence followed by a call to
  332. * gen6_gt_force_wake_put() at the end of the sequence.
  333. */
  334. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  335. {
  336. unsigned long irqflags;
  337. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  338. if (dev_priv->forcewake_count++ == 0)
  339. dev_priv->display.force_wake_get(dev_priv);
  340. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  341. }
  342. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  343. {
  344. u32 gtfifodbg;
  345. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  346. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  347. "MMIO read or write has been dropped %x\n", gtfifodbg))
  348. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  349. }
  350. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  351. {
  352. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  353. /* The below doubles as a POSTING_READ */
  354. gen6_gt_check_fifodbg(dev_priv);
  355. }
  356. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  357. {
  358. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  359. /* The below doubles as a POSTING_READ */
  360. gen6_gt_check_fifodbg(dev_priv);
  361. }
  362. /*
  363. * see gen6_gt_force_wake_get()
  364. */
  365. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  366. {
  367. unsigned long irqflags;
  368. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  369. if (--dev_priv->forcewake_count == 0)
  370. dev_priv->display.force_wake_put(dev_priv);
  371. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  372. }
  373. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  374. {
  375. int ret = 0;
  376. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  377. int loop = 500;
  378. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  379. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  380. udelay(10);
  381. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  382. }
  383. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  384. ++ret;
  385. dev_priv->gt_fifo_count = fifo;
  386. }
  387. dev_priv->gt_fifo_count--;
  388. return ret;
  389. }
  390. static int i915_drm_freeze(struct drm_device *dev)
  391. {
  392. struct drm_i915_private *dev_priv = dev->dev_private;
  393. drm_kms_helper_poll_disable(dev);
  394. pci_save_state(dev->pdev);
  395. /* If KMS is active, we do the leavevt stuff here */
  396. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  397. int error = i915_gem_idle(dev);
  398. if (error) {
  399. dev_err(&dev->pdev->dev,
  400. "GEM idle failed, resume might fail\n");
  401. return error;
  402. }
  403. drm_irq_uninstall(dev);
  404. }
  405. i915_save_state(dev);
  406. intel_opregion_fini(dev);
  407. /* Modeset on resume, not lid events */
  408. dev_priv->modeset_on_lid = 0;
  409. return 0;
  410. }
  411. int i915_suspend(struct drm_device *dev, pm_message_t state)
  412. {
  413. int error;
  414. if (!dev || !dev->dev_private) {
  415. DRM_ERROR("dev: %p\n", dev);
  416. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  417. return -ENODEV;
  418. }
  419. if (state.event == PM_EVENT_PRETHAW)
  420. return 0;
  421. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  422. return 0;
  423. error = i915_drm_freeze(dev);
  424. if (error)
  425. return error;
  426. if (state.event == PM_EVENT_SUSPEND) {
  427. /* Shut down the device */
  428. pci_disable_device(dev->pdev);
  429. pci_set_power_state(dev->pdev, PCI_D3hot);
  430. }
  431. return 0;
  432. }
  433. static int i915_drm_thaw(struct drm_device *dev)
  434. {
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. int error = 0;
  437. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  438. mutex_lock(&dev->struct_mutex);
  439. i915_gem_restore_gtt_mappings(dev);
  440. mutex_unlock(&dev->struct_mutex);
  441. }
  442. i915_restore_state(dev);
  443. intel_opregion_setup(dev);
  444. /* KMS EnterVT equivalent */
  445. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  446. mutex_lock(&dev->struct_mutex);
  447. dev_priv->mm.suspended = 0;
  448. error = i915_gem_init_hw(dev);
  449. mutex_unlock(&dev->struct_mutex);
  450. if (HAS_PCH_SPLIT(dev))
  451. ironlake_init_pch_refclk(dev);
  452. drm_mode_config_reset(dev);
  453. drm_irq_install(dev);
  454. /* Resume the modeset for every activated CRTC */
  455. drm_helper_resume_force_mode(dev);
  456. if (IS_IRONLAKE_M(dev))
  457. ironlake_enable_rc6(dev);
  458. }
  459. intel_opregion_init(dev);
  460. dev_priv->modeset_on_lid = 0;
  461. return error;
  462. }
  463. int i915_resume(struct drm_device *dev)
  464. {
  465. int ret;
  466. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  467. return 0;
  468. if (pci_enable_device(dev->pdev))
  469. return -EIO;
  470. pci_set_master(dev->pdev);
  471. ret = i915_drm_thaw(dev);
  472. if (ret)
  473. return ret;
  474. drm_kms_helper_poll_enable(dev);
  475. return 0;
  476. }
  477. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  478. {
  479. struct drm_i915_private *dev_priv = dev->dev_private;
  480. if (IS_I85X(dev))
  481. return -ENODEV;
  482. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  483. POSTING_READ(D_STATE);
  484. if (IS_I830(dev) || IS_845G(dev)) {
  485. I915_WRITE(DEBUG_RESET_I830,
  486. DEBUG_RESET_DISPLAY |
  487. DEBUG_RESET_RENDER |
  488. DEBUG_RESET_FULL);
  489. POSTING_READ(DEBUG_RESET_I830);
  490. msleep(1);
  491. I915_WRITE(DEBUG_RESET_I830, 0);
  492. POSTING_READ(DEBUG_RESET_I830);
  493. }
  494. msleep(1);
  495. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  496. POSTING_READ(D_STATE);
  497. return 0;
  498. }
  499. static int i965_reset_complete(struct drm_device *dev)
  500. {
  501. u8 gdrst;
  502. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  503. return gdrst & 0x1;
  504. }
  505. static int i965_do_reset(struct drm_device *dev, u8 flags)
  506. {
  507. u8 gdrst;
  508. /*
  509. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  510. * well as the reset bit (GR/bit 0). Setting the GR bit
  511. * triggers the reset; when done, the hardware will clear it.
  512. */
  513. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  514. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  515. return wait_for(i965_reset_complete(dev), 500);
  516. }
  517. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  518. {
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  521. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  522. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  523. }
  524. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  525. {
  526. struct drm_i915_private *dev_priv = dev->dev_private;
  527. int ret;
  528. unsigned long irqflags;
  529. /* Hold gt_lock across reset to prevent any register access
  530. * with forcewake not set correctly
  531. */
  532. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  533. /* Reset the chip */
  534. /* GEN6_GDRST is not in the gt power well, no need to check
  535. * for fifo space for the write or forcewake the chip for
  536. * the read
  537. */
  538. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  539. /* Spin waiting for the device to ack the reset request */
  540. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  541. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  542. if (dev_priv->forcewake_count)
  543. dev_priv->display.force_wake_get(dev_priv);
  544. else
  545. dev_priv->display.force_wake_put(dev_priv);
  546. /* Restore fifo count */
  547. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  548. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  549. return ret;
  550. }
  551. /**
  552. * i915_reset - reset chip after a hang
  553. * @dev: drm device to reset
  554. * @flags: reset domains
  555. *
  556. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  557. * reset or otherwise an error code.
  558. *
  559. * Procedure is fairly simple:
  560. * - reset the chip using the reset reg
  561. * - re-init context state
  562. * - re-init hardware status page
  563. * - re-init ring buffer
  564. * - re-init interrupt state
  565. * - re-init display
  566. */
  567. int i915_reset(struct drm_device *dev, u8 flags)
  568. {
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. /*
  571. * We really should only reset the display subsystem if we actually
  572. * need to
  573. */
  574. bool need_display = true;
  575. int ret;
  576. if (!i915_try_reset)
  577. return 0;
  578. if (!mutex_trylock(&dev->struct_mutex))
  579. return -EBUSY;
  580. i915_gem_reset(dev);
  581. ret = -ENODEV;
  582. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  583. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  584. } else switch (INTEL_INFO(dev)->gen) {
  585. case 7:
  586. case 6:
  587. ret = gen6_do_reset(dev, flags);
  588. break;
  589. case 5:
  590. ret = ironlake_do_reset(dev, flags);
  591. break;
  592. case 4:
  593. ret = i965_do_reset(dev, flags);
  594. break;
  595. case 2:
  596. ret = i8xx_do_reset(dev, flags);
  597. break;
  598. }
  599. dev_priv->last_gpu_reset = get_seconds();
  600. if (ret) {
  601. DRM_ERROR("Failed to reset chip.\n");
  602. mutex_unlock(&dev->struct_mutex);
  603. return ret;
  604. }
  605. /* Ok, now get things going again... */
  606. /*
  607. * Everything depends on having the GTT running, so we need to start
  608. * there. Fortunately we don't need to do this unless we reset the
  609. * chip at a PCI level.
  610. *
  611. * Next we need to restore the context, but we don't use those
  612. * yet either...
  613. *
  614. * Ring buffer needs to be re-initialized in the KMS case, or if X
  615. * was running at the time of the reset (i.e. we weren't VT
  616. * switched away).
  617. */
  618. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  619. !dev_priv->mm.suspended) {
  620. dev_priv->mm.suspended = 0;
  621. i915_gem_init_swizzling(dev);
  622. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  623. if (HAS_BSD(dev))
  624. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  625. if (HAS_BLT(dev))
  626. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  627. i915_gem_init_ppgtt(dev);
  628. mutex_unlock(&dev->struct_mutex);
  629. drm_irq_uninstall(dev);
  630. drm_mode_config_reset(dev);
  631. drm_irq_install(dev);
  632. mutex_lock(&dev->struct_mutex);
  633. }
  634. mutex_unlock(&dev->struct_mutex);
  635. /*
  636. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  637. * need to retrain the display link and cannot just restore the register
  638. * values.
  639. */
  640. if (need_display) {
  641. mutex_lock(&dev->mode_config.mutex);
  642. drm_helper_resume_force_mode(dev);
  643. mutex_unlock(&dev->mode_config.mutex);
  644. }
  645. return 0;
  646. }
  647. static int __devinit
  648. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  649. {
  650. /* Only bind to function 0 of the device. Early generations
  651. * used function 1 as a placeholder for multi-head. This causes
  652. * us confusion instead, especially on the systems where both
  653. * functions have the same PCI-ID!
  654. */
  655. if (PCI_FUNC(pdev->devfn))
  656. return -ENODEV;
  657. return drm_get_pci_dev(pdev, ent, &driver);
  658. }
  659. static void
  660. i915_pci_remove(struct pci_dev *pdev)
  661. {
  662. struct drm_device *dev = pci_get_drvdata(pdev);
  663. drm_put_dev(dev);
  664. }
  665. static int i915_pm_suspend(struct device *dev)
  666. {
  667. struct pci_dev *pdev = to_pci_dev(dev);
  668. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  669. int error;
  670. if (!drm_dev || !drm_dev->dev_private) {
  671. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  672. return -ENODEV;
  673. }
  674. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  675. return 0;
  676. error = i915_drm_freeze(drm_dev);
  677. if (error)
  678. return error;
  679. pci_disable_device(pdev);
  680. pci_set_power_state(pdev, PCI_D3hot);
  681. return 0;
  682. }
  683. static int i915_pm_resume(struct device *dev)
  684. {
  685. struct pci_dev *pdev = to_pci_dev(dev);
  686. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  687. return i915_resume(drm_dev);
  688. }
  689. static int i915_pm_freeze(struct device *dev)
  690. {
  691. struct pci_dev *pdev = to_pci_dev(dev);
  692. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  693. if (!drm_dev || !drm_dev->dev_private) {
  694. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  695. return -ENODEV;
  696. }
  697. return i915_drm_freeze(drm_dev);
  698. }
  699. static int i915_pm_thaw(struct device *dev)
  700. {
  701. struct pci_dev *pdev = to_pci_dev(dev);
  702. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  703. return i915_drm_thaw(drm_dev);
  704. }
  705. static int i915_pm_poweroff(struct device *dev)
  706. {
  707. struct pci_dev *pdev = to_pci_dev(dev);
  708. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  709. return i915_drm_freeze(drm_dev);
  710. }
  711. static const struct dev_pm_ops i915_pm_ops = {
  712. .suspend = i915_pm_suspend,
  713. .resume = i915_pm_resume,
  714. .freeze = i915_pm_freeze,
  715. .thaw = i915_pm_thaw,
  716. .poweroff = i915_pm_poweroff,
  717. .restore = i915_pm_resume,
  718. };
  719. static struct vm_operations_struct i915_gem_vm_ops = {
  720. .fault = i915_gem_fault,
  721. .open = drm_gem_vm_open,
  722. .close = drm_gem_vm_close,
  723. };
  724. static const struct file_operations i915_driver_fops = {
  725. .owner = THIS_MODULE,
  726. .open = drm_open,
  727. .release = drm_release,
  728. .unlocked_ioctl = drm_ioctl,
  729. .mmap = drm_gem_mmap,
  730. .poll = drm_poll,
  731. .fasync = drm_fasync,
  732. .read = drm_read,
  733. #ifdef CONFIG_COMPAT
  734. .compat_ioctl = i915_compat_ioctl,
  735. #endif
  736. .llseek = noop_llseek,
  737. };
  738. static struct drm_driver driver = {
  739. /* Don't use MTRRs here; the Xserver or userspace app should
  740. * deal with them for Intel hardware.
  741. */
  742. .driver_features =
  743. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  744. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  745. .load = i915_driver_load,
  746. .unload = i915_driver_unload,
  747. .open = i915_driver_open,
  748. .lastclose = i915_driver_lastclose,
  749. .preclose = i915_driver_preclose,
  750. .postclose = i915_driver_postclose,
  751. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  752. .suspend = i915_suspend,
  753. .resume = i915_resume,
  754. .device_is_agp = i915_driver_device_is_agp,
  755. .reclaim_buffers = drm_core_reclaim_buffers,
  756. .master_create = i915_master_create,
  757. .master_destroy = i915_master_destroy,
  758. #if defined(CONFIG_DEBUG_FS)
  759. .debugfs_init = i915_debugfs_init,
  760. .debugfs_cleanup = i915_debugfs_cleanup,
  761. #endif
  762. .gem_init_object = i915_gem_init_object,
  763. .gem_free_object = i915_gem_free_object,
  764. .gem_vm_ops = &i915_gem_vm_ops,
  765. .dumb_create = i915_gem_dumb_create,
  766. .dumb_map_offset = i915_gem_mmap_gtt,
  767. .dumb_destroy = i915_gem_dumb_destroy,
  768. .ioctls = i915_ioctls,
  769. .fops = &i915_driver_fops,
  770. .name = DRIVER_NAME,
  771. .desc = DRIVER_DESC,
  772. .date = DRIVER_DATE,
  773. .major = DRIVER_MAJOR,
  774. .minor = DRIVER_MINOR,
  775. .patchlevel = DRIVER_PATCHLEVEL,
  776. };
  777. static struct pci_driver i915_pci_driver = {
  778. .name = DRIVER_NAME,
  779. .id_table = pciidlist,
  780. .probe = i915_pci_probe,
  781. .remove = i915_pci_remove,
  782. .driver.pm = &i915_pm_ops,
  783. };
  784. static int __init i915_init(void)
  785. {
  786. if (!intel_agp_enabled) {
  787. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  788. return -ENODEV;
  789. }
  790. driver.num_ioctls = i915_max_ioctl;
  791. /*
  792. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  793. * explicitly disabled with the module pararmeter.
  794. *
  795. * Otherwise, just follow the parameter (defaulting to off).
  796. *
  797. * Allow optional vga_text_mode_force boot option to override
  798. * the default behavior.
  799. */
  800. #if defined(CONFIG_DRM_I915_KMS)
  801. if (i915_modeset != 0)
  802. driver.driver_features |= DRIVER_MODESET;
  803. #endif
  804. if (i915_modeset == 1)
  805. driver.driver_features |= DRIVER_MODESET;
  806. #ifdef CONFIG_VGA_CONSOLE
  807. if (vgacon_text_force() && i915_modeset == -1)
  808. driver.driver_features &= ~DRIVER_MODESET;
  809. #endif
  810. if (!(driver.driver_features & DRIVER_MODESET))
  811. driver.get_vblank_timestamp = NULL;
  812. return drm_pci_init(&driver, &i915_pci_driver);
  813. }
  814. static void __exit i915_exit(void)
  815. {
  816. drm_pci_exit(&driver, &i915_pci_driver);
  817. }
  818. module_init(i915_init);
  819. module_exit(i915_exit);
  820. MODULE_AUTHOR(DRIVER_AUTHOR);
  821. MODULE_DESCRIPTION(DRIVER_DESC);
  822. MODULE_LICENSE("GPL and additional rights");
  823. #define __i915_read(x, y) \
  824. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  825. u##x val = 0; \
  826. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  827. unsigned long irqflags; \
  828. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  829. if (dev_priv->forcewake_count == 0) \
  830. dev_priv->display.force_wake_get(dev_priv); \
  831. val = read##y(dev_priv->regs + reg); \
  832. if (dev_priv->forcewake_count == 0) \
  833. dev_priv->display.force_wake_put(dev_priv); \
  834. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  835. } else { \
  836. val = read##y(dev_priv->regs + reg); \
  837. } \
  838. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  839. return val; \
  840. }
  841. __i915_read(8, b)
  842. __i915_read(16, w)
  843. __i915_read(32, l)
  844. __i915_read(64, q)
  845. #undef __i915_read
  846. #define __i915_write(x, y) \
  847. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  848. u32 __fifo_ret = 0; \
  849. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  850. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  851. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  852. } \
  853. write##y(val, dev_priv->regs + reg); \
  854. if (unlikely(__fifo_ret)) { \
  855. gen6_gt_check_fifodbg(dev_priv); \
  856. } \
  857. }
  858. __i915_write(8, b)
  859. __i915_write(16, w)
  860. __i915_write(32, l)
  861. __i915_write(64, q)
  862. #undef __i915_write