lapic.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define VEC_POS(v) ((v) & (32 - 1))
  64. #define REG_POS(v) (((v) >> 5) << 4)
  65. static unsigned int min_timer_period_us = 500;
  66. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  67. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  68. {
  69. *((u32 *) (apic->regs + reg_off)) = val;
  70. }
  71. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  72. {
  73. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  74. }
  75. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  76. {
  77. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  78. }
  79. static inline int apic_test_vector(int vec, void *bitmap)
  80. {
  81. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  82. }
  83. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  84. {
  85. struct kvm_lapic *apic = vcpu->arch.apic;
  86. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  87. apic_test_vector(vector, apic->regs + APIC_IRR);
  88. }
  89. static inline void apic_set_vector(int vec, void *bitmap)
  90. {
  91. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline void apic_clear_vector(int vec, void *bitmap)
  94. {
  95. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  98. {
  99. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  102. {
  103. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  104. }
  105. struct static_key_deferred apic_hw_disabled __read_mostly;
  106. struct static_key_deferred apic_sw_disabled __read_mostly;
  107. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  108. {
  109. if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
  110. if (val & APIC_SPIV_APIC_ENABLED)
  111. static_key_slow_dec_deferred(&apic_sw_disabled);
  112. else
  113. static_key_slow_inc(&apic_sw_disabled.key);
  114. }
  115. apic_set_reg(apic, APIC_SPIV, val);
  116. }
  117. static inline int apic_enabled(struct kvm_lapic *apic)
  118. {
  119. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  120. }
  121. #define LVT_MASK \
  122. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  123. #define LINT_MASK \
  124. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  125. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  126. static inline int kvm_apic_id(struct kvm_lapic *apic)
  127. {
  128. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  129. }
  130. static void recalculate_apic_map(struct kvm *kvm)
  131. {
  132. struct kvm_apic_map *new, *old = NULL;
  133. struct kvm_vcpu *vcpu;
  134. int i;
  135. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  136. mutex_lock(&kvm->arch.apic_map_lock);
  137. if (!new)
  138. goto out;
  139. new->ldr_bits = 8;
  140. /* flat mode is default */
  141. new->cid_shift = 8;
  142. new->cid_mask = 0;
  143. new->lid_mask = 0xff;
  144. kvm_for_each_vcpu(i, vcpu, kvm) {
  145. struct kvm_lapic *apic = vcpu->arch.apic;
  146. u16 cid, lid;
  147. u32 ldr;
  148. if (!kvm_apic_present(vcpu))
  149. continue;
  150. /*
  151. * All APICs have to be configured in the same mode by an OS.
  152. * We take advatage of this while building logical id loockup
  153. * table. After reset APICs are in xapic/flat mode, so if we
  154. * find apic with different setting we assume this is the mode
  155. * OS wants all apics to be in; build lookup table accordingly.
  156. */
  157. if (apic_x2apic_mode(apic)) {
  158. new->ldr_bits = 32;
  159. new->cid_shift = 16;
  160. new->cid_mask = new->lid_mask = 0xffff;
  161. } else if (kvm_apic_sw_enabled(apic) &&
  162. !new->cid_mask /* flat mode */ &&
  163. kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
  164. new->cid_shift = 4;
  165. new->cid_mask = 0xf;
  166. new->lid_mask = 0xf;
  167. }
  168. new->phys_map[kvm_apic_id(apic)] = apic;
  169. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  170. cid = apic_cluster_id(new, ldr);
  171. lid = apic_logical_id(new, ldr);
  172. if (lid)
  173. new->logical_map[cid][ffs(lid) - 1] = apic;
  174. }
  175. out:
  176. old = rcu_dereference_protected(kvm->arch.apic_map,
  177. lockdep_is_held(&kvm->arch.apic_map_lock));
  178. rcu_assign_pointer(kvm->arch.apic_map, new);
  179. mutex_unlock(&kvm->arch.apic_map_lock);
  180. if (old)
  181. kfree_rcu(old, rcu);
  182. kvm_vcpu_request_scan_ioapic(kvm);
  183. }
  184. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  185. {
  186. apic_set_reg(apic, APIC_ID, id << 24);
  187. recalculate_apic_map(apic->vcpu->kvm);
  188. }
  189. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  190. {
  191. apic_set_reg(apic, APIC_LDR, id);
  192. recalculate_apic_map(apic->vcpu->kvm);
  193. }
  194. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  195. {
  196. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  197. }
  198. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  199. {
  200. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  201. }
  202. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  203. {
  204. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  205. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  206. }
  207. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  208. {
  209. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  210. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  211. }
  212. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  213. {
  214. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  215. apic->lapic_timer.timer_mode_mask) ==
  216. APIC_LVT_TIMER_TSCDEADLINE);
  217. }
  218. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  219. {
  220. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  221. }
  222. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  223. {
  224. struct kvm_lapic *apic = vcpu->arch.apic;
  225. struct kvm_cpuid_entry2 *feat;
  226. u32 v = APIC_VERSION;
  227. if (!kvm_vcpu_has_lapic(vcpu))
  228. return;
  229. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  230. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  231. v |= APIC_LVR_DIRECTED_EOI;
  232. apic_set_reg(apic, APIC_LVR, v);
  233. }
  234. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  235. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  236. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  237. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  238. LINT_MASK, LINT_MASK, /* LVT0-1 */
  239. LVT_MASK /* LVTERR */
  240. };
  241. static int find_highest_vector(void *bitmap)
  242. {
  243. int vec;
  244. u32 *reg;
  245. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  246. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  247. reg = bitmap + REG_POS(vec);
  248. if (*reg)
  249. return fls(*reg) - 1 + vec;
  250. }
  251. return -1;
  252. }
  253. static u8 count_vectors(void *bitmap)
  254. {
  255. int vec;
  256. u32 *reg;
  257. u8 count = 0;
  258. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  259. reg = bitmap + REG_POS(vec);
  260. count += hweight32(*reg);
  261. }
  262. return count;
  263. }
  264. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  265. {
  266. u32 i, pir_val;
  267. struct kvm_lapic *apic = vcpu->arch.apic;
  268. for (i = 0; i <= 7; i++) {
  269. pir_val = xchg(&pir[i], 0);
  270. if (pir_val)
  271. *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
  272. }
  273. }
  274. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  275. static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
  276. {
  277. apic->irr_pending = true;
  278. apic_set_vector(vec, apic->regs + APIC_IRR);
  279. }
  280. static inline int apic_search_irr(struct kvm_lapic *apic)
  281. {
  282. return find_highest_vector(apic->regs + APIC_IRR);
  283. }
  284. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  285. {
  286. int result;
  287. /*
  288. * Note that irr_pending is just a hint. It will be always
  289. * true with virtual interrupt delivery enabled.
  290. */
  291. if (!apic->irr_pending)
  292. return -1;
  293. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  294. result = apic_search_irr(apic);
  295. ASSERT(result == -1 || result >= 16);
  296. return result;
  297. }
  298. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  299. {
  300. apic->irr_pending = false;
  301. apic_clear_vector(vec, apic->regs + APIC_IRR);
  302. if (apic_search_irr(apic) != -1)
  303. apic->irr_pending = true;
  304. }
  305. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  306. {
  307. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  308. ++apic->isr_count;
  309. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  310. /*
  311. * ISR (in service register) bit is set when injecting an interrupt.
  312. * The highest vector is injected. Thus the latest bit set matches
  313. * the highest bit in ISR.
  314. */
  315. apic->highest_isr_cache = vec;
  316. }
  317. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  318. {
  319. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  320. --apic->isr_count;
  321. BUG_ON(apic->isr_count < 0);
  322. apic->highest_isr_cache = -1;
  323. }
  324. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  325. {
  326. int highest_irr;
  327. /* This may race with setting of irr in __apic_accept_irq() and
  328. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  329. * will cause vmexit immediately and the value will be recalculated
  330. * on the next vmentry.
  331. */
  332. if (!kvm_vcpu_has_lapic(vcpu))
  333. return 0;
  334. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  335. return highest_irr;
  336. }
  337. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  338. int vector, int level, int trig_mode,
  339. unsigned long *dest_map);
  340. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  341. unsigned long *dest_map)
  342. {
  343. struct kvm_lapic *apic = vcpu->arch.apic;
  344. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  345. irq->level, irq->trig_mode, dest_map);
  346. }
  347. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  348. {
  349. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  350. sizeof(val));
  351. }
  352. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  353. {
  354. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  355. sizeof(*val));
  356. }
  357. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  358. {
  359. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  360. }
  361. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  362. {
  363. u8 val;
  364. if (pv_eoi_get_user(vcpu, &val) < 0)
  365. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  366. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  367. return val & 0x1;
  368. }
  369. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  370. {
  371. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  372. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  373. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  374. return;
  375. }
  376. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  377. }
  378. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  379. {
  380. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  381. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  382. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  383. return;
  384. }
  385. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  386. }
  387. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  388. {
  389. int result;
  390. /* Note that isr_count is always 1 with vid enabled */
  391. if (!apic->isr_count)
  392. return -1;
  393. if (likely(apic->highest_isr_cache != -1))
  394. return apic->highest_isr_cache;
  395. result = find_highest_vector(apic->regs + APIC_ISR);
  396. ASSERT(result == -1 || result >= 16);
  397. return result;
  398. }
  399. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  400. {
  401. struct kvm_lapic *apic = vcpu->arch.apic;
  402. int i;
  403. for (i = 0; i < 8; i++)
  404. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  405. }
  406. static void apic_update_ppr(struct kvm_lapic *apic)
  407. {
  408. u32 tpr, isrv, ppr, old_ppr;
  409. int isr;
  410. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  411. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  412. isr = apic_find_highest_isr(apic);
  413. isrv = (isr != -1) ? isr : 0;
  414. if ((tpr & 0xf0) >= (isrv & 0xf0))
  415. ppr = tpr & 0xff;
  416. else
  417. ppr = isrv & 0xf0;
  418. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  419. apic, ppr, isr, isrv);
  420. if (old_ppr != ppr) {
  421. apic_set_reg(apic, APIC_PROCPRI, ppr);
  422. if (ppr < old_ppr)
  423. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  424. }
  425. }
  426. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  427. {
  428. apic_set_reg(apic, APIC_TASKPRI, tpr);
  429. apic_update_ppr(apic);
  430. }
  431. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  432. {
  433. return dest == 0xff || kvm_apic_id(apic) == dest;
  434. }
  435. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  436. {
  437. int result = 0;
  438. u32 logical_id;
  439. if (apic_x2apic_mode(apic)) {
  440. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  441. return logical_id & mda;
  442. }
  443. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  444. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  445. case APIC_DFR_FLAT:
  446. if (logical_id & mda)
  447. result = 1;
  448. break;
  449. case APIC_DFR_CLUSTER:
  450. if (((logical_id >> 4) == (mda >> 0x4))
  451. && (logical_id & mda & 0xf))
  452. result = 1;
  453. break;
  454. default:
  455. apic_debug("Bad DFR vcpu %d: %08x\n",
  456. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  457. break;
  458. }
  459. return result;
  460. }
  461. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  462. int short_hand, int dest, int dest_mode)
  463. {
  464. int result = 0;
  465. struct kvm_lapic *target = vcpu->arch.apic;
  466. apic_debug("target %p, source %p, dest 0x%x, "
  467. "dest_mode 0x%x, short_hand 0x%x\n",
  468. target, source, dest, dest_mode, short_hand);
  469. ASSERT(target);
  470. switch (short_hand) {
  471. case APIC_DEST_NOSHORT:
  472. if (dest_mode == 0)
  473. /* Physical mode. */
  474. result = kvm_apic_match_physical_addr(target, dest);
  475. else
  476. /* Logical mode. */
  477. result = kvm_apic_match_logical_addr(target, dest);
  478. break;
  479. case APIC_DEST_SELF:
  480. result = (target == source);
  481. break;
  482. case APIC_DEST_ALLINC:
  483. result = 1;
  484. break;
  485. case APIC_DEST_ALLBUT:
  486. result = (target != source);
  487. break;
  488. default:
  489. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  490. short_hand);
  491. break;
  492. }
  493. return result;
  494. }
  495. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  496. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  497. {
  498. struct kvm_apic_map *map;
  499. unsigned long bitmap = 1;
  500. struct kvm_lapic **dst;
  501. int i;
  502. bool ret = false;
  503. *r = -1;
  504. if (irq->shorthand == APIC_DEST_SELF) {
  505. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  506. return true;
  507. }
  508. if (irq->shorthand)
  509. return false;
  510. rcu_read_lock();
  511. map = rcu_dereference(kvm->arch.apic_map);
  512. if (!map)
  513. goto out;
  514. if (irq->dest_mode == 0) { /* physical mode */
  515. if (irq->delivery_mode == APIC_DM_LOWEST ||
  516. irq->dest_id == 0xff)
  517. goto out;
  518. dst = &map->phys_map[irq->dest_id & 0xff];
  519. } else {
  520. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  521. dst = map->logical_map[apic_cluster_id(map, mda)];
  522. bitmap = apic_logical_id(map, mda);
  523. if (irq->delivery_mode == APIC_DM_LOWEST) {
  524. int l = -1;
  525. for_each_set_bit(i, &bitmap, 16) {
  526. if (!dst[i])
  527. continue;
  528. if (l < 0)
  529. l = i;
  530. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  531. l = i;
  532. }
  533. bitmap = (l >= 0) ? 1 << l : 0;
  534. }
  535. }
  536. for_each_set_bit(i, &bitmap, 16) {
  537. if (!dst[i])
  538. continue;
  539. if (*r < 0)
  540. *r = 0;
  541. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  542. }
  543. ret = true;
  544. out:
  545. rcu_read_unlock();
  546. return ret;
  547. }
  548. /*
  549. * Add a pending IRQ into lapic.
  550. * Return 1 if successfully added and 0 if discarded.
  551. */
  552. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  553. int vector, int level, int trig_mode,
  554. unsigned long *dest_map)
  555. {
  556. int result = 0;
  557. struct kvm_vcpu *vcpu = apic->vcpu;
  558. switch (delivery_mode) {
  559. case APIC_DM_LOWEST:
  560. vcpu->arch.apic_arb_prio++;
  561. case APIC_DM_FIXED:
  562. /* FIXME add logic for vcpu on reset */
  563. if (unlikely(!apic_enabled(apic)))
  564. break;
  565. result = 1;
  566. if (dest_map)
  567. __set_bit(vcpu->vcpu_id, dest_map);
  568. if (kvm_x86_ops->deliver_posted_interrupt)
  569. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  570. else {
  571. apic_set_irr(vector, apic);
  572. kvm_make_request(KVM_REQ_EVENT, vcpu);
  573. kvm_vcpu_kick(vcpu);
  574. }
  575. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  576. trig_mode, vector, false);
  577. break;
  578. case APIC_DM_REMRD:
  579. apic_debug("Ignoring delivery mode 3\n");
  580. break;
  581. case APIC_DM_SMI:
  582. apic_debug("Ignoring guest SMI\n");
  583. break;
  584. case APIC_DM_NMI:
  585. result = 1;
  586. kvm_inject_nmi(vcpu);
  587. kvm_vcpu_kick(vcpu);
  588. break;
  589. case APIC_DM_INIT:
  590. if (!trig_mode || level) {
  591. result = 1;
  592. /* assumes that there are only KVM_APIC_INIT/SIPI */
  593. apic->pending_events = (1UL << KVM_APIC_INIT);
  594. /* make sure pending_events is visible before sending
  595. * the request */
  596. smp_wmb();
  597. kvm_make_request(KVM_REQ_EVENT, vcpu);
  598. kvm_vcpu_kick(vcpu);
  599. } else {
  600. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  601. vcpu->vcpu_id);
  602. }
  603. break;
  604. case APIC_DM_STARTUP:
  605. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  606. vcpu->vcpu_id, vector);
  607. result = 1;
  608. apic->sipi_vector = vector;
  609. /* make sure sipi_vector is visible for the receiver */
  610. smp_wmb();
  611. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  612. kvm_make_request(KVM_REQ_EVENT, vcpu);
  613. kvm_vcpu_kick(vcpu);
  614. break;
  615. case APIC_DM_EXTINT:
  616. /*
  617. * Should only be called by kvm_apic_local_deliver() with LVT0,
  618. * before NMI watchdog was enabled. Already handled by
  619. * kvm_apic_accept_pic_intr().
  620. */
  621. break;
  622. default:
  623. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  624. delivery_mode);
  625. break;
  626. }
  627. return result;
  628. }
  629. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  630. {
  631. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  632. }
  633. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  634. {
  635. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  636. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  637. int trigger_mode;
  638. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  639. trigger_mode = IOAPIC_LEVEL_TRIG;
  640. else
  641. trigger_mode = IOAPIC_EDGE_TRIG;
  642. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  643. }
  644. }
  645. static int apic_set_eoi(struct kvm_lapic *apic)
  646. {
  647. int vector = apic_find_highest_isr(apic);
  648. trace_kvm_eoi(apic, vector);
  649. /*
  650. * Not every write EOI will has corresponding ISR,
  651. * one example is when Kernel check timer on setup_IO_APIC
  652. */
  653. if (vector == -1)
  654. return vector;
  655. apic_clear_isr(vector, apic);
  656. apic_update_ppr(apic);
  657. kvm_ioapic_send_eoi(apic, vector);
  658. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  659. return vector;
  660. }
  661. /*
  662. * this interface assumes a trap-like exit, which has already finished
  663. * desired side effect including vISR and vPPR update.
  664. */
  665. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  666. {
  667. struct kvm_lapic *apic = vcpu->arch.apic;
  668. trace_kvm_eoi(apic, vector);
  669. kvm_ioapic_send_eoi(apic, vector);
  670. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  671. }
  672. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  673. static void apic_send_ipi(struct kvm_lapic *apic)
  674. {
  675. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  676. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  677. struct kvm_lapic_irq irq;
  678. irq.vector = icr_low & APIC_VECTOR_MASK;
  679. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  680. irq.dest_mode = icr_low & APIC_DEST_MASK;
  681. irq.level = icr_low & APIC_INT_ASSERT;
  682. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  683. irq.shorthand = icr_low & APIC_SHORT_MASK;
  684. if (apic_x2apic_mode(apic))
  685. irq.dest_id = icr_high;
  686. else
  687. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  688. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  689. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  690. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  691. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  692. icr_high, icr_low, irq.shorthand, irq.dest_id,
  693. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  694. irq.vector);
  695. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  696. }
  697. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  698. {
  699. ktime_t remaining;
  700. s64 ns;
  701. u32 tmcct;
  702. ASSERT(apic != NULL);
  703. /* if initial count is 0, current count should also be 0 */
  704. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
  705. return 0;
  706. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  707. if (ktime_to_ns(remaining) < 0)
  708. remaining = ktime_set(0, 0);
  709. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  710. tmcct = div64_u64(ns,
  711. (APIC_BUS_CYCLE_NS * apic->divide_count));
  712. return tmcct;
  713. }
  714. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  715. {
  716. struct kvm_vcpu *vcpu = apic->vcpu;
  717. struct kvm_run *run = vcpu->run;
  718. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  719. run->tpr_access.rip = kvm_rip_read(vcpu);
  720. run->tpr_access.is_write = write;
  721. }
  722. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  723. {
  724. if (apic->vcpu->arch.tpr_access_reporting)
  725. __report_tpr_access(apic, write);
  726. }
  727. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  728. {
  729. u32 val = 0;
  730. if (offset >= LAPIC_MMIO_LENGTH)
  731. return 0;
  732. switch (offset) {
  733. case APIC_ID:
  734. if (apic_x2apic_mode(apic))
  735. val = kvm_apic_id(apic);
  736. else
  737. val = kvm_apic_id(apic) << 24;
  738. break;
  739. case APIC_ARBPRI:
  740. apic_debug("Access APIC ARBPRI register which is for P6\n");
  741. break;
  742. case APIC_TMCCT: /* Timer CCR */
  743. if (apic_lvtt_tscdeadline(apic))
  744. return 0;
  745. val = apic_get_tmcct(apic);
  746. break;
  747. case APIC_PROCPRI:
  748. apic_update_ppr(apic);
  749. val = kvm_apic_get_reg(apic, offset);
  750. break;
  751. case APIC_TASKPRI:
  752. report_tpr_access(apic, false);
  753. /* fall thru */
  754. default:
  755. val = kvm_apic_get_reg(apic, offset);
  756. break;
  757. }
  758. return val;
  759. }
  760. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  761. {
  762. return container_of(dev, struct kvm_lapic, dev);
  763. }
  764. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  765. void *data)
  766. {
  767. unsigned char alignment = offset & 0xf;
  768. u32 result;
  769. /* this bitmask has a bit cleared for each reserved register */
  770. static const u64 rmask = 0x43ff01ffffffe70cULL;
  771. if ((alignment + len) > 4) {
  772. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  773. offset, len);
  774. return 1;
  775. }
  776. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  777. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  778. offset);
  779. return 1;
  780. }
  781. result = __apic_read(apic, offset & ~0xf);
  782. trace_kvm_apic_read(offset, result);
  783. switch (len) {
  784. case 1:
  785. case 2:
  786. case 4:
  787. memcpy(data, (char *)&result + alignment, len);
  788. break;
  789. default:
  790. printk(KERN_ERR "Local APIC read with len = %x, "
  791. "should be 1,2, or 4 instead\n", len);
  792. break;
  793. }
  794. return 0;
  795. }
  796. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  797. {
  798. return kvm_apic_hw_enabled(apic) &&
  799. addr >= apic->base_address &&
  800. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  801. }
  802. static int apic_mmio_read(struct kvm_io_device *this,
  803. gpa_t address, int len, void *data)
  804. {
  805. struct kvm_lapic *apic = to_lapic(this);
  806. u32 offset = address - apic->base_address;
  807. if (!apic_mmio_in_range(apic, address))
  808. return -EOPNOTSUPP;
  809. apic_reg_read(apic, offset, len, data);
  810. return 0;
  811. }
  812. static void update_divide_count(struct kvm_lapic *apic)
  813. {
  814. u32 tmp1, tmp2, tdcr;
  815. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  816. tmp1 = tdcr & 0xf;
  817. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  818. apic->divide_count = 0x1 << (tmp2 & 0x7);
  819. apic_debug("timer divide count is 0x%x\n",
  820. apic->divide_count);
  821. }
  822. static void start_apic_timer(struct kvm_lapic *apic)
  823. {
  824. ktime_t now;
  825. atomic_set(&apic->lapic_timer.pending, 0);
  826. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  827. /* lapic timer in oneshot or periodic mode */
  828. now = apic->lapic_timer.timer.base->get_time();
  829. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  830. * APIC_BUS_CYCLE_NS * apic->divide_count;
  831. if (!apic->lapic_timer.period)
  832. return;
  833. /*
  834. * Do not allow the guest to program periodic timers with small
  835. * interval, since the hrtimers are not throttled by the host
  836. * scheduler.
  837. */
  838. if (apic_lvtt_period(apic)) {
  839. s64 min_period = min_timer_period_us * 1000LL;
  840. if (apic->lapic_timer.period < min_period) {
  841. pr_info_ratelimited(
  842. "kvm: vcpu %i: requested %lld ns "
  843. "lapic timer period limited to %lld ns\n",
  844. apic->vcpu->vcpu_id,
  845. apic->lapic_timer.period, min_period);
  846. apic->lapic_timer.period = min_period;
  847. }
  848. }
  849. hrtimer_start(&apic->lapic_timer.timer,
  850. ktime_add_ns(now, apic->lapic_timer.period),
  851. HRTIMER_MODE_ABS);
  852. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  853. PRIx64 ", "
  854. "timer initial count 0x%x, period %lldns, "
  855. "expire @ 0x%016" PRIx64 ".\n", __func__,
  856. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  857. kvm_apic_get_reg(apic, APIC_TMICT),
  858. apic->lapic_timer.period,
  859. ktime_to_ns(ktime_add_ns(now,
  860. apic->lapic_timer.period)));
  861. } else if (apic_lvtt_tscdeadline(apic)) {
  862. /* lapic timer in tsc deadline mode */
  863. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  864. u64 ns = 0;
  865. struct kvm_vcpu *vcpu = apic->vcpu;
  866. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  867. unsigned long flags;
  868. if (unlikely(!tscdeadline || !this_tsc_khz))
  869. return;
  870. local_irq_save(flags);
  871. now = apic->lapic_timer.timer.base->get_time();
  872. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  873. if (likely(tscdeadline > guest_tsc)) {
  874. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  875. do_div(ns, this_tsc_khz);
  876. }
  877. hrtimer_start(&apic->lapic_timer.timer,
  878. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  879. local_irq_restore(flags);
  880. }
  881. }
  882. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  883. {
  884. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  885. if (apic_lvt_nmi_mode(lvt0_val)) {
  886. if (!nmi_wd_enabled) {
  887. apic_debug("Receive NMI setting on APIC_LVT0 "
  888. "for cpu %d\n", apic->vcpu->vcpu_id);
  889. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  890. }
  891. } else if (nmi_wd_enabled)
  892. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  893. }
  894. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  895. {
  896. int ret = 0;
  897. trace_kvm_apic_write(reg, val);
  898. switch (reg) {
  899. case APIC_ID: /* Local APIC ID */
  900. if (!apic_x2apic_mode(apic))
  901. kvm_apic_set_id(apic, val >> 24);
  902. else
  903. ret = 1;
  904. break;
  905. case APIC_TASKPRI:
  906. report_tpr_access(apic, true);
  907. apic_set_tpr(apic, val & 0xff);
  908. break;
  909. case APIC_EOI:
  910. apic_set_eoi(apic);
  911. break;
  912. case APIC_LDR:
  913. if (!apic_x2apic_mode(apic))
  914. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  915. else
  916. ret = 1;
  917. break;
  918. case APIC_DFR:
  919. if (!apic_x2apic_mode(apic)) {
  920. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  921. recalculate_apic_map(apic->vcpu->kvm);
  922. } else
  923. ret = 1;
  924. break;
  925. case APIC_SPIV: {
  926. u32 mask = 0x3ff;
  927. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  928. mask |= APIC_SPIV_DIRECTED_EOI;
  929. apic_set_spiv(apic, val & mask);
  930. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  931. int i;
  932. u32 lvt_val;
  933. for (i = 0; i < APIC_LVT_NUM; i++) {
  934. lvt_val = kvm_apic_get_reg(apic,
  935. APIC_LVTT + 0x10 * i);
  936. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  937. lvt_val | APIC_LVT_MASKED);
  938. }
  939. atomic_set(&apic->lapic_timer.pending, 0);
  940. }
  941. break;
  942. }
  943. case APIC_ICR:
  944. /* No delay here, so we always clear the pending bit */
  945. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  946. apic_send_ipi(apic);
  947. break;
  948. case APIC_ICR2:
  949. if (!apic_x2apic_mode(apic))
  950. val &= 0xff000000;
  951. apic_set_reg(apic, APIC_ICR2, val);
  952. break;
  953. case APIC_LVT0:
  954. apic_manage_nmi_watchdog(apic, val);
  955. case APIC_LVTTHMR:
  956. case APIC_LVTPC:
  957. case APIC_LVT1:
  958. case APIC_LVTERR:
  959. /* TODO: Check vector */
  960. if (!kvm_apic_sw_enabled(apic))
  961. val |= APIC_LVT_MASKED;
  962. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  963. apic_set_reg(apic, reg, val);
  964. break;
  965. case APIC_LVTT:
  966. if ((kvm_apic_get_reg(apic, APIC_LVTT) &
  967. apic->lapic_timer.timer_mode_mask) !=
  968. (val & apic->lapic_timer.timer_mode_mask))
  969. hrtimer_cancel(&apic->lapic_timer.timer);
  970. if (!kvm_apic_sw_enabled(apic))
  971. val |= APIC_LVT_MASKED;
  972. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  973. apic_set_reg(apic, APIC_LVTT, val);
  974. break;
  975. case APIC_TMICT:
  976. if (apic_lvtt_tscdeadline(apic))
  977. break;
  978. hrtimer_cancel(&apic->lapic_timer.timer);
  979. apic_set_reg(apic, APIC_TMICT, val);
  980. start_apic_timer(apic);
  981. break;
  982. case APIC_TDCR:
  983. if (val & 4)
  984. apic_debug("KVM_WRITE:TDCR %x\n", val);
  985. apic_set_reg(apic, APIC_TDCR, val);
  986. update_divide_count(apic);
  987. break;
  988. case APIC_ESR:
  989. if (apic_x2apic_mode(apic) && val != 0) {
  990. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  991. ret = 1;
  992. }
  993. break;
  994. case APIC_SELF_IPI:
  995. if (apic_x2apic_mode(apic)) {
  996. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  997. } else
  998. ret = 1;
  999. break;
  1000. default:
  1001. ret = 1;
  1002. break;
  1003. }
  1004. if (ret)
  1005. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1006. return ret;
  1007. }
  1008. static int apic_mmio_write(struct kvm_io_device *this,
  1009. gpa_t address, int len, const void *data)
  1010. {
  1011. struct kvm_lapic *apic = to_lapic(this);
  1012. unsigned int offset = address - apic->base_address;
  1013. u32 val;
  1014. if (!apic_mmio_in_range(apic, address))
  1015. return -EOPNOTSUPP;
  1016. /*
  1017. * APIC register must be aligned on 128-bits boundary.
  1018. * 32/64/128 bits registers must be accessed thru 32 bits.
  1019. * Refer SDM 8.4.1
  1020. */
  1021. if (len != 4 || (offset & 0xf)) {
  1022. /* Don't shout loud, $infamous_os would cause only noise. */
  1023. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1024. return 0;
  1025. }
  1026. val = *(u32*)data;
  1027. /* too common printing */
  1028. if (offset != APIC_EOI)
  1029. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1030. "0x%x\n", __func__, offset, len, val);
  1031. apic_reg_write(apic, offset & 0xff0, val);
  1032. return 0;
  1033. }
  1034. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1035. {
  1036. if (kvm_vcpu_has_lapic(vcpu))
  1037. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1038. }
  1039. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1040. /* emulate APIC access in a trap manner */
  1041. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1042. {
  1043. u32 val = 0;
  1044. /* hw has done the conditional check and inst decode */
  1045. offset &= 0xff0;
  1046. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1047. /* TODO: optimize to just emulate side effect w/o one more write */
  1048. apic_reg_write(vcpu->arch.apic, offset, val);
  1049. }
  1050. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1051. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1052. {
  1053. struct kvm_lapic *apic = vcpu->arch.apic;
  1054. if (!vcpu->arch.apic)
  1055. return;
  1056. hrtimer_cancel(&apic->lapic_timer.timer);
  1057. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1058. static_key_slow_dec_deferred(&apic_hw_disabled);
  1059. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
  1060. static_key_slow_dec_deferred(&apic_sw_disabled);
  1061. if (apic->regs)
  1062. free_page((unsigned long)apic->regs);
  1063. kfree(apic);
  1064. }
  1065. /*
  1066. *----------------------------------------------------------------------
  1067. * LAPIC interface
  1068. *----------------------------------------------------------------------
  1069. */
  1070. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1071. {
  1072. struct kvm_lapic *apic = vcpu->arch.apic;
  1073. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1074. apic_lvtt_period(apic))
  1075. return 0;
  1076. return apic->lapic_timer.tscdeadline;
  1077. }
  1078. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1079. {
  1080. struct kvm_lapic *apic = vcpu->arch.apic;
  1081. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1082. apic_lvtt_period(apic))
  1083. return;
  1084. hrtimer_cancel(&apic->lapic_timer.timer);
  1085. apic->lapic_timer.tscdeadline = data;
  1086. start_apic_timer(apic);
  1087. }
  1088. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1089. {
  1090. struct kvm_lapic *apic = vcpu->arch.apic;
  1091. if (!kvm_vcpu_has_lapic(vcpu))
  1092. return;
  1093. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1094. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1095. }
  1096. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1097. {
  1098. u64 tpr;
  1099. if (!kvm_vcpu_has_lapic(vcpu))
  1100. return 0;
  1101. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1102. return (tpr & 0xf0) >> 4;
  1103. }
  1104. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1105. {
  1106. u64 old_value = vcpu->arch.apic_base;
  1107. struct kvm_lapic *apic = vcpu->arch.apic;
  1108. if (!apic) {
  1109. value |= MSR_IA32_APICBASE_BSP;
  1110. vcpu->arch.apic_base = value;
  1111. return;
  1112. }
  1113. /* update jump label if enable bit changes */
  1114. if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1115. if (value & MSR_IA32_APICBASE_ENABLE)
  1116. static_key_slow_dec_deferred(&apic_hw_disabled);
  1117. else
  1118. static_key_slow_inc(&apic_hw_disabled.key);
  1119. recalculate_apic_map(vcpu->kvm);
  1120. }
  1121. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1122. value &= ~MSR_IA32_APICBASE_BSP;
  1123. vcpu->arch.apic_base = value;
  1124. if ((old_value ^ value) & X2APIC_ENABLE) {
  1125. if (value & X2APIC_ENABLE) {
  1126. u32 id = kvm_apic_id(apic);
  1127. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1128. kvm_apic_set_ldr(apic, ldr);
  1129. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1130. } else
  1131. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1132. }
  1133. apic->base_address = apic->vcpu->arch.apic_base &
  1134. MSR_IA32_APICBASE_BASE;
  1135. /* with FSB delivery interrupt, we can restart APIC functionality */
  1136. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1137. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1138. }
  1139. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1140. {
  1141. struct kvm_lapic *apic;
  1142. int i;
  1143. apic_debug("%s\n", __func__);
  1144. ASSERT(vcpu);
  1145. apic = vcpu->arch.apic;
  1146. ASSERT(apic != NULL);
  1147. /* Stop the timer in case it's a reset to an active apic */
  1148. hrtimer_cancel(&apic->lapic_timer.timer);
  1149. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1150. kvm_apic_set_version(apic->vcpu);
  1151. for (i = 0; i < APIC_LVT_NUM; i++)
  1152. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1153. apic_set_reg(apic, APIC_LVT0,
  1154. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1155. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1156. apic_set_spiv(apic, 0xff);
  1157. apic_set_reg(apic, APIC_TASKPRI, 0);
  1158. kvm_apic_set_ldr(apic, 0);
  1159. apic_set_reg(apic, APIC_ESR, 0);
  1160. apic_set_reg(apic, APIC_ICR, 0);
  1161. apic_set_reg(apic, APIC_ICR2, 0);
  1162. apic_set_reg(apic, APIC_TDCR, 0);
  1163. apic_set_reg(apic, APIC_TMICT, 0);
  1164. for (i = 0; i < 8; i++) {
  1165. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1166. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1167. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1168. }
  1169. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1170. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1171. apic->highest_isr_cache = -1;
  1172. update_divide_count(apic);
  1173. atomic_set(&apic->lapic_timer.pending, 0);
  1174. if (kvm_vcpu_is_bsp(vcpu))
  1175. kvm_lapic_set_base(vcpu,
  1176. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1177. vcpu->arch.pv_eoi.msr_val = 0;
  1178. apic_update_ppr(apic);
  1179. vcpu->arch.apic_arb_prio = 0;
  1180. vcpu->arch.apic_attention = 0;
  1181. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  1182. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1183. vcpu, kvm_apic_id(apic),
  1184. vcpu->arch.apic_base, apic->base_address);
  1185. }
  1186. /*
  1187. *----------------------------------------------------------------------
  1188. * timer interface
  1189. *----------------------------------------------------------------------
  1190. */
  1191. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1192. {
  1193. return apic_lvtt_period(apic);
  1194. }
  1195. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1196. {
  1197. struct kvm_lapic *apic = vcpu->arch.apic;
  1198. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1199. apic_lvt_enabled(apic, APIC_LVTT))
  1200. return atomic_read(&apic->lapic_timer.pending);
  1201. return 0;
  1202. }
  1203. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1204. {
  1205. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1206. int vector, mode, trig_mode;
  1207. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1208. vector = reg & APIC_VECTOR_MASK;
  1209. mode = reg & APIC_MODE_MASK;
  1210. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1211. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1212. NULL);
  1213. }
  1214. return 0;
  1215. }
  1216. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1217. {
  1218. struct kvm_lapic *apic = vcpu->arch.apic;
  1219. if (apic)
  1220. kvm_apic_local_deliver(apic, APIC_LVT0);
  1221. }
  1222. static const struct kvm_io_device_ops apic_mmio_ops = {
  1223. .read = apic_mmio_read,
  1224. .write = apic_mmio_write,
  1225. };
  1226. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1227. {
  1228. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1229. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1230. struct kvm_vcpu *vcpu = apic->vcpu;
  1231. wait_queue_head_t *q = &vcpu->wq;
  1232. /*
  1233. * There is a race window between reading and incrementing, but we do
  1234. * not care about potentially losing timer events in the !reinject
  1235. * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
  1236. * in vcpu_enter_guest.
  1237. */
  1238. if (!atomic_read(&ktimer->pending)) {
  1239. atomic_inc(&ktimer->pending);
  1240. /* FIXME: this code should not know anything about vcpus */
  1241. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1242. }
  1243. if (waitqueue_active(q))
  1244. wake_up_interruptible(q);
  1245. if (lapic_is_periodic(apic)) {
  1246. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1247. return HRTIMER_RESTART;
  1248. } else
  1249. return HRTIMER_NORESTART;
  1250. }
  1251. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1252. {
  1253. struct kvm_lapic *apic;
  1254. ASSERT(vcpu != NULL);
  1255. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1256. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1257. if (!apic)
  1258. goto nomem;
  1259. vcpu->arch.apic = apic;
  1260. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1261. if (!apic->regs) {
  1262. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1263. vcpu->vcpu_id);
  1264. goto nomem_free_apic;
  1265. }
  1266. apic->vcpu = vcpu;
  1267. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1268. HRTIMER_MODE_ABS);
  1269. apic->lapic_timer.timer.function = apic_timer_fn;
  1270. /*
  1271. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1272. * thinking that APIC satet has changed.
  1273. */
  1274. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1275. kvm_lapic_set_base(vcpu,
  1276. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1277. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1278. kvm_lapic_reset(vcpu);
  1279. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1280. return 0;
  1281. nomem_free_apic:
  1282. kfree(apic);
  1283. nomem:
  1284. return -ENOMEM;
  1285. }
  1286. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1287. {
  1288. struct kvm_lapic *apic = vcpu->arch.apic;
  1289. int highest_irr;
  1290. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1291. return -1;
  1292. apic_update_ppr(apic);
  1293. highest_irr = apic_find_highest_irr(apic);
  1294. if ((highest_irr == -1) ||
  1295. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1296. return -1;
  1297. return highest_irr;
  1298. }
  1299. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1300. {
  1301. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1302. int r = 0;
  1303. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1304. r = 1;
  1305. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1306. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1307. r = 1;
  1308. return r;
  1309. }
  1310. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1311. {
  1312. struct kvm_lapic *apic = vcpu->arch.apic;
  1313. if (!kvm_vcpu_has_lapic(vcpu))
  1314. return;
  1315. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1316. kvm_apic_local_deliver(apic, APIC_LVTT);
  1317. atomic_set(&apic->lapic_timer.pending, 0);
  1318. }
  1319. }
  1320. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1321. {
  1322. int vector = kvm_apic_has_interrupt(vcpu);
  1323. struct kvm_lapic *apic = vcpu->arch.apic;
  1324. if (vector == -1)
  1325. return -1;
  1326. apic_set_isr(vector, apic);
  1327. apic_update_ppr(apic);
  1328. apic_clear_irr(vector, apic);
  1329. return vector;
  1330. }
  1331. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1332. struct kvm_lapic_state *s)
  1333. {
  1334. struct kvm_lapic *apic = vcpu->arch.apic;
  1335. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1336. /* set SPIV separately to get count of SW disabled APICs right */
  1337. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1338. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1339. /* call kvm_apic_set_id() to put apic into apic_map */
  1340. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1341. kvm_apic_set_version(vcpu);
  1342. apic_update_ppr(apic);
  1343. hrtimer_cancel(&apic->lapic_timer.timer);
  1344. update_divide_count(apic);
  1345. start_apic_timer(apic);
  1346. apic->irr_pending = true;
  1347. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1348. 1 : count_vectors(apic->regs + APIC_ISR);
  1349. apic->highest_isr_cache = -1;
  1350. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1351. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1352. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1353. }
  1354. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1355. {
  1356. struct hrtimer *timer;
  1357. if (!kvm_vcpu_has_lapic(vcpu))
  1358. return;
  1359. timer = &vcpu->arch.apic->lapic_timer.timer;
  1360. if (hrtimer_cancel(timer))
  1361. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1362. }
  1363. /*
  1364. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1365. *
  1366. * Detect whether guest triggered PV EOI since the
  1367. * last entry. If yes, set EOI on guests's behalf.
  1368. * Clear PV EOI in guest memory in any case.
  1369. */
  1370. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1371. struct kvm_lapic *apic)
  1372. {
  1373. bool pending;
  1374. int vector;
  1375. /*
  1376. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1377. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1378. *
  1379. * KVM_APIC_PV_EOI_PENDING is unset:
  1380. * -> host disabled PV EOI.
  1381. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1382. * -> host enabled PV EOI, guest did not execute EOI yet.
  1383. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1384. * -> host enabled PV EOI, guest executed EOI.
  1385. */
  1386. BUG_ON(!pv_eoi_enabled(vcpu));
  1387. pending = pv_eoi_get_pending(vcpu);
  1388. /*
  1389. * Clear pending bit in any case: it will be set again on vmentry.
  1390. * While this might not be ideal from performance point of view,
  1391. * this makes sure pv eoi is only enabled when we know it's safe.
  1392. */
  1393. pv_eoi_clr_pending(vcpu);
  1394. if (pending)
  1395. return;
  1396. vector = apic_set_eoi(apic);
  1397. trace_kvm_pv_eoi(apic, vector);
  1398. }
  1399. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1400. {
  1401. u32 data;
  1402. void *vapic;
  1403. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1404. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1405. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1406. return;
  1407. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1408. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1409. kunmap_atomic(vapic);
  1410. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1411. }
  1412. /*
  1413. * apic_sync_pv_eoi_to_guest - called before vmentry
  1414. *
  1415. * Detect whether it's safe to enable PV EOI and
  1416. * if yes do so.
  1417. */
  1418. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1419. struct kvm_lapic *apic)
  1420. {
  1421. if (!pv_eoi_enabled(vcpu) ||
  1422. /* IRR set or many bits in ISR: could be nested. */
  1423. apic->irr_pending ||
  1424. /* Cache not set: could be safe but we don't bother. */
  1425. apic->highest_isr_cache == -1 ||
  1426. /* Need EOI to update ioapic. */
  1427. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1428. /*
  1429. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1430. * so we need not do anything here.
  1431. */
  1432. return;
  1433. }
  1434. pv_eoi_set_pending(apic->vcpu);
  1435. }
  1436. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1437. {
  1438. u32 data, tpr;
  1439. int max_irr, max_isr;
  1440. struct kvm_lapic *apic = vcpu->arch.apic;
  1441. void *vapic;
  1442. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1443. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1444. return;
  1445. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1446. max_irr = apic_find_highest_irr(apic);
  1447. if (max_irr < 0)
  1448. max_irr = 0;
  1449. max_isr = apic_find_highest_isr(apic);
  1450. if (max_isr < 0)
  1451. max_isr = 0;
  1452. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1453. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1454. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1455. kunmap_atomic(vapic);
  1456. }
  1457. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1458. {
  1459. vcpu->arch.apic->vapic_addr = vapic_addr;
  1460. if (vapic_addr)
  1461. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1462. else
  1463. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1464. }
  1465. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1466. {
  1467. struct kvm_lapic *apic = vcpu->arch.apic;
  1468. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1469. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1470. return 1;
  1471. /* if this is ICR write vector before command */
  1472. if (msr == 0x830)
  1473. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1474. return apic_reg_write(apic, reg, (u32)data);
  1475. }
  1476. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1477. {
  1478. struct kvm_lapic *apic = vcpu->arch.apic;
  1479. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1480. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1481. return 1;
  1482. if (apic_reg_read(apic, reg, 4, &low))
  1483. return 1;
  1484. if (msr == 0x830)
  1485. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1486. *data = (((u64)high) << 32) | low;
  1487. return 0;
  1488. }
  1489. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1490. {
  1491. struct kvm_lapic *apic = vcpu->arch.apic;
  1492. if (!kvm_vcpu_has_lapic(vcpu))
  1493. return 1;
  1494. /* if this is ICR write vector before command */
  1495. if (reg == APIC_ICR)
  1496. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1497. return apic_reg_write(apic, reg, (u32)data);
  1498. }
  1499. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1500. {
  1501. struct kvm_lapic *apic = vcpu->arch.apic;
  1502. u32 low, high = 0;
  1503. if (!kvm_vcpu_has_lapic(vcpu))
  1504. return 1;
  1505. if (apic_reg_read(apic, reg, 4, &low))
  1506. return 1;
  1507. if (reg == APIC_ICR)
  1508. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1509. *data = (((u64)high) << 32) | low;
  1510. return 0;
  1511. }
  1512. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1513. {
  1514. u64 addr = data & ~KVM_MSR_ENABLED;
  1515. if (!IS_ALIGNED(addr, 4))
  1516. return 1;
  1517. vcpu->arch.pv_eoi.msr_val = data;
  1518. if (!pv_eoi_enabled(vcpu))
  1519. return 0;
  1520. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1521. addr, sizeof(u8));
  1522. }
  1523. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1524. {
  1525. struct kvm_lapic *apic = vcpu->arch.apic;
  1526. unsigned int sipi_vector;
  1527. unsigned long pe;
  1528. if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
  1529. return;
  1530. pe = xchg(&apic->pending_events, 0);
  1531. if (test_bit(KVM_APIC_INIT, &pe)) {
  1532. kvm_lapic_reset(vcpu);
  1533. kvm_vcpu_reset(vcpu);
  1534. if (kvm_vcpu_is_bsp(apic->vcpu))
  1535. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1536. else
  1537. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1538. }
  1539. if (test_bit(KVM_APIC_SIPI, &pe) &&
  1540. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1541. /* evaluate pending_events before reading the vector */
  1542. smp_rmb();
  1543. sipi_vector = apic->sipi_vector;
  1544. pr_debug("vcpu %d received sipi with vector # %x\n",
  1545. vcpu->vcpu_id, sipi_vector);
  1546. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1547. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1548. }
  1549. }
  1550. void kvm_lapic_init(void)
  1551. {
  1552. /* do not patch jump label more than once per second */
  1553. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1554. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1555. }