process.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. #include <linux/errno.h>
  2. #include <linux/kernel.h>
  3. #include <linux/mm.h>
  4. #include <linux/smp.h>
  5. #include <linux/prctl.h>
  6. #include <linux/slab.h>
  7. #include <linux/sched.h>
  8. #include <linux/module.h>
  9. #include <linux/pm.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/random.h>
  12. #include <linux/user-return-notifier.h>
  13. #include <trace/events/power.h>
  14. #include <linux/hw_breakpoint.h>
  15. #include <asm/system.h>
  16. #include <asm/apic.h>
  17. #include <asm/syscalls.h>
  18. #include <asm/idle.h>
  19. #include <asm/uaccess.h>
  20. #include <asm/i387.h>
  21. #include <asm/ds.h>
  22. #include <asm/debugreg.h>
  23. unsigned long idle_halt;
  24. EXPORT_SYMBOL(idle_halt);
  25. unsigned long idle_nomwait;
  26. EXPORT_SYMBOL(idle_nomwait);
  27. struct kmem_cache *task_xstate_cachep;
  28. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  29. {
  30. *dst = *src;
  31. if (src->thread.xstate) {
  32. dst->thread.xstate = kmem_cache_alloc(task_xstate_cachep,
  33. GFP_KERNEL);
  34. if (!dst->thread.xstate)
  35. return -ENOMEM;
  36. WARN_ON((unsigned long)dst->thread.xstate & 15);
  37. memcpy(dst->thread.xstate, src->thread.xstate, xstate_size);
  38. }
  39. return 0;
  40. }
  41. void free_thread_xstate(struct task_struct *tsk)
  42. {
  43. if (tsk->thread.xstate) {
  44. kmem_cache_free(task_xstate_cachep, tsk->thread.xstate);
  45. tsk->thread.xstate = NULL;
  46. }
  47. WARN(tsk->thread.ds_ctx, "leaking DS context\n");
  48. }
  49. void free_thread_info(struct thread_info *ti)
  50. {
  51. free_thread_xstate(ti->task);
  52. free_pages((unsigned long)ti, get_order(THREAD_SIZE));
  53. }
  54. void arch_task_cache_init(void)
  55. {
  56. task_xstate_cachep =
  57. kmem_cache_create("task_xstate", xstate_size,
  58. __alignof__(union thread_xstate),
  59. SLAB_PANIC | SLAB_NOTRACK, NULL);
  60. }
  61. /*
  62. * Free current thread data structures etc..
  63. */
  64. void exit_thread(void)
  65. {
  66. struct task_struct *me = current;
  67. struct thread_struct *t = &me->thread;
  68. unsigned long *bp = t->io_bitmap_ptr;
  69. if (bp) {
  70. struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
  71. t->io_bitmap_ptr = NULL;
  72. clear_thread_flag(TIF_IO_BITMAP);
  73. /*
  74. * Careful, clear this in the TSS too:
  75. */
  76. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  77. t->io_bitmap_max = 0;
  78. put_cpu();
  79. kfree(bp);
  80. }
  81. }
  82. void flush_thread(void)
  83. {
  84. struct task_struct *tsk = current;
  85. #ifdef CONFIG_X86_64
  86. if (test_tsk_thread_flag(tsk, TIF_ABI_PENDING)) {
  87. clear_tsk_thread_flag(tsk, TIF_ABI_PENDING);
  88. if (test_tsk_thread_flag(tsk, TIF_IA32)) {
  89. clear_tsk_thread_flag(tsk, TIF_IA32);
  90. } else {
  91. set_tsk_thread_flag(tsk, TIF_IA32);
  92. current_thread_info()->status |= TS_COMPAT;
  93. }
  94. }
  95. #endif
  96. flush_ptrace_hw_breakpoint(tsk);
  97. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  98. /*
  99. * Forget coprocessor state..
  100. */
  101. tsk->fpu_counter = 0;
  102. clear_fpu(tsk);
  103. clear_used_math();
  104. }
  105. static void hard_disable_TSC(void)
  106. {
  107. write_cr4(read_cr4() | X86_CR4_TSD);
  108. }
  109. void disable_TSC(void)
  110. {
  111. preempt_disable();
  112. if (!test_and_set_thread_flag(TIF_NOTSC))
  113. /*
  114. * Must flip the CPU state synchronously with
  115. * TIF_NOTSC in the current running context.
  116. */
  117. hard_disable_TSC();
  118. preempt_enable();
  119. }
  120. static void hard_enable_TSC(void)
  121. {
  122. write_cr4(read_cr4() & ~X86_CR4_TSD);
  123. }
  124. static void enable_TSC(void)
  125. {
  126. preempt_disable();
  127. if (test_and_clear_thread_flag(TIF_NOTSC))
  128. /*
  129. * Must flip the CPU state synchronously with
  130. * TIF_NOTSC in the current running context.
  131. */
  132. hard_enable_TSC();
  133. preempt_enable();
  134. }
  135. int get_tsc_mode(unsigned long adr)
  136. {
  137. unsigned int val;
  138. if (test_thread_flag(TIF_NOTSC))
  139. val = PR_TSC_SIGSEGV;
  140. else
  141. val = PR_TSC_ENABLE;
  142. return put_user(val, (unsigned int __user *)adr);
  143. }
  144. int set_tsc_mode(unsigned int val)
  145. {
  146. if (val == PR_TSC_SIGSEGV)
  147. disable_TSC();
  148. else if (val == PR_TSC_ENABLE)
  149. enable_TSC();
  150. else
  151. return -EINVAL;
  152. return 0;
  153. }
  154. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  155. struct tss_struct *tss)
  156. {
  157. struct thread_struct *prev, *next;
  158. prev = &prev_p->thread;
  159. next = &next_p->thread;
  160. if (test_tsk_thread_flag(next_p, TIF_DS_AREA_MSR) ||
  161. test_tsk_thread_flag(prev_p, TIF_DS_AREA_MSR))
  162. ds_switch_to(prev_p, next_p);
  163. else if (next->debugctlmsr != prev->debugctlmsr)
  164. update_debugctlmsr(next->debugctlmsr);
  165. if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
  166. test_tsk_thread_flag(next_p, TIF_NOTSC)) {
  167. /* prev and next are different */
  168. if (test_tsk_thread_flag(next_p, TIF_NOTSC))
  169. hard_disable_TSC();
  170. else
  171. hard_enable_TSC();
  172. }
  173. if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
  174. /*
  175. * Copy the relevant range of the IO bitmap.
  176. * Normally this is 128 bytes or less:
  177. */
  178. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  179. max(prev->io_bitmap_max, next->io_bitmap_max));
  180. } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
  181. /*
  182. * Clear any possible leftover bits:
  183. */
  184. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  185. }
  186. propagate_user_return_notify(prev_p, next_p);
  187. }
  188. int sys_fork(struct pt_regs *regs)
  189. {
  190. return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
  191. }
  192. /*
  193. * This is trivial, and on the face of it looks like it
  194. * could equally well be done in user mode.
  195. *
  196. * Not so, for quite unobvious reasons - register pressure.
  197. * In user mode vfork() cannot have a stack frame, and if
  198. * done by calling the "clone()" system call directly, you
  199. * do not have enough call-clobbered registers to hold all
  200. * the information you need.
  201. */
  202. int sys_vfork(struct pt_regs *regs)
  203. {
  204. return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
  205. NULL, NULL);
  206. }
  207. /*
  208. * sys_execve() executes a new program.
  209. */
  210. long sys_execve(char __user *name, char __user * __user *argv,
  211. char __user * __user *envp, struct pt_regs *regs)
  212. {
  213. long error;
  214. char *filename;
  215. filename = getname(name);
  216. error = PTR_ERR(filename);
  217. if (IS_ERR(filename))
  218. return error;
  219. error = do_execve(filename, argv, envp, regs);
  220. #ifdef CONFIG_X86_32
  221. if (error == 0) {
  222. /* Make sure we don't return using sysenter.. */
  223. set_thread_flag(TIF_IRET);
  224. }
  225. #endif
  226. putname(filename);
  227. return error;
  228. }
  229. /*
  230. * Idle related variables and functions
  231. */
  232. unsigned long boot_option_idle_override = 0;
  233. EXPORT_SYMBOL(boot_option_idle_override);
  234. /*
  235. * Powermanagement idle function, if any..
  236. */
  237. void (*pm_idle)(void);
  238. EXPORT_SYMBOL(pm_idle);
  239. #ifdef CONFIG_X86_32
  240. /*
  241. * This halt magic was a workaround for ancient floppy DMA
  242. * wreckage. It should be safe to remove.
  243. */
  244. static int hlt_counter;
  245. void disable_hlt(void)
  246. {
  247. hlt_counter++;
  248. }
  249. EXPORT_SYMBOL(disable_hlt);
  250. void enable_hlt(void)
  251. {
  252. hlt_counter--;
  253. }
  254. EXPORT_SYMBOL(enable_hlt);
  255. static inline int hlt_use_halt(void)
  256. {
  257. return (!hlt_counter && boot_cpu_data.hlt_works_ok);
  258. }
  259. #else
  260. static inline int hlt_use_halt(void)
  261. {
  262. return 1;
  263. }
  264. #endif
  265. /*
  266. * We use this if we don't have any better
  267. * idle routine..
  268. */
  269. void default_idle(void)
  270. {
  271. if (hlt_use_halt()) {
  272. trace_power_start(POWER_CSTATE, 1);
  273. current_thread_info()->status &= ~TS_POLLING;
  274. /*
  275. * TS_POLLING-cleared state must be visible before we
  276. * test NEED_RESCHED:
  277. */
  278. smp_mb();
  279. if (!need_resched())
  280. safe_halt(); /* enables interrupts racelessly */
  281. else
  282. local_irq_enable();
  283. current_thread_info()->status |= TS_POLLING;
  284. } else {
  285. local_irq_enable();
  286. /* loop is done by the caller */
  287. cpu_relax();
  288. }
  289. }
  290. #ifdef CONFIG_APM_MODULE
  291. EXPORT_SYMBOL(default_idle);
  292. #endif
  293. void stop_this_cpu(void *dummy)
  294. {
  295. local_irq_disable();
  296. /*
  297. * Remove this CPU:
  298. */
  299. set_cpu_online(smp_processor_id(), false);
  300. disable_local_APIC();
  301. for (;;) {
  302. if (hlt_works(smp_processor_id()))
  303. halt();
  304. }
  305. }
  306. static void do_nothing(void *unused)
  307. {
  308. }
  309. /*
  310. * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
  311. * pm_idle and update to new pm_idle value. Required while changing pm_idle
  312. * handler on SMP systems.
  313. *
  314. * Caller must have changed pm_idle to the new value before the call. Old
  315. * pm_idle value will not be used by any CPU after the return of this function.
  316. */
  317. void cpu_idle_wait(void)
  318. {
  319. smp_mb();
  320. /* kick all the CPUs so that they exit out of pm_idle */
  321. smp_call_function(do_nothing, NULL, 1);
  322. }
  323. EXPORT_SYMBOL_GPL(cpu_idle_wait);
  324. /*
  325. * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
  326. * which can obviate IPI to trigger checking of need_resched.
  327. * We execute MONITOR against need_resched and enter optimized wait state
  328. * through MWAIT. Whenever someone changes need_resched, we would be woken
  329. * up from MWAIT (without an IPI).
  330. *
  331. * New with Core Duo processors, MWAIT can take some hints based on CPU
  332. * capability.
  333. */
  334. void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
  335. {
  336. trace_power_start(POWER_CSTATE, (ax>>4)+1);
  337. if (!need_resched()) {
  338. if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
  339. clflush((void *)&current_thread_info()->flags);
  340. __monitor((void *)&current_thread_info()->flags, 0, 0);
  341. smp_mb();
  342. if (!need_resched())
  343. __mwait(ax, cx);
  344. }
  345. }
  346. /* Default MONITOR/MWAIT with no hints, used for default C1 state */
  347. static void mwait_idle(void)
  348. {
  349. if (!need_resched()) {
  350. trace_power_start(POWER_CSTATE, 1);
  351. if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
  352. clflush((void *)&current_thread_info()->flags);
  353. __monitor((void *)&current_thread_info()->flags, 0, 0);
  354. smp_mb();
  355. if (!need_resched())
  356. __sti_mwait(0, 0);
  357. else
  358. local_irq_enable();
  359. } else
  360. local_irq_enable();
  361. }
  362. /*
  363. * On SMP it's slightly faster (but much more power-consuming!)
  364. * to poll the ->work.need_resched flag instead of waiting for the
  365. * cross-CPU IPI to arrive. Use this option with caution.
  366. */
  367. static void poll_idle(void)
  368. {
  369. trace_power_start(POWER_CSTATE, 0);
  370. local_irq_enable();
  371. while (!need_resched())
  372. cpu_relax();
  373. trace_power_end(0);
  374. }
  375. /*
  376. * mwait selection logic:
  377. *
  378. * It depends on the CPU. For AMD CPUs that support MWAIT this is
  379. * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
  380. * then depend on a clock divisor and current Pstate of the core. If
  381. * all cores of a processor are in halt state (C1) the processor can
  382. * enter the C1E (C1 enhanced) state. If mwait is used this will never
  383. * happen.
  384. *
  385. * idle=mwait overrides this decision and forces the usage of mwait.
  386. */
  387. static int __cpuinitdata force_mwait;
  388. #define MWAIT_INFO 0x05
  389. #define MWAIT_ECX_EXTENDED_INFO 0x01
  390. #define MWAIT_EDX_C1 0xf0
  391. static int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
  392. {
  393. u32 eax, ebx, ecx, edx;
  394. if (force_mwait)
  395. return 1;
  396. if (c->cpuid_level < MWAIT_INFO)
  397. return 0;
  398. cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
  399. /* Check, whether EDX has extended info about MWAIT */
  400. if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
  401. return 1;
  402. /*
  403. * edx enumeratios MONITOR/MWAIT extensions. Check, whether
  404. * C1 supports MWAIT
  405. */
  406. return (edx & MWAIT_EDX_C1);
  407. }
  408. /*
  409. * Check for AMD CPUs, which have potentially C1E support
  410. */
  411. static int __cpuinit check_c1e_idle(const struct cpuinfo_x86 *c)
  412. {
  413. if (c->x86_vendor != X86_VENDOR_AMD)
  414. return 0;
  415. if (c->x86 < 0x0F)
  416. return 0;
  417. /* Family 0x0f models < rev F do not have C1E */
  418. if (c->x86 == 0x0f && c->x86_model < 0x40)
  419. return 0;
  420. return 1;
  421. }
  422. static cpumask_var_t c1e_mask;
  423. static int c1e_detected;
  424. void c1e_remove_cpu(int cpu)
  425. {
  426. if (c1e_mask != NULL)
  427. cpumask_clear_cpu(cpu, c1e_mask);
  428. }
  429. /*
  430. * C1E aware idle routine. We check for C1E active in the interrupt
  431. * pending message MSR. If we detect C1E, then we handle it the same
  432. * way as C3 power states (local apic timer and TSC stop)
  433. */
  434. static void c1e_idle(void)
  435. {
  436. if (need_resched())
  437. return;
  438. if (!c1e_detected) {
  439. u32 lo, hi;
  440. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  441. if (lo & K8_INTP_C1E_ACTIVE_MASK) {
  442. c1e_detected = 1;
  443. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  444. mark_tsc_unstable("TSC halt in AMD C1E");
  445. printk(KERN_INFO "System has AMD C1E enabled\n");
  446. set_cpu_cap(&boot_cpu_data, X86_FEATURE_AMDC1E);
  447. }
  448. }
  449. if (c1e_detected) {
  450. int cpu = smp_processor_id();
  451. if (!cpumask_test_cpu(cpu, c1e_mask)) {
  452. cpumask_set_cpu(cpu, c1e_mask);
  453. /*
  454. * Force broadcast so ACPI can not interfere.
  455. */
  456. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
  457. &cpu);
  458. printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
  459. cpu);
  460. }
  461. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  462. default_idle();
  463. /*
  464. * The switch back from broadcast mode needs to be
  465. * called with interrupts disabled.
  466. */
  467. local_irq_disable();
  468. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  469. local_irq_enable();
  470. } else
  471. default_idle();
  472. }
  473. void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
  474. {
  475. #ifdef CONFIG_SMP
  476. if (pm_idle == poll_idle && smp_num_siblings > 1) {
  477. printk(KERN_WARNING "WARNING: polling idle and HT enabled,"
  478. " performance may degrade.\n");
  479. }
  480. #endif
  481. if (pm_idle)
  482. return;
  483. if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
  484. /*
  485. * One CPU supports mwait => All CPUs supports mwait
  486. */
  487. printk(KERN_INFO "using mwait in idle threads.\n");
  488. pm_idle = mwait_idle;
  489. } else if (check_c1e_idle(c)) {
  490. printk(KERN_INFO "using C1E aware idle routine\n");
  491. pm_idle = c1e_idle;
  492. } else
  493. pm_idle = default_idle;
  494. }
  495. void __init init_c1e_mask(void)
  496. {
  497. /* If we're using c1e_idle, we need to allocate c1e_mask. */
  498. if (pm_idle == c1e_idle)
  499. zalloc_cpumask_var(&c1e_mask, GFP_KERNEL);
  500. }
  501. static int __init idle_setup(char *str)
  502. {
  503. if (!str)
  504. return -EINVAL;
  505. if (!strcmp(str, "poll")) {
  506. printk("using polling idle threads.\n");
  507. pm_idle = poll_idle;
  508. } else if (!strcmp(str, "mwait"))
  509. force_mwait = 1;
  510. else if (!strcmp(str, "halt")) {
  511. /*
  512. * When the boot option of idle=halt is added, halt is
  513. * forced to be used for CPU idle. In such case CPU C2/C3
  514. * won't be used again.
  515. * To continue to load the CPU idle driver, don't touch
  516. * the boot_option_idle_override.
  517. */
  518. pm_idle = default_idle;
  519. idle_halt = 1;
  520. return 0;
  521. } else if (!strcmp(str, "nomwait")) {
  522. /*
  523. * If the boot option of "idle=nomwait" is added,
  524. * it means that mwait will be disabled for CPU C2/C3
  525. * states. In such case it won't touch the variable
  526. * of boot_option_idle_override.
  527. */
  528. idle_nomwait = 1;
  529. return 0;
  530. } else
  531. return -1;
  532. boot_option_idle_override = 1;
  533. return 0;
  534. }
  535. early_param("idle", idle_setup);
  536. unsigned long arch_align_stack(unsigned long sp)
  537. {
  538. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  539. sp -= get_random_int() % 8192;
  540. return sp & ~0xf;
  541. }
  542. unsigned long arch_randomize_brk(struct mm_struct *mm)
  543. {
  544. unsigned long range_end = mm->brk + 0x02000000;
  545. return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
  546. }