wm8994.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. struct fll_config {
  38. int src;
  39. int in;
  40. int out;
  41. };
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static int wm8994_drc_base[] = {
  45. WM8994_AIF1_DRC1_1,
  46. WM8994_AIF1_DRC2_1,
  47. WM8994_AIF2_DRC_1,
  48. };
  49. static int wm8994_retune_mobile_base[] = {
  50. WM8994_AIF1_DAC1_EQ_GAINS_1,
  51. WM8994_AIF1_DAC2_EQ_GAINS_1,
  52. WM8994_AIF2_EQ_GAINS_1,
  53. };
  54. struct wm8994_micdet {
  55. struct snd_soc_jack *jack;
  56. int det;
  57. int shrt;
  58. };
  59. /* codec private data */
  60. struct wm8994_priv {
  61. struct wm_hubs_data hubs;
  62. enum snd_soc_control_type control_type;
  63. void *control_data;
  64. struct snd_soc_codec *codec;
  65. int sysclk[2];
  66. int sysclk_rate[2];
  67. int mclk[2];
  68. int aifclk[2];
  69. struct fll_config fll[2], fll_suspend[2];
  70. int dac_rates[2];
  71. int lrclk_shared[2];
  72. int mbc_ena[3];
  73. /* Platform dependant DRC configuration */
  74. const char **drc_texts;
  75. int drc_cfg[WM8994_NUM_DRC];
  76. struct soc_enum drc_enum;
  77. /* Platform dependant ReTune mobile configuration */
  78. int num_retune_mobile_texts;
  79. const char **retune_mobile_texts;
  80. int retune_mobile_cfg[WM8994_NUM_EQ];
  81. struct soc_enum retune_mobile_enum;
  82. /* Platform dependant MBC configuration */
  83. int mbc_cfg;
  84. const char **mbc_texts;
  85. struct soc_enum mbc_enum;
  86. struct wm8994_micdet micdet[2];
  87. wm8958_micdet_cb jack_cb;
  88. void *jack_cb_data;
  89. bool jack_is_mic;
  90. bool jack_is_video;
  91. int revision;
  92. struct wm8994_pdata *pdata;
  93. unsigned int aif1clk_enable:1;
  94. unsigned int aif2clk_enable:1;
  95. };
  96. static int wm8994_readable(unsigned int reg)
  97. {
  98. switch (reg) {
  99. case WM8994_GPIO_1:
  100. case WM8994_GPIO_2:
  101. case WM8994_GPIO_3:
  102. case WM8994_GPIO_4:
  103. case WM8994_GPIO_5:
  104. case WM8994_GPIO_6:
  105. case WM8994_GPIO_7:
  106. case WM8994_GPIO_8:
  107. case WM8994_GPIO_9:
  108. case WM8994_GPIO_10:
  109. case WM8994_GPIO_11:
  110. case WM8994_INTERRUPT_STATUS_1:
  111. case WM8994_INTERRUPT_STATUS_2:
  112. case WM8994_INTERRUPT_RAW_STATUS_2:
  113. return 1;
  114. default:
  115. break;
  116. }
  117. if (reg >= WM8994_CACHE_SIZE)
  118. return 0;
  119. return wm8994_access_masks[reg].readable != 0;
  120. }
  121. static int wm8994_volatile(unsigned int reg)
  122. {
  123. if (reg >= WM8994_CACHE_SIZE)
  124. return 1;
  125. switch (reg) {
  126. case WM8994_SOFTWARE_RESET:
  127. case WM8994_CHIP_REVISION:
  128. case WM8994_DC_SERVO_1:
  129. case WM8994_DC_SERVO_READBACK:
  130. case WM8994_RATE_STATUS:
  131. case WM8994_LDO_1:
  132. case WM8994_LDO_2:
  133. case WM8958_DSP2_EXECCONTROL:
  134. case WM8958_MIC_DETECT_3:
  135. return 1;
  136. default:
  137. return 0;
  138. }
  139. }
  140. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  141. unsigned int value)
  142. {
  143. int ret;
  144. BUG_ON(reg > WM8994_MAX_REGISTER);
  145. if (!wm8994_volatile(reg)) {
  146. ret = snd_soc_cache_write(codec, reg, value);
  147. if (ret != 0)
  148. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  149. reg, ret);
  150. }
  151. return wm8994_reg_write(codec->control_data, reg, value);
  152. }
  153. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  154. unsigned int reg)
  155. {
  156. unsigned int val;
  157. int ret;
  158. BUG_ON(reg > WM8994_MAX_REGISTER);
  159. if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
  160. reg < codec->driver->reg_cache_size) {
  161. ret = snd_soc_cache_read(codec, reg, &val);
  162. if (ret >= 0)
  163. return val;
  164. else
  165. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  166. reg, ret);
  167. }
  168. return wm8994_reg_read(codec->control_data, reg);
  169. }
  170. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  171. {
  172. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  173. int rate;
  174. int reg1 = 0;
  175. int offset;
  176. if (aif)
  177. offset = 4;
  178. else
  179. offset = 0;
  180. switch (wm8994->sysclk[aif]) {
  181. case WM8994_SYSCLK_MCLK1:
  182. rate = wm8994->mclk[0];
  183. break;
  184. case WM8994_SYSCLK_MCLK2:
  185. reg1 |= 0x8;
  186. rate = wm8994->mclk[1];
  187. break;
  188. case WM8994_SYSCLK_FLL1:
  189. reg1 |= 0x10;
  190. rate = wm8994->fll[0].out;
  191. break;
  192. case WM8994_SYSCLK_FLL2:
  193. reg1 |= 0x18;
  194. rate = wm8994->fll[1].out;
  195. break;
  196. default:
  197. return -EINVAL;
  198. }
  199. if (rate >= 13500000) {
  200. rate /= 2;
  201. reg1 |= WM8994_AIF1CLK_DIV;
  202. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  203. aif + 1, rate);
  204. }
  205. if (rate && rate < 3000000)
  206. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  207. aif + 1, rate);
  208. wm8994->aifclk[aif] = rate;
  209. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  210. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  211. reg1);
  212. return 0;
  213. }
  214. static int configure_clock(struct snd_soc_codec *codec)
  215. {
  216. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  217. int old, new;
  218. /* Bring up the AIF clocks first */
  219. configure_aif_clock(codec, 0);
  220. configure_aif_clock(codec, 1);
  221. /* Then switch CLK_SYS over to the higher of them; a change
  222. * can only happen as a result of a clocking change which can
  223. * only be made outside of DAPM so we can safely redo the
  224. * clocking.
  225. */
  226. /* If they're equal it doesn't matter which is used */
  227. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  228. return 0;
  229. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  230. new = WM8994_SYSCLK_SRC;
  231. else
  232. new = 0;
  233. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  234. /* If there's no change then we're done. */
  235. if (old == new)
  236. return 0;
  237. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  238. snd_soc_dapm_sync(&codec->dapm);
  239. return 0;
  240. }
  241. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  242. struct snd_soc_dapm_widget *sink)
  243. {
  244. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  245. const char *clk;
  246. /* Check what we're currently using for CLK_SYS */
  247. if (reg & WM8994_SYSCLK_SRC)
  248. clk = "AIF2CLK";
  249. else
  250. clk = "AIF1CLK";
  251. return strcmp(source->name, clk) == 0;
  252. }
  253. static const char *sidetone_hpf_text[] = {
  254. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  255. };
  256. static const struct soc_enum sidetone_hpf =
  257. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  258. static const char *adc_hpf_text[] = {
  259. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  260. };
  261. static const struct soc_enum aif1adc1_hpf =
  262. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  263. static const struct soc_enum aif1adc2_hpf =
  264. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  265. static const struct soc_enum aif2adc_hpf =
  266. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  267. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  268. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  269. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  270. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  271. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  272. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  273. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  274. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  275. .put = wm8994_put_drc_sw, \
  276. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  277. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  278. struct snd_ctl_elem_value *ucontrol)
  279. {
  280. struct soc_mixer_control *mc =
  281. (struct soc_mixer_control *)kcontrol->private_value;
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. int mask, ret;
  284. /* Can't enable both ADC and DAC paths simultaneously */
  285. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  286. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  287. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  288. else
  289. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  290. ret = snd_soc_read(codec, mc->reg);
  291. if (ret < 0)
  292. return ret;
  293. if (ret & mask)
  294. return -EINVAL;
  295. return snd_soc_put_volsw(kcontrol, ucontrol);
  296. }
  297. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  298. {
  299. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  300. struct wm8994_pdata *pdata = wm8994->pdata;
  301. int base = wm8994_drc_base[drc];
  302. int cfg = wm8994->drc_cfg[drc];
  303. int save, i;
  304. /* Save any enables; the configuration should clear them. */
  305. save = snd_soc_read(codec, base);
  306. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  307. WM8994_AIF1ADC1R_DRC_ENA;
  308. for (i = 0; i < WM8994_DRC_REGS; i++)
  309. snd_soc_update_bits(codec, base + i, 0xffff,
  310. pdata->drc_cfgs[cfg].regs[i]);
  311. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  312. WM8994_AIF1ADC1L_DRC_ENA |
  313. WM8994_AIF1ADC1R_DRC_ENA, save);
  314. }
  315. /* Icky as hell but saves code duplication */
  316. static int wm8994_get_drc(const char *name)
  317. {
  318. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  319. return 0;
  320. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  321. return 1;
  322. if (strcmp(name, "AIF2DRC Mode") == 0)
  323. return 2;
  324. return -EINVAL;
  325. }
  326. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  327. struct snd_ctl_elem_value *ucontrol)
  328. {
  329. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  330. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  331. struct wm8994_pdata *pdata = wm8994->pdata;
  332. int drc = wm8994_get_drc(kcontrol->id.name);
  333. int value = ucontrol->value.integer.value[0];
  334. if (drc < 0)
  335. return drc;
  336. if (value >= pdata->num_drc_cfgs)
  337. return -EINVAL;
  338. wm8994->drc_cfg[drc] = value;
  339. wm8994_set_drc(codec, drc);
  340. return 0;
  341. }
  342. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  343. struct snd_ctl_elem_value *ucontrol)
  344. {
  345. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  346. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  347. int drc = wm8994_get_drc(kcontrol->id.name);
  348. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  349. return 0;
  350. }
  351. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  352. {
  353. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  354. struct wm8994_pdata *pdata = wm8994->pdata;
  355. int base = wm8994_retune_mobile_base[block];
  356. int iface, best, best_val, save, i, cfg;
  357. if (!pdata || !wm8994->num_retune_mobile_texts)
  358. return;
  359. switch (block) {
  360. case 0:
  361. case 1:
  362. iface = 0;
  363. break;
  364. case 2:
  365. iface = 1;
  366. break;
  367. default:
  368. return;
  369. }
  370. /* Find the version of the currently selected configuration
  371. * with the nearest sample rate. */
  372. cfg = wm8994->retune_mobile_cfg[block];
  373. best = 0;
  374. best_val = INT_MAX;
  375. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  376. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  377. wm8994->retune_mobile_texts[cfg]) == 0 &&
  378. abs(pdata->retune_mobile_cfgs[i].rate
  379. - wm8994->dac_rates[iface]) < best_val) {
  380. best = i;
  381. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  382. - wm8994->dac_rates[iface]);
  383. }
  384. }
  385. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  386. block,
  387. pdata->retune_mobile_cfgs[best].name,
  388. pdata->retune_mobile_cfgs[best].rate,
  389. wm8994->dac_rates[iface]);
  390. /* The EQ will be disabled while reconfiguring it, remember the
  391. * current configuration.
  392. */
  393. save = snd_soc_read(codec, base);
  394. save &= WM8994_AIF1DAC1_EQ_ENA;
  395. for (i = 0; i < WM8994_EQ_REGS; i++)
  396. snd_soc_update_bits(codec, base + i, 0xffff,
  397. pdata->retune_mobile_cfgs[best].regs[i]);
  398. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  399. }
  400. /* Icky as hell but saves code duplication */
  401. static int wm8994_get_retune_mobile_block(const char *name)
  402. {
  403. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  404. return 0;
  405. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  406. return 1;
  407. if (strcmp(name, "AIF2 EQ Mode") == 0)
  408. return 2;
  409. return -EINVAL;
  410. }
  411. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  412. struct snd_ctl_elem_value *ucontrol)
  413. {
  414. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  415. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  416. struct wm8994_pdata *pdata = wm8994->pdata;
  417. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  418. int value = ucontrol->value.integer.value[0];
  419. if (block < 0)
  420. return block;
  421. if (value >= pdata->num_retune_mobile_cfgs)
  422. return -EINVAL;
  423. wm8994->retune_mobile_cfg[block] = value;
  424. wm8994_set_retune_mobile(codec, block);
  425. return 0;
  426. }
  427. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  428. struct snd_ctl_elem_value *ucontrol)
  429. {
  430. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  431. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  432. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  433. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  434. return 0;
  435. }
  436. static const char *aif_chan_src_text[] = {
  437. "Left", "Right"
  438. };
  439. static const struct soc_enum aif1adcl_src =
  440. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  441. static const struct soc_enum aif1adcr_src =
  442. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  443. static const struct soc_enum aif2adcl_src =
  444. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  445. static const struct soc_enum aif2adcr_src =
  446. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  447. static const struct soc_enum aif1dacl_src =
  448. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  449. static const struct soc_enum aif1dacr_src =
  450. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  451. static const struct soc_enum aif2dacl_src =
  452. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  453. static const struct soc_enum aif2dacr_src =
  454. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  455. static const char *osr_text[] = {
  456. "Low Power", "High Performance",
  457. };
  458. static const struct soc_enum dac_osr =
  459. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  460. static const struct soc_enum adc_osr =
  461. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  462. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  463. {
  464. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  465. struct wm8994_pdata *pdata = wm8994->pdata;
  466. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  467. int ena, reg, aif, i;
  468. switch (mbc) {
  469. case 0:
  470. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  471. aif = 0;
  472. break;
  473. case 1:
  474. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  475. aif = 0;
  476. break;
  477. case 2:
  478. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  479. aif = 1;
  480. break;
  481. default:
  482. BUG();
  483. return;
  484. }
  485. /* We can only enable the MBC if the AIF is enabled and we
  486. * want it to be enabled. */
  487. ena = pwr_reg && wm8994->mbc_ena[mbc];
  488. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  489. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  490. mbc, start, pwr_reg, reg);
  491. if (start && ena) {
  492. /* If the DSP is already running then noop */
  493. if (reg & WM8958_DSP2_ENA)
  494. return;
  495. /* Switch the clock over to the appropriate AIF */
  496. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  497. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  498. aif << WM8958_DSP2CLK_SRC_SHIFT |
  499. WM8958_DSP2CLK_ENA);
  500. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  501. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  502. /* If we've got user supplied MBC settings use them */
  503. if (pdata && pdata->num_mbc_cfgs) {
  504. struct wm8958_mbc_cfg *cfg
  505. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  506. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  507. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  508. cfg->coeff_regs[i]);
  509. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  510. snd_soc_write(codec,
  511. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  512. cfg->cutoff_regs[i]);
  513. }
  514. /* Run the DSP */
  515. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  516. WM8958_DSP2_RUNR);
  517. /* And we're off! */
  518. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  519. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  520. mbc << WM8958_MBC_SEL_SHIFT |
  521. WM8958_MBC_ENA);
  522. } else {
  523. /* If the DSP is already stopped then noop */
  524. if (!(reg & WM8958_DSP2_ENA))
  525. return;
  526. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  527. WM8958_MBC_ENA, 0);
  528. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  529. WM8958_DSP2_ENA, 0);
  530. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  531. WM8958_DSP2CLK_ENA, 0);
  532. }
  533. }
  534. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  535. struct snd_kcontrol *kcontrol, int event)
  536. {
  537. struct snd_soc_codec *codec = w->codec;
  538. int mbc;
  539. switch (w->shift) {
  540. case 13:
  541. case 12:
  542. mbc = 2;
  543. break;
  544. case 11:
  545. case 10:
  546. mbc = 1;
  547. break;
  548. case 9:
  549. case 8:
  550. mbc = 0;
  551. break;
  552. default:
  553. BUG();
  554. return -EINVAL;
  555. }
  556. switch (event) {
  557. case SND_SOC_DAPM_POST_PMU:
  558. wm8958_mbc_apply(codec, mbc, 1);
  559. break;
  560. case SND_SOC_DAPM_POST_PMD:
  561. wm8958_mbc_apply(codec, mbc, 0);
  562. break;
  563. }
  564. return 0;
  565. }
  566. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  567. struct snd_ctl_elem_value *ucontrol)
  568. {
  569. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  570. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  571. struct wm8994_pdata *pdata = wm8994->pdata;
  572. int value = ucontrol->value.integer.value[0];
  573. int reg;
  574. /* Don't allow on the fly reconfiguration */
  575. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  576. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  577. return -EBUSY;
  578. if (value >= pdata->num_mbc_cfgs)
  579. return -EINVAL;
  580. wm8994->mbc_cfg = value;
  581. return 0;
  582. }
  583. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  584. struct snd_ctl_elem_value *ucontrol)
  585. {
  586. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  587. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  588. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  589. return 0;
  590. }
  591. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  592. struct snd_ctl_elem_info *uinfo)
  593. {
  594. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  595. uinfo->count = 1;
  596. uinfo->value.integer.min = 0;
  597. uinfo->value.integer.max = 1;
  598. return 0;
  599. }
  600. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  601. struct snd_ctl_elem_value *ucontrol)
  602. {
  603. int mbc = kcontrol->private_value;
  604. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  606. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  607. return 0;
  608. }
  609. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  610. struct snd_ctl_elem_value *ucontrol)
  611. {
  612. int mbc = kcontrol->private_value;
  613. int i;
  614. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  615. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  616. if (ucontrol->value.integer.value[0] > 1)
  617. return -EINVAL;
  618. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  619. if (mbc != i && wm8994->mbc_ena[i]) {
  620. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  621. return -EBUSY;
  622. }
  623. }
  624. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  625. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  626. return 0;
  627. }
  628. #define WM8958_MBC_SWITCH(xname, xval) {\
  629. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  630. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  631. .info = wm8958_mbc_info, \
  632. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  633. .private_value = xval }
  634. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  635. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  636. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  637. 1, 119, 0, digital_tlv),
  638. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  639. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  640. 1, 119, 0, digital_tlv),
  641. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  642. WM8994_AIF2_ADC_RIGHT_VOLUME,
  643. 1, 119, 0, digital_tlv),
  644. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  645. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  646. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  647. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  648. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  649. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  650. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  651. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  652. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  653. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  654. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  655. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  656. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  657. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  658. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  659. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  660. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  661. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  662. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  663. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  664. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  665. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  666. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  667. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  668. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  669. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  670. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  671. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  672. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  673. 5, 12, 0, st_tlv),
  674. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  675. 0, 12, 0, st_tlv),
  676. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  677. 5, 12, 0, st_tlv),
  678. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  679. 0, 12, 0, st_tlv),
  680. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  681. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  682. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  683. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  684. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  685. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  686. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  687. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  688. SOC_ENUM("ADC OSR", adc_osr),
  689. SOC_ENUM("DAC OSR", dac_osr),
  690. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  691. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  692. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  693. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  694. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  695. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  696. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  697. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  698. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  699. 6, 1, 1, wm_hubs_spkmix_tlv),
  700. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  701. 2, 1, 1, wm_hubs_spkmix_tlv),
  702. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  703. 6, 1, 1, wm_hubs_spkmix_tlv),
  704. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  705. 2, 1, 1, wm_hubs_spkmix_tlv),
  706. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  707. 10, 15, 0, wm8994_3d_tlv),
  708. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  709. 8, 1, 0),
  710. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  711. 10, 15, 0, wm8994_3d_tlv),
  712. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  713. 8, 1, 0),
  714. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  715. 10, 15, 0, wm8994_3d_tlv),
  716. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  717. 8, 1, 0),
  718. };
  719. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  720. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  721. eq_tlv),
  722. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  723. eq_tlv),
  724. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  725. eq_tlv),
  726. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  727. eq_tlv),
  728. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  729. eq_tlv),
  730. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  731. eq_tlv),
  732. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  733. eq_tlv),
  734. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  735. eq_tlv),
  736. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  737. eq_tlv),
  738. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  739. eq_tlv),
  740. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  741. eq_tlv),
  742. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  743. eq_tlv),
  744. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  745. eq_tlv),
  746. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  747. eq_tlv),
  748. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  749. eq_tlv),
  750. };
  751. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  752. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  753. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  754. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  755. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  756. };
  757. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  758. struct snd_kcontrol *kcontrol, int event)
  759. {
  760. struct snd_soc_codec *codec = w->codec;
  761. switch (event) {
  762. case SND_SOC_DAPM_PRE_PMU:
  763. return configure_clock(codec);
  764. case SND_SOC_DAPM_POST_PMD:
  765. configure_clock(codec);
  766. break;
  767. }
  768. return 0;
  769. }
  770. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  771. {
  772. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  773. int enable = 1;
  774. int source = 0; /* GCC flow analysis can't track enable */
  775. int reg, reg_r;
  776. /* Only support direct DAC->headphone paths */
  777. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  778. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  779. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  780. enable = 0;
  781. }
  782. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  783. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  784. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  785. enable = 0;
  786. }
  787. /* We also need the same setting for L/R and only one path */
  788. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  789. switch (reg) {
  790. case WM8994_AIF2DACL_TO_DAC1L:
  791. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  792. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  793. break;
  794. case WM8994_AIF1DAC2L_TO_DAC1L:
  795. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  796. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  797. break;
  798. case WM8994_AIF1DAC1L_TO_DAC1L:
  799. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  800. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  801. break;
  802. default:
  803. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  804. enable = 0;
  805. break;
  806. }
  807. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  808. if (reg_r != reg) {
  809. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  810. enable = 0;
  811. }
  812. if (enable) {
  813. dev_dbg(codec->dev, "Class W enabled\n");
  814. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  815. WM8994_CP_DYN_PWR |
  816. WM8994_CP_DYN_SRC_SEL_MASK,
  817. source | WM8994_CP_DYN_PWR);
  818. wm8994->hubs.class_w = true;
  819. } else {
  820. dev_dbg(codec->dev, "Class W disabled\n");
  821. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  822. WM8994_CP_DYN_PWR, 0);
  823. wm8994->hubs.class_w = false;
  824. }
  825. }
  826. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  827. struct snd_kcontrol *kcontrol, int event)
  828. {
  829. struct snd_soc_codec *codec = w->codec;
  830. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  831. switch (event) {
  832. case SND_SOC_DAPM_PRE_PMU:
  833. if (wm8994->aif1clk_enable)
  834. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  835. WM8994_AIF1CLK_ENA_MASK,
  836. WM8994_AIF1CLK_ENA);
  837. if (wm8994->aif2clk_enable)
  838. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  839. WM8994_AIF2CLK_ENA_MASK,
  840. WM8994_AIF2CLK_ENA);
  841. break;
  842. }
  843. return 0;
  844. }
  845. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  846. struct snd_kcontrol *kcontrol, int event)
  847. {
  848. struct snd_soc_codec *codec = w->codec;
  849. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  850. switch (event) {
  851. case SND_SOC_DAPM_POST_PMD:
  852. if (wm8994->aif1clk_enable) {
  853. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  854. WM8994_AIF1CLK_ENA_MASK, 0);
  855. wm8994->aif1clk_enable = 0;
  856. }
  857. if (wm8994->aif2clk_enable) {
  858. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  859. WM8994_AIF2CLK_ENA_MASK, 0);
  860. wm8994->aif2clk_enable = 0;
  861. }
  862. break;
  863. }
  864. return 0;
  865. }
  866. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  867. struct snd_kcontrol *kcontrol, int event)
  868. {
  869. struct snd_soc_codec *codec = w->codec;
  870. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  871. switch (event) {
  872. case SND_SOC_DAPM_PRE_PMU:
  873. wm8994->aif1clk_enable = 1;
  874. break;
  875. }
  876. return 0;
  877. }
  878. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  879. struct snd_kcontrol *kcontrol, int event)
  880. {
  881. struct snd_soc_codec *codec = w->codec;
  882. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  883. switch (event) {
  884. case SND_SOC_DAPM_PRE_PMU:
  885. wm8994->aif2clk_enable = 1;
  886. break;
  887. }
  888. return 0;
  889. }
  890. static int dac_ev(struct snd_soc_dapm_widget *w,
  891. struct snd_kcontrol *kcontrol, int event)
  892. {
  893. struct snd_soc_codec *codec = w->codec;
  894. unsigned int mask = 1 << w->shift;
  895. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  896. mask, mask);
  897. return 0;
  898. }
  899. static const char *hp_mux_text[] = {
  900. "Mixer",
  901. "DAC",
  902. };
  903. #define WM8994_HP_ENUM(xname, xenum) \
  904. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  905. .info = snd_soc_info_enum_double, \
  906. .get = snd_soc_dapm_get_enum_double, \
  907. .put = wm8994_put_hp_enum, \
  908. .private_value = (unsigned long)&xenum }
  909. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  910. struct snd_ctl_elem_value *ucontrol)
  911. {
  912. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  913. struct snd_soc_codec *codec = w->codec;
  914. int ret;
  915. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  916. wm8994_update_class_w(codec);
  917. return ret;
  918. }
  919. static const struct soc_enum hpl_enum =
  920. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  921. static const struct snd_kcontrol_new hpl_mux =
  922. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  923. static const struct soc_enum hpr_enum =
  924. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  925. static const struct snd_kcontrol_new hpr_mux =
  926. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  927. static const char *adc_mux_text[] = {
  928. "ADC",
  929. "DMIC",
  930. };
  931. static const struct soc_enum adc_enum =
  932. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  933. static const struct snd_kcontrol_new adcl_mux =
  934. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  935. static const struct snd_kcontrol_new adcr_mux =
  936. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  937. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  938. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  939. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  940. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  941. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  942. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  943. };
  944. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  945. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  946. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  947. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  948. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  949. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  950. };
  951. /* Debugging; dump chip status after DAPM transitions */
  952. static int post_ev(struct snd_soc_dapm_widget *w,
  953. struct snd_kcontrol *kcontrol, int event)
  954. {
  955. struct snd_soc_codec *codec = w->codec;
  956. dev_dbg(codec->dev, "SRC status: %x\n",
  957. snd_soc_read(codec,
  958. WM8994_RATE_STATUS));
  959. return 0;
  960. }
  961. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  962. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  963. 1, 1, 0),
  964. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  965. 0, 1, 0),
  966. };
  967. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  968. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  969. 1, 1, 0),
  970. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  971. 0, 1, 0),
  972. };
  973. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  974. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  975. 1, 1, 0),
  976. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  977. 0, 1, 0),
  978. };
  979. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  980. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  981. 1, 1, 0),
  982. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  983. 0, 1, 0),
  984. };
  985. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  986. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  987. 5, 1, 0),
  988. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  989. 4, 1, 0),
  990. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  991. 2, 1, 0),
  992. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  993. 1, 1, 0),
  994. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  995. 0, 1, 0),
  996. };
  997. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  998. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  999. 5, 1, 0),
  1000. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1001. 4, 1, 0),
  1002. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1003. 2, 1, 0),
  1004. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1005. 1, 1, 0),
  1006. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1007. 0, 1, 0),
  1008. };
  1009. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1010. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1011. .info = snd_soc_info_volsw, \
  1012. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1013. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1014. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1015. struct snd_ctl_elem_value *ucontrol)
  1016. {
  1017. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  1018. struct snd_soc_codec *codec = w->codec;
  1019. int ret;
  1020. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1021. wm8994_update_class_w(codec);
  1022. return ret;
  1023. }
  1024. static const struct snd_kcontrol_new dac1l_mix[] = {
  1025. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1026. 5, 1, 0),
  1027. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1028. 4, 1, 0),
  1029. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1030. 2, 1, 0),
  1031. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1032. 1, 1, 0),
  1033. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1034. 0, 1, 0),
  1035. };
  1036. static const struct snd_kcontrol_new dac1r_mix[] = {
  1037. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1038. 5, 1, 0),
  1039. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1040. 4, 1, 0),
  1041. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1042. 2, 1, 0),
  1043. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1044. 1, 1, 0),
  1045. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1046. 0, 1, 0),
  1047. };
  1048. static const char *sidetone_text[] = {
  1049. "ADC/DMIC1", "DMIC2",
  1050. };
  1051. static const struct soc_enum sidetone1_enum =
  1052. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1053. static const struct snd_kcontrol_new sidetone1_mux =
  1054. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1055. static const struct soc_enum sidetone2_enum =
  1056. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1057. static const struct snd_kcontrol_new sidetone2_mux =
  1058. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1059. static const char *aif1dac_text[] = {
  1060. "AIF1DACDAT", "AIF3DACDAT",
  1061. };
  1062. static const struct soc_enum aif1dac_enum =
  1063. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1064. static const struct snd_kcontrol_new aif1dac_mux =
  1065. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1066. static const char *aif2dac_text[] = {
  1067. "AIF2DACDAT", "AIF3DACDAT",
  1068. };
  1069. static const struct soc_enum aif2dac_enum =
  1070. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1071. static const struct snd_kcontrol_new aif2dac_mux =
  1072. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1073. static const char *aif2adc_text[] = {
  1074. "AIF2ADCDAT", "AIF3DACDAT",
  1075. };
  1076. static const struct soc_enum aif2adc_enum =
  1077. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1078. static const struct snd_kcontrol_new aif2adc_mux =
  1079. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1080. static const char *aif3adc_text[] = {
  1081. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1082. };
  1083. static const struct soc_enum wm8994_aif3adc_enum =
  1084. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1085. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1086. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1087. static const struct soc_enum wm8958_aif3adc_enum =
  1088. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1089. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1090. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1091. static const char *mono_pcm_out_text[] = {
  1092. "None", "AIF2ADCL", "AIF2ADCR",
  1093. };
  1094. static const struct soc_enum mono_pcm_out_enum =
  1095. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1096. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1097. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1098. static const char *aif2dac_src_text[] = {
  1099. "AIF2", "AIF3",
  1100. };
  1101. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1102. static const struct soc_enum aif2dacl_src_enum =
  1103. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1104. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1105. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1106. static const struct soc_enum aif2dacr_src_enum =
  1107. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1108. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1109. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1110. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1111. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1112. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1113. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1114. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1116. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1117. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1118. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1119. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1120. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1121. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1122. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1123. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1124. };
  1125. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1126. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1127. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
  1128. };
  1129. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1130. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1131. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1132. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1133. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1134. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1135. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1136. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1137. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1138. };
  1139. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1140. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1141. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1142. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1143. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1144. };
  1145. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1146. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1147. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1148. SND_SOC_DAPM_INPUT("Clock"),
  1149. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1150. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1151. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1152. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1153. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1154. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1155. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1156. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1157. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1158. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1159. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1160. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1161. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1162. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1163. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1164. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1165. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1166. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1167. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1168. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1169. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1170. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1171. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1172. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1173. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1174. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1175. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1176. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1177. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1178. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1179. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1180. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1181. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1182. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1183. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1184. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1185. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1186. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1187. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1188. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1189. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1190. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1191. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1192. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1193. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1194. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1195. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1196. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1197. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1198. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1199. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1200. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1201. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1202. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1203. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1204. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1205. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1206. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1207. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1208. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1209. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1210. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1211. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1212. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1213. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1214. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1215. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1216. /* Power is done with the muxes since the ADC power also controls the
  1217. * downsampling chain, the chip will automatically manage the analogue
  1218. * specific portions.
  1219. */
  1220. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1221. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1222. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1223. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1224. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1225. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1226. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1227. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1228. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1229. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1230. SND_SOC_DAPM_POST("Debug log", post_ev),
  1231. };
  1232. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1233. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1234. };
  1235. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1236. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1237. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1238. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1239. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1240. };
  1241. static const struct snd_soc_dapm_route intercon[] = {
  1242. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1243. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1244. { "DSP1CLK", NULL, "CLK_SYS" },
  1245. { "DSP2CLK", NULL, "CLK_SYS" },
  1246. { "DSPINTCLK", NULL, "CLK_SYS" },
  1247. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1248. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1249. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1250. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1251. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1252. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1253. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1254. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1255. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1256. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1257. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1258. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1259. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1260. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1261. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1262. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1263. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1264. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1265. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1266. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1267. { "AIF2ADCL", NULL, "AIF2CLK" },
  1268. { "AIF2ADCL", NULL, "DSP2CLK" },
  1269. { "AIF2ADCR", NULL, "AIF2CLK" },
  1270. { "AIF2ADCR", NULL, "DSP2CLK" },
  1271. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1272. { "AIF2DACL", NULL, "AIF2CLK" },
  1273. { "AIF2DACL", NULL, "DSP2CLK" },
  1274. { "AIF2DACR", NULL, "AIF2CLK" },
  1275. { "AIF2DACR", NULL, "DSP2CLK" },
  1276. { "AIF2DACR", NULL, "DSPINTCLK" },
  1277. { "DMIC1L", NULL, "DMIC1DAT" },
  1278. { "DMIC1L", NULL, "CLK_SYS" },
  1279. { "DMIC1R", NULL, "DMIC1DAT" },
  1280. { "DMIC1R", NULL, "CLK_SYS" },
  1281. { "DMIC2L", NULL, "DMIC2DAT" },
  1282. { "DMIC2L", NULL, "CLK_SYS" },
  1283. { "DMIC2R", NULL, "DMIC2DAT" },
  1284. { "DMIC2R", NULL, "CLK_SYS" },
  1285. { "ADCL", NULL, "AIF1CLK" },
  1286. { "ADCL", NULL, "DSP1CLK" },
  1287. { "ADCL", NULL, "DSPINTCLK" },
  1288. { "ADCR", NULL, "AIF1CLK" },
  1289. { "ADCR", NULL, "DSP1CLK" },
  1290. { "ADCR", NULL, "DSPINTCLK" },
  1291. { "ADCL Mux", "ADC", "ADCL" },
  1292. { "ADCL Mux", "DMIC", "DMIC1L" },
  1293. { "ADCR Mux", "ADC", "ADCR" },
  1294. { "ADCR Mux", "DMIC", "DMIC1R" },
  1295. { "DAC1L", NULL, "AIF1CLK" },
  1296. { "DAC1L", NULL, "DSP1CLK" },
  1297. { "DAC1L", NULL, "DSPINTCLK" },
  1298. { "DAC1R", NULL, "AIF1CLK" },
  1299. { "DAC1R", NULL, "DSP1CLK" },
  1300. { "DAC1R", NULL, "DSPINTCLK" },
  1301. { "DAC2L", NULL, "AIF2CLK" },
  1302. { "DAC2L", NULL, "DSP2CLK" },
  1303. { "DAC2L", NULL, "DSPINTCLK" },
  1304. { "DAC2R", NULL, "AIF2DACR" },
  1305. { "DAC2R", NULL, "AIF2CLK" },
  1306. { "DAC2R", NULL, "DSP2CLK" },
  1307. { "DAC2R", NULL, "DSPINTCLK" },
  1308. { "TOCLK", NULL, "CLK_SYS" },
  1309. /* AIF1 outputs */
  1310. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1311. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1312. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1313. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1314. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1315. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1316. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1317. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1318. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1319. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1320. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1321. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1322. /* Pin level routing for AIF3 */
  1323. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1324. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1325. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1326. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1327. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1328. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1329. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1330. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1331. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1332. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1333. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1334. /* DAC1 inputs */
  1335. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1336. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1337. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1338. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1339. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1340. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1341. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1342. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1343. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1344. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1345. /* DAC2/AIF2 outputs */
  1346. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1347. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1348. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1349. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1350. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1351. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1352. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1353. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1354. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1355. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1356. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1357. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1358. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1359. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1360. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1361. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1362. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1363. /* AIF3 output */
  1364. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1365. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1366. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1367. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1368. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1369. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1370. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1371. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1372. /* Sidetone */
  1373. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1374. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1375. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1376. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1377. /* Output stages */
  1378. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1379. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1380. { "SPKL", "DAC1 Switch", "DAC1L" },
  1381. { "SPKL", "DAC2 Switch", "DAC2L" },
  1382. { "SPKR", "DAC1 Switch", "DAC1R" },
  1383. { "SPKR", "DAC2 Switch", "DAC2R" },
  1384. { "Left Headphone Mux", "DAC", "DAC1L" },
  1385. { "Right Headphone Mux", "DAC", "DAC1R" },
  1386. };
  1387. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1388. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1389. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1390. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1391. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1392. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1393. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1394. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1395. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1396. };
  1397. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1398. { "DAC1L", NULL, "DAC1L Mixer" },
  1399. { "DAC1R", NULL, "DAC1R Mixer" },
  1400. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1401. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1402. };
  1403. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1404. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1405. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1406. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1407. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1408. };
  1409. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1410. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1411. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1412. };
  1413. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1414. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1415. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1416. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1417. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1418. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1419. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1420. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1421. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1422. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1423. };
  1424. /* The size in bits of the FLL divide multiplied by 10
  1425. * to allow rounding later */
  1426. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1427. struct fll_div {
  1428. u16 outdiv;
  1429. u16 n;
  1430. u16 k;
  1431. u16 clk_ref_div;
  1432. u16 fll_fratio;
  1433. };
  1434. static int wm8994_get_fll_config(struct fll_div *fll,
  1435. int freq_in, int freq_out)
  1436. {
  1437. u64 Kpart;
  1438. unsigned int K, Ndiv, Nmod;
  1439. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1440. /* Scale the input frequency down to <= 13.5MHz */
  1441. fll->clk_ref_div = 0;
  1442. while (freq_in > 13500000) {
  1443. fll->clk_ref_div++;
  1444. freq_in /= 2;
  1445. if (fll->clk_ref_div > 3)
  1446. return -EINVAL;
  1447. }
  1448. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1449. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1450. fll->outdiv = 3;
  1451. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1452. fll->outdiv++;
  1453. if (fll->outdiv > 63)
  1454. return -EINVAL;
  1455. }
  1456. freq_out *= fll->outdiv + 1;
  1457. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1458. if (freq_in > 1000000) {
  1459. fll->fll_fratio = 0;
  1460. } else if (freq_in > 256000) {
  1461. fll->fll_fratio = 1;
  1462. freq_in *= 2;
  1463. } else if (freq_in > 128000) {
  1464. fll->fll_fratio = 2;
  1465. freq_in *= 4;
  1466. } else if (freq_in > 64000) {
  1467. fll->fll_fratio = 3;
  1468. freq_in *= 8;
  1469. } else {
  1470. fll->fll_fratio = 4;
  1471. freq_in *= 16;
  1472. }
  1473. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1474. /* Now, calculate N.K */
  1475. Ndiv = freq_out / freq_in;
  1476. fll->n = Ndiv;
  1477. Nmod = freq_out % freq_in;
  1478. pr_debug("Nmod=%d\n", Nmod);
  1479. /* Calculate fractional part - scale up so we can round. */
  1480. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1481. do_div(Kpart, freq_in);
  1482. K = Kpart & 0xFFFFFFFF;
  1483. if ((K % 10) >= 5)
  1484. K += 5;
  1485. /* Move down to proper range now rounding is done */
  1486. fll->k = K / 10;
  1487. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1488. return 0;
  1489. }
  1490. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1491. unsigned int freq_in, unsigned int freq_out)
  1492. {
  1493. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1494. int reg_offset, ret;
  1495. struct fll_div fll;
  1496. u16 reg, aif1, aif2;
  1497. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1498. & WM8994_AIF1CLK_ENA;
  1499. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1500. & WM8994_AIF2CLK_ENA;
  1501. switch (id) {
  1502. case WM8994_FLL1:
  1503. reg_offset = 0;
  1504. id = 0;
  1505. break;
  1506. case WM8994_FLL2:
  1507. reg_offset = 0x20;
  1508. id = 1;
  1509. break;
  1510. default:
  1511. return -EINVAL;
  1512. }
  1513. switch (src) {
  1514. case 0:
  1515. /* Allow no source specification when stopping */
  1516. if (freq_out)
  1517. return -EINVAL;
  1518. src = wm8994->fll[id].src;
  1519. break;
  1520. case WM8994_FLL_SRC_MCLK1:
  1521. case WM8994_FLL_SRC_MCLK2:
  1522. case WM8994_FLL_SRC_LRCLK:
  1523. case WM8994_FLL_SRC_BCLK:
  1524. break;
  1525. default:
  1526. return -EINVAL;
  1527. }
  1528. /* Are we changing anything? */
  1529. if (wm8994->fll[id].src == src &&
  1530. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1531. return 0;
  1532. /* If we're stopping the FLL redo the old config - no
  1533. * registers will actually be written but we avoid GCC flow
  1534. * analysis bugs spewing warnings.
  1535. */
  1536. if (freq_out)
  1537. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1538. else
  1539. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1540. wm8994->fll[id].out);
  1541. if (ret < 0)
  1542. return ret;
  1543. /* Gate the AIF clocks while we reclock */
  1544. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1545. WM8994_AIF1CLK_ENA, 0);
  1546. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1547. WM8994_AIF2CLK_ENA, 0);
  1548. /* We always need to disable the FLL while reconfiguring */
  1549. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1550. WM8994_FLL1_ENA, 0);
  1551. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1552. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1553. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1554. WM8994_FLL1_OUTDIV_MASK |
  1555. WM8994_FLL1_FRATIO_MASK, reg);
  1556. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1557. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1558. WM8994_FLL1_N_MASK,
  1559. fll.n << WM8994_FLL1_N_SHIFT);
  1560. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1561. WM8994_FLL1_REFCLK_DIV_MASK |
  1562. WM8994_FLL1_REFCLK_SRC_MASK,
  1563. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1564. (src - 1));
  1565. /* Enable (with fractional mode if required) */
  1566. if (freq_out) {
  1567. if (fll.k)
  1568. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1569. else
  1570. reg = WM8994_FLL1_ENA;
  1571. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1572. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1573. reg);
  1574. }
  1575. wm8994->fll[id].in = freq_in;
  1576. wm8994->fll[id].out = freq_out;
  1577. wm8994->fll[id].src = src;
  1578. /* Enable any gated AIF clocks */
  1579. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1580. WM8994_AIF1CLK_ENA, aif1);
  1581. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1582. WM8994_AIF2CLK_ENA, aif2);
  1583. configure_clock(codec);
  1584. return 0;
  1585. }
  1586. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1587. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1588. unsigned int freq_in, unsigned int freq_out)
  1589. {
  1590. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1591. }
  1592. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1593. int clk_id, unsigned int freq, int dir)
  1594. {
  1595. struct snd_soc_codec *codec = dai->codec;
  1596. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1597. int i;
  1598. switch (dai->id) {
  1599. case 1:
  1600. case 2:
  1601. break;
  1602. default:
  1603. /* AIF3 shares clocking with AIF1/2 */
  1604. return -EINVAL;
  1605. }
  1606. switch (clk_id) {
  1607. case WM8994_SYSCLK_MCLK1:
  1608. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1609. wm8994->mclk[0] = freq;
  1610. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1611. dai->id, freq);
  1612. break;
  1613. case WM8994_SYSCLK_MCLK2:
  1614. /* TODO: Set GPIO AF */
  1615. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1616. wm8994->mclk[1] = freq;
  1617. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1618. dai->id, freq);
  1619. break;
  1620. case WM8994_SYSCLK_FLL1:
  1621. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1622. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1623. break;
  1624. case WM8994_SYSCLK_FLL2:
  1625. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1626. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1627. break;
  1628. case WM8994_SYSCLK_OPCLK:
  1629. /* Special case - a division (times 10) is given and
  1630. * no effect on main clocking.
  1631. */
  1632. if (freq) {
  1633. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1634. if (opclk_divs[i] == freq)
  1635. break;
  1636. if (i == ARRAY_SIZE(opclk_divs))
  1637. return -EINVAL;
  1638. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1639. WM8994_OPCLK_DIV_MASK, i);
  1640. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1641. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1642. } else {
  1643. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1644. WM8994_OPCLK_ENA, 0);
  1645. }
  1646. default:
  1647. return -EINVAL;
  1648. }
  1649. configure_clock(codec);
  1650. return 0;
  1651. }
  1652. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1653. enum snd_soc_bias_level level)
  1654. {
  1655. struct wm8994 *control = codec->control_data;
  1656. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1657. switch (level) {
  1658. case SND_SOC_BIAS_ON:
  1659. break;
  1660. case SND_SOC_BIAS_PREPARE:
  1661. /* VMID=2x40k */
  1662. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1663. WM8994_VMID_SEL_MASK, 0x2);
  1664. break;
  1665. case SND_SOC_BIAS_STANDBY:
  1666. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1667. pm_runtime_get_sync(codec->dev);
  1668. switch (control->type) {
  1669. case WM8994:
  1670. if (wm8994->revision < 4) {
  1671. /* Tweak DC servo and DSP
  1672. * configuration for improved
  1673. * performance. */
  1674. snd_soc_write(codec, 0x102, 0x3);
  1675. snd_soc_write(codec, 0x56, 0x3);
  1676. snd_soc_write(codec, 0x817, 0);
  1677. snd_soc_write(codec, 0x102, 0);
  1678. }
  1679. break;
  1680. case WM8958:
  1681. if (wm8994->revision == 0) {
  1682. /* Optimise performance for rev A */
  1683. snd_soc_write(codec, 0x102, 0x3);
  1684. snd_soc_write(codec, 0xcb, 0x81);
  1685. snd_soc_write(codec, 0x817, 0);
  1686. snd_soc_write(codec, 0x102, 0);
  1687. snd_soc_update_bits(codec,
  1688. WM8958_CHARGE_PUMP_2,
  1689. WM8958_CP_DISCH,
  1690. WM8958_CP_DISCH);
  1691. }
  1692. break;
  1693. }
  1694. /* Discharge LINEOUT1 & 2 */
  1695. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1696. WM8994_LINEOUT1_DISCH |
  1697. WM8994_LINEOUT2_DISCH,
  1698. WM8994_LINEOUT1_DISCH |
  1699. WM8994_LINEOUT2_DISCH);
  1700. /* Startup bias, VMID ramp & buffer */
  1701. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1702. WM8994_STARTUP_BIAS_ENA |
  1703. WM8994_VMID_BUF_ENA |
  1704. WM8994_VMID_RAMP_MASK,
  1705. WM8994_STARTUP_BIAS_ENA |
  1706. WM8994_VMID_BUF_ENA |
  1707. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1708. /* Main bias enable, VMID=2x40k */
  1709. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1710. WM8994_BIAS_ENA |
  1711. WM8994_VMID_SEL_MASK,
  1712. WM8994_BIAS_ENA | 0x2);
  1713. msleep(20);
  1714. }
  1715. /* VMID=2x500k */
  1716. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1717. WM8994_VMID_SEL_MASK, 0x4);
  1718. break;
  1719. case SND_SOC_BIAS_OFF:
  1720. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1721. /* Switch over to startup biases */
  1722. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1723. WM8994_BIAS_SRC |
  1724. WM8994_STARTUP_BIAS_ENA |
  1725. WM8994_VMID_BUF_ENA |
  1726. WM8994_VMID_RAMP_MASK,
  1727. WM8994_BIAS_SRC |
  1728. WM8994_STARTUP_BIAS_ENA |
  1729. WM8994_VMID_BUF_ENA |
  1730. (1 << WM8994_VMID_RAMP_SHIFT));
  1731. /* Disable main biases */
  1732. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1733. WM8994_BIAS_ENA |
  1734. WM8994_VMID_SEL_MASK, 0);
  1735. /* Discharge line */
  1736. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1737. WM8994_LINEOUT1_DISCH |
  1738. WM8994_LINEOUT2_DISCH,
  1739. WM8994_LINEOUT1_DISCH |
  1740. WM8994_LINEOUT2_DISCH);
  1741. msleep(5);
  1742. /* Switch off startup biases */
  1743. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1744. WM8994_BIAS_SRC |
  1745. WM8994_STARTUP_BIAS_ENA |
  1746. WM8994_VMID_BUF_ENA |
  1747. WM8994_VMID_RAMP_MASK, 0);
  1748. pm_runtime_put(codec->dev);
  1749. }
  1750. break;
  1751. }
  1752. codec->dapm.bias_level = level;
  1753. return 0;
  1754. }
  1755. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1756. {
  1757. struct snd_soc_codec *codec = dai->codec;
  1758. struct wm8994 *control = codec->control_data;
  1759. int ms_reg;
  1760. int aif1_reg;
  1761. int ms = 0;
  1762. int aif1 = 0;
  1763. switch (dai->id) {
  1764. case 1:
  1765. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1766. aif1_reg = WM8994_AIF1_CONTROL_1;
  1767. break;
  1768. case 2:
  1769. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1770. aif1_reg = WM8994_AIF2_CONTROL_1;
  1771. break;
  1772. default:
  1773. return -EINVAL;
  1774. }
  1775. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1776. case SND_SOC_DAIFMT_CBS_CFS:
  1777. break;
  1778. case SND_SOC_DAIFMT_CBM_CFM:
  1779. ms = WM8994_AIF1_MSTR;
  1780. break;
  1781. default:
  1782. return -EINVAL;
  1783. }
  1784. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1785. case SND_SOC_DAIFMT_DSP_B:
  1786. aif1 |= WM8994_AIF1_LRCLK_INV;
  1787. case SND_SOC_DAIFMT_DSP_A:
  1788. aif1 |= 0x18;
  1789. break;
  1790. case SND_SOC_DAIFMT_I2S:
  1791. aif1 |= 0x10;
  1792. break;
  1793. case SND_SOC_DAIFMT_RIGHT_J:
  1794. break;
  1795. case SND_SOC_DAIFMT_LEFT_J:
  1796. aif1 |= 0x8;
  1797. break;
  1798. default:
  1799. return -EINVAL;
  1800. }
  1801. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1802. case SND_SOC_DAIFMT_DSP_A:
  1803. case SND_SOC_DAIFMT_DSP_B:
  1804. /* frame inversion not valid for DSP modes */
  1805. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1806. case SND_SOC_DAIFMT_NB_NF:
  1807. break;
  1808. case SND_SOC_DAIFMT_IB_NF:
  1809. aif1 |= WM8994_AIF1_BCLK_INV;
  1810. break;
  1811. default:
  1812. return -EINVAL;
  1813. }
  1814. break;
  1815. case SND_SOC_DAIFMT_I2S:
  1816. case SND_SOC_DAIFMT_RIGHT_J:
  1817. case SND_SOC_DAIFMT_LEFT_J:
  1818. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1819. case SND_SOC_DAIFMT_NB_NF:
  1820. break;
  1821. case SND_SOC_DAIFMT_IB_IF:
  1822. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1823. break;
  1824. case SND_SOC_DAIFMT_IB_NF:
  1825. aif1 |= WM8994_AIF1_BCLK_INV;
  1826. break;
  1827. case SND_SOC_DAIFMT_NB_IF:
  1828. aif1 |= WM8994_AIF1_LRCLK_INV;
  1829. break;
  1830. default:
  1831. return -EINVAL;
  1832. }
  1833. break;
  1834. default:
  1835. return -EINVAL;
  1836. }
  1837. /* The AIF2 format configuration needs to be mirrored to AIF3
  1838. * on WM8958 if it's in use so just do it all the time. */
  1839. if (control->type == WM8958 && dai->id == 2)
  1840. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1841. WM8994_AIF1_LRCLK_INV |
  1842. WM8958_AIF3_FMT_MASK, aif1);
  1843. snd_soc_update_bits(codec, aif1_reg,
  1844. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1845. WM8994_AIF1_FMT_MASK,
  1846. aif1);
  1847. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1848. ms);
  1849. return 0;
  1850. }
  1851. static struct {
  1852. int val, rate;
  1853. } srs[] = {
  1854. { 0, 8000 },
  1855. { 1, 11025 },
  1856. { 2, 12000 },
  1857. { 3, 16000 },
  1858. { 4, 22050 },
  1859. { 5, 24000 },
  1860. { 6, 32000 },
  1861. { 7, 44100 },
  1862. { 8, 48000 },
  1863. { 9, 88200 },
  1864. { 10, 96000 },
  1865. };
  1866. static int fs_ratios[] = {
  1867. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1868. };
  1869. static int bclk_divs[] = {
  1870. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1871. 640, 880, 960, 1280, 1760, 1920
  1872. };
  1873. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1874. struct snd_pcm_hw_params *params,
  1875. struct snd_soc_dai *dai)
  1876. {
  1877. struct snd_soc_codec *codec = dai->codec;
  1878. struct wm8994 *control = codec->control_data;
  1879. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1880. int aif1_reg;
  1881. int aif2_reg;
  1882. int bclk_reg;
  1883. int lrclk_reg;
  1884. int rate_reg;
  1885. int aif1 = 0;
  1886. int aif2 = 0;
  1887. int bclk = 0;
  1888. int lrclk = 0;
  1889. int rate_val = 0;
  1890. int id = dai->id - 1;
  1891. int i, cur_val, best_val, bclk_rate, best;
  1892. switch (dai->id) {
  1893. case 1:
  1894. aif1_reg = WM8994_AIF1_CONTROL_1;
  1895. aif2_reg = WM8994_AIF1_CONTROL_2;
  1896. bclk_reg = WM8994_AIF1_BCLK;
  1897. rate_reg = WM8994_AIF1_RATE;
  1898. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1899. wm8994->lrclk_shared[0]) {
  1900. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1901. } else {
  1902. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1903. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1904. }
  1905. break;
  1906. case 2:
  1907. aif1_reg = WM8994_AIF2_CONTROL_1;
  1908. aif2_reg = WM8994_AIF2_CONTROL_2;
  1909. bclk_reg = WM8994_AIF2_BCLK;
  1910. rate_reg = WM8994_AIF2_RATE;
  1911. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1912. wm8994->lrclk_shared[1]) {
  1913. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1914. } else {
  1915. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1916. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1917. }
  1918. break;
  1919. case 3:
  1920. switch (control->type) {
  1921. case WM8958:
  1922. aif1_reg = WM8958_AIF3_CONTROL_1;
  1923. break;
  1924. default:
  1925. return 0;
  1926. }
  1927. default:
  1928. return -EINVAL;
  1929. }
  1930. bclk_rate = params_rate(params) * 2;
  1931. switch (params_format(params)) {
  1932. case SNDRV_PCM_FORMAT_S16_LE:
  1933. bclk_rate *= 16;
  1934. break;
  1935. case SNDRV_PCM_FORMAT_S20_3LE:
  1936. bclk_rate *= 20;
  1937. aif1 |= 0x20;
  1938. break;
  1939. case SNDRV_PCM_FORMAT_S24_LE:
  1940. bclk_rate *= 24;
  1941. aif1 |= 0x40;
  1942. break;
  1943. case SNDRV_PCM_FORMAT_S32_LE:
  1944. bclk_rate *= 32;
  1945. aif1 |= 0x60;
  1946. break;
  1947. default:
  1948. return -EINVAL;
  1949. }
  1950. /* Try to find an appropriate sample rate; look for an exact match. */
  1951. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1952. if (srs[i].rate == params_rate(params))
  1953. break;
  1954. if (i == ARRAY_SIZE(srs))
  1955. return -EINVAL;
  1956. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1957. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1958. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1959. dai->id, wm8994->aifclk[id], bclk_rate);
  1960. if (params_channels(params) == 1 &&
  1961. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1962. aif2 |= WM8994_AIF1_MONO;
  1963. if (wm8994->aifclk[id] == 0) {
  1964. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1965. return -EINVAL;
  1966. }
  1967. /* AIFCLK/fs ratio; look for a close match in either direction */
  1968. best = 0;
  1969. best_val = abs((fs_ratios[0] * params_rate(params))
  1970. - wm8994->aifclk[id]);
  1971. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1972. cur_val = abs((fs_ratios[i] * params_rate(params))
  1973. - wm8994->aifclk[id]);
  1974. if (cur_val >= best_val)
  1975. continue;
  1976. best = i;
  1977. best_val = cur_val;
  1978. }
  1979. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1980. dai->id, fs_ratios[best]);
  1981. rate_val |= best;
  1982. /* We may not get quite the right frequency if using
  1983. * approximate clocks so look for the closest match that is
  1984. * higher than the target (we need to ensure that there enough
  1985. * BCLKs to clock out the samples).
  1986. */
  1987. best = 0;
  1988. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1989. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1990. if (cur_val < 0) /* BCLK table is sorted */
  1991. break;
  1992. best = i;
  1993. }
  1994. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1995. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1996. bclk_divs[best], bclk_rate);
  1997. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1998. lrclk = bclk_rate / params_rate(params);
  1999. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2000. lrclk, bclk_rate / lrclk);
  2001. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2002. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2003. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2004. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2005. lrclk);
  2006. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2007. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2008. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2009. switch (dai->id) {
  2010. case 1:
  2011. wm8994->dac_rates[0] = params_rate(params);
  2012. wm8994_set_retune_mobile(codec, 0);
  2013. wm8994_set_retune_mobile(codec, 1);
  2014. break;
  2015. case 2:
  2016. wm8994->dac_rates[1] = params_rate(params);
  2017. wm8994_set_retune_mobile(codec, 2);
  2018. break;
  2019. }
  2020. }
  2021. return 0;
  2022. }
  2023. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2024. struct snd_pcm_hw_params *params,
  2025. struct snd_soc_dai *dai)
  2026. {
  2027. struct snd_soc_codec *codec = dai->codec;
  2028. struct wm8994 *control = codec->control_data;
  2029. int aif1_reg;
  2030. int aif1 = 0;
  2031. switch (dai->id) {
  2032. case 3:
  2033. switch (control->type) {
  2034. case WM8958:
  2035. aif1_reg = WM8958_AIF3_CONTROL_1;
  2036. break;
  2037. default:
  2038. return 0;
  2039. }
  2040. default:
  2041. return 0;
  2042. }
  2043. switch (params_format(params)) {
  2044. case SNDRV_PCM_FORMAT_S16_LE:
  2045. break;
  2046. case SNDRV_PCM_FORMAT_S20_3LE:
  2047. aif1 |= 0x20;
  2048. break;
  2049. case SNDRV_PCM_FORMAT_S24_LE:
  2050. aif1 |= 0x40;
  2051. break;
  2052. case SNDRV_PCM_FORMAT_S32_LE:
  2053. aif1 |= 0x60;
  2054. break;
  2055. default:
  2056. return -EINVAL;
  2057. }
  2058. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2059. }
  2060. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2061. {
  2062. struct snd_soc_codec *codec = codec_dai->codec;
  2063. int mute_reg;
  2064. int reg;
  2065. switch (codec_dai->id) {
  2066. case 1:
  2067. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2068. break;
  2069. case 2:
  2070. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2071. break;
  2072. default:
  2073. return -EINVAL;
  2074. }
  2075. if (mute)
  2076. reg = WM8994_AIF1DAC1_MUTE;
  2077. else
  2078. reg = 0;
  2079. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2080. return 0;
  2081. }
  2082. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2083. {
  2084. struct snd_soc_codec *codec = codec_dai->codec;
  2085. int reg, val, mask;
  2086. switch (codec_dai->id) {
  2087. case 1:
  2088. reg = WM8994_AIF1_MASTER_SLAVE;
  2089. mask = WM8994_AIF1_TRI;
  2090. break;
  2091. case 2:
  2092. reg = WM8994_AIF2_MASTER_SLAVE;
  2093. mask = WM8994_AIF2_TRI;
  2094. break;
  2095. case 3:
  2096. reg = WM8994_POWER_MANAGEMENT_6;
  2097. mask = WM8994_AIF3_TRI;
  2098. break;
  2099. default:
  2100. return -EINVAL;
  2101. }
  2102. if (tristate)
  2103. val = mask;
  2104. else
  2105. val = 0;
  2106. return snd_soc_update_bits(codec, reg, mask, val);
  2107. }
  2108. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2109. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2110. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2111. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2112. .set_sysclk = wm8994_set_dai_sysclk,
  2113. .set_fmt = wm8994_set_dai_fmt,
  2114. .hw_params = wm8994_hw_params,
  2115. .digital_mute = wm8994_aif_mute,
  2116. .set_pll = wm8994_set_fll,
  2117. .set_tristate = wm8994_set_tristate,
  2118. };
  2119. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2120. .set_sysclk = wm8994_set_dai_sysclk,
  2121. .set_fmt = wm8994_set_dai_fmt,
  2122. .hw_params = wm8994_hw_params,
  2123. .digital_mute = wm8994_aif_mute,
  2124. .set_pll = wm8994_set_fll,
  2125. .set_tristate = wm8994_set_tristate,
  2126. };
  2127. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2128. .hw_params = wm8994_aif3_hw_params,
  2129. .set_tristate = wm8994_set_tristate,
  2130. };
  2131. static struct snd_soc_dai_driver wm8994_dai[] = {
  2132. {
  2133. .name = "wm8994-aif1",
  2134. .id = 1,
  2135. .playback = {
  2136. .stream_name = "AIF1 Playback",
  2137. .channels_min = 1,
  2138. .channels_max = 2,
  2139. .rates = WM8994_RATES,
  2140. .formats = WM8994_FORMATS,
  2141. },
  2142. .capture = {
  2143. .stream_name = "AIF1 Capture",
  2144. .channels_min = 1,
  2145. .channels_max = 2,
  2146. .rates = WM8994_RATES,
  2147. .formats = WM8994_FORMATS,
  2148. },
  2149. .ops = &wm8994_aif1_dai_ops,
  2150. },
  2151. {
  2152. .name = "wm8994-aif2",
  2153. .id = 2,
  2154. .playback = {
  2155. .stream_name = "AIF2 Playback",
  2156. .channels_min = 1,
  2157. .channels_max = 2,
  2158. .rates = WM8994_RATES,
  2159. .formats = WM8994_FORMATS,
  2160. },
  2161. .capture = {
  2162. .stream_name = "AIF2 Capture",
  2163. .channels_min = 1,
  2164. .channels_max = 2,
  2165. .rates = WM8994_RATES,
  2166. .formats = WM8994_FORMATS,
  2167. },
  2168. .ops = &wm8994_aif2_dai_ops,
  2169. },
  2170. {
  2171. .name = "wm8994-aif3",
  2172. .id = 3,
  2173. .playback = {
  2174. .stream_name = "AIF3 Playback",
  2175. .channels_min = 1,
  2176. .channels_max = 2,
  2177. .rates = WM8994_RATES,
  2178. .formats = WM8994_FORMATS,
  2179. },
  2180. .capture = {
  2181. .stream_name = "AIF3 Capture",
  2182. .channels_min = 1,
  2183. .channels_max = 2,
  2184. .rates = WM8994_RATES,
  2185. .formats = WM8994_FORMATS,
  2186. },
  2187. .ops = &wm8994_aif3_dai_ops,
  2188. }
  2189. };
  2190. #ifdef CONFIG_PM
  2191. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2192. {
  2193. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2194. int i, ret;
  2195. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2196. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2197. sizeof(struct fll_config));
  2198. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2199. if (ret < 0)
  2200. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2201. i + 1, ret);
  2202. }
  2203. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2204. return 0;
  2205. }
  2206. static int wm8994_resume(struct snd_soc_codec *codec)
  2207. {
  2208. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2209. int i, ret;
  2210. unsigned int val, mask;
  2211. if (wm8994->revision < 4) {
  2212. /* force a HW read */
  2213. val = wm8994_reg_read(codec->control_data,
  2214. WM8994_POWER_MANAGEMENT_5);
  2215. /* modify the cache only */
  2216. codec->cache_only = 1;
  2217. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2218. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2219. val &= mask;
  2220. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2221. mask, val);
  2222. codec->cache_only = 0;
  2223. }
  2224. /* Restore the registers */
  2225. ret = snd_soc_cache_sync(codec);
  2226. if (ret != 0)
  2227. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2228. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2229. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2230. if (!wm8994->fll_suspend[i].out)
  2231. continue;
  2232. ret = _wm8994_set_fll(codec, i + 1,
  2233. wm8994->fll_suspend[i].src,
  2234. wm8994->fll_suspend[i].in,
  2235. wm8994->fll_suspend[i].out);
  2236. if (ret < 0)
  2237. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2238. i + 1, ret);
  2239. }
  2240. return 0;
  2241. }
  2242. #else
  2243. #define wm8994_suspend NULL
  2244. #define wm8994_resume NULL
  2245. #endif
  2246. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2247. {
  2248. struct snd_soc_codec *codec = wm8994->codec;
  2249. struct wm8994_pdata *pdata = wm8994->pdata;
  2250. struct snd_kcontrol_new controls[] = {
  2251. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2252. wm8994->retune_mobile_enum,
  2253. wm8994_get_retune_mobile_enum,
  2254. wm8994_put_retune_mobile_enum),
  2255. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2256. wm8994->retune_mobile_enum,
  2257. wm8994_get_retune_mobile_enum,
  2258. wm8994_put_retune_mobile_enum),
  2259. SOC_ENUM_EXT("AIF2 EQ Mode",
  2260. wm8994->retune_mobile_enum,
  2261. wm8994_get_retune_mobile_enum,
  2262. wm8994_put_retune_mobile_enum),
  2263. };
  2264. int ret, i, j;
  2265. const char **t;
  2266. /* We need an array of texts for the enum API but the number
  2267. * of texts is likely to be less than the number of
  2268. * configurations due to the sample rate dependency of the
  2269. * configurations. */
  2270. wm8994->num_retune_mobile_texts = 0;
  2271. wm8994->retune_mobile_texts = NULL;
  2272. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2273. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2274. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2275. wm8994->retune_mobile_texts[j]) == 0)
  2276. break;
  2277. }
  2278. if (j != wm8994->num_retune_mobile_texts)
  2279. continue;
  2280. /* Expand the array... */
  2281. t = krealloc(wm8994->retune_mobile_texts,
  2282. sizeof(char *) *
  2283. (wm8994->num_retune_mobile_texts + 1),
  2284. GFP_KERNEL);
  2285. if (t == NULL)
  2286. continue;
  2287. /* ...store the new entry... */
  2288. t[wm8994->num_retune_mobile_texts] =
  2289. pdata->retune_mobile_cfgs[i].name;
  2290. /* ...and remember the new version. */
  2291. wm8994->num_retune_mobile_texts++;
  2292. wm8994->retune_mobile_texts = t;
  2293. }
  2294. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2295. wm8994->num_retune_mobile_texts);
  2296. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2297. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2298. ret = snd_soc_add_controls(wm8994->codec, controls,
  2299. ARRAY_SIZE(controls));
  2300. if (ret != 0)
  2301. dev_err(wm8994->codec->dev,
  2302. "Failed to add ReTune Mobile controls: %d\n", ret);
  2303. }
  2304. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2305. {
  2306. struct snd_soc_codec *codec = wm8994->codec;
  2307. struct wm8994_pdata *pdata = wm8994->pdata;
  2308. int ret, i;
  2309. if (!pdata)
  2310. return;
  2311. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2312. pdata->lineout2_diff,
  2313. pdata->lineout1fb,
  2314. pdata->lineout2fb,
  2315. pdata->jd_scthr,
  2316. pdata->jd_thr,
  2317. pdata->micbias1_lvl,
  2318. pdata->micbias2_lvl);
  2319. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2320. if (pdata->num_drc_cfgs) {
  2321. struct snd_kcontrol_new controls[] = {
  2322. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2323. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2324. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2325. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2326. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2327. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2328. };
  2329. /* We need an array of texts for the enum API */
  2330. wm8994->drc_texts = kmalloc(sizeof(char *)
  2331. * pdata->num_drc_cfgs, GFP_KERNEL);
  2332. if (!wm8994->drc_texts) {
  2333. dev_err(wm8994->codec->dev,
  2334. "Failed to allocate %d DRC config texts\n",
  2335. pdata->num_drc_cfgs);
  2336. return;
  2337. }
  2338. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2339. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2340. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2341. wm8994->drc_enum.texts = wm8994->drc_texts;
  2342. ret = snd_soc_add_controls(wm8994->codec, controls,
  2343. ARRAY_SIZE(controls));
  2344. if (ret != 0)
  2345. dev_err(wm8994->codec->dev,
  2346. "Failed to add DRC mode controls: %d\n", ret);
  2347. for (i = 0; i < WM8994_NUM_DRC; i++)
  2348. wm8994_set_drc(codec, i);
  2349. }
  2350. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2351. pdata->num_retune_mobile_cfgs);
  2352. if (pdata->num_mbc_cfgs) {
  2353. struct snd_kcontrol_new control[] = {
  2354. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2355. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2356. };
  2357. /* We need an array of texts for the enum API */
  2358. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2359. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2360. if (!wm8994->mbc_texts) {
  2361. dev_err(wm8994->codec->dev,
  2362. "Failed to allocate %d MBC config texts\n",
  2363. pdata->num_mbc_cfgs);
  2364. return;
  2365. }
  2366. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2367. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2368. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2369. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2370. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2371. if (ret != 0)
  2372. dev_err(wm8994->codec->dev,
  2373. "Failed to add MBC mode controls: %d\n", ret);
  2374. }
  2375. if (pdata->num_retune_mobile_cfgs)
  2376. wm8994_handle_retune_mobile_pdata(wm8994);
  2377. else
  2378. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2379. ARRAY_SIZE(wm8994_eq_controls));
  2380. }
  2381. /**
  2382. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2383. *
  2384. * @codec: WM8994 codec
  2385. * @jack: jack to report detection events on
  2386. * @micbias: microphone bias to detect on
  2387. * @det: value to report for presence detection
  2388. * @shrt: value to report for short detection
  2389. *
  2390. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2391. * being used to bring out signals to the processor then only platform
  2392. * data configuration is needed for WM8994 and processor GPIOs should
  2393. * be configured using snd_soc_jack_add_gpios() instead.
  2394. *
  2395. * Configuration of detection levels is available via the micbias1_lvl
  2396. * and micbias2_lvl platform data members.
  2397. */
  2398. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2399. int micbias, int det, int shrt)
  2400. {
  2401. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2402. struct wm8994_micdet *micdet;
  2403. struct wm8994 *control = codec->control_data;
  2404. int reg;
  2405. if (control->type != WM8994)
  2406. return -EINVAL;
  2407. switch (micbias) {
  2408. case 1:
  2409. micdet = &wm8994->micdet[0];
  2410. break;
  2411. case 2:
  2412. micdet = &wm8994->micdet[1];
  2413. break;
  2414. default:
  2415. return -EINVAL;
  2416. }
  2417. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2418. micbias, det, shrt);
  2419. /* Store the configuration */
  2420. micdet->jack = jack;
  2421. micdet->det = det;
  2422. micdet->shrt = shrt;
  2423. /* If either of the jacks is set up then enable detection */
  2424. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2425. reg = WM8994_MICD_ENA;
  2426. else
  2427. reg = 0;
  2428. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2429. return 0;
  2430. }
  2431. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2432. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2433. {
  2434. struct wm8994_priv *priv = data;
  2435. struct snd_soc_codec *codec = priv->codec;
  2436. int reg;
  2437. int report;
  2438. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2439. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2440. #endif
  2441. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2442. if (reg < 0) {
  2443. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2444. reg);
  2445. return IRQ_HANDLED;
  2446. }
  2447. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2448. report = 0;
  2449. if (reg & WM8994_MIC1_DET_STS)
  2450. report |= priv->micdet[0].det;
  2451. if (reg & WM8994_MIC1_SHRT_STS)
  2452. report |= priv->micdet[0].shrt;
  2453. snd_soc_jack_report(priv->micdet[0].jack, report,
  2454. priv->micdet[0].det | priv->micdet[0].shrt);
  2455. report = 0;
  2456. if (reg & WM8994_MIC2_DET_STS)
  2457. report |= priv->micdet[1].det;
  2458. if (reg & WM8994_MIC2_SHRT_STS)
  2459. report |= priv->micdet[1].shrt;
  2460. snd_soc_jack_report(priv->micdet[1].jack, report,
  2461. priv->micdet[1].det | priv->micdet[1].shrt);
  2462. return IRQ_HANDLED;
  2463. }
  2464. /* Default microphone detection handler for WM8958 - the user can
  2465. * override this if they wish.
  2466. */
  2467. static void wm8958_default_micdet(u16 status, void *data)
  2468. {
  2469. struct snd_soc_codec *codec = data;
  2470. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2471. int report = 0;
  2472. /* If nothing present then clear our statuses */
  2473. if (!(status & WM8958_MICD_STS)) {
  2474. wm8994->jack_is_video = false;
  2475. wm8994->jack_is_mic = false;
  2476. goto done;
  2477. }
  2478. /* Assume anything over 475 ohms is a microphone and remember
  2479. * that we've seen one (since buttons override it) */
  2480. if (status & 0x600)
  2481. wm8994->jack_is_mic = true;
  2482. if (wm8994->jack_is_mic)
  2483. report |= SND_JACK_MICROPHONE;
  2484. /* Video has an impedence of approximately 75 ohms; assume
  2485. * this isn't used as a button and remember it since buttons
  2486. * override it. */
  2487. if (status & 0x40)
  2488. wm8994->jack_is_video = true;
  2489. if (wm8994->jack_is_video)
  2490. report |= SND_JACK_VIDEOOUT;
  2491. /* Everything else is buttons; just assign slots */
  2492. if (status & 0x4)
  2493. report |= SND_JACK_BTN_0;
  2494. if (status & 0x8)
  2495. report |= SND_JACK_BTN_1;
  2496. if (status & 0x10)
  2497. report |= SND_JACK_BTN_2;
  2498. if (status & 0x20)
  2499. report |= SND_JACK_BTN_3;
  2500. if (status & 0x80)
  2501. report |= SND_JACK_BTN_4;
  2502. if (status & 0x100)
  2503. report |= SND_JACK_BTN_5;
  2504. done:
  2505. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2506. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2507. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2508. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT);
  2509. }
  2510. /**
  2511. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2512. *
  2513. * @codec: WM8958 codec
  2514. * @jack: jack to report detection events on
  2515. *
  2516. * Enable microphone detection functionality for the WM8958. By
  2517. * default simple detection which supports the detection of up to 6
  2518. * buttons plus video and microphone functionality is supported.
  2519. *
  2520. * The WM8958 has an advanced jack detection facility which is able to
  2521. * support complex accessory detection, especially when used in
  2522. * conjunction with external circuitry. In order to provide maximum
  2523. * flexiblity a callback is provided which allows a completely custom
  2524. * detection algorithm.
  2525. */
  2526. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2527. wm8958_micdet_cb cb, void *cb_data)
  2528. {
  2529. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2530. struct wm8994 *control = codec->control_data;
  2531. if (control->type != WM8958)
  2532. return -EINVAL;
  2533. if (jack) {
  2534. if (!cb) {
  2535. dev_dbg(codec->dev, "Using default micdet callback\n");
  2536. cb = wm8958_default_micdet;
  2537. cb_data = codec;
  2538. }
  2539. wm8994->micdet[0].jack = jack;
  2540. wm8994->jack_cb = cb;
  2541. wm8994->jack_cb_data = cb_data;
  2542. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2543. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2544. } else {
  2545. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2546. WM8958_MICD_ENA, 0);
  2547. }
  2548. return 0;
  2549. }
  2550. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2551. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2552. {
  2553. struct wm8994_priv *wm8994 = data;
  2554. struct snd_soc_codec *codec = wm8994->codec;
  2555. int reg;
  2556. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2557. if (reg < 0) {
  2558. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2559. reg);
  2560. return IRQ_NONE;
  2561. }
  2562. if (!(reg & WM8958_MICD_VALID)) {
  2563. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2564. goto out;
  2565. }
  2566. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2567. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2568. #endif
  2569. if (wm8994->jack_cb)
  2570. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2571. else
  2572. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2573. out:
  2574. return IRQ_HANDLED;
  2575. }
  2576. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2577. {
  2578. struct wm8994 *control;
  2579. struct wm8994_priv *wm8994;
  2580. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2581. int ret, i;
  2582. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2583. control = codec->control_data;
  2584. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2585. if (wm8994 == NULL)
  2586. return -ENOMEM;
  2587. snd_soc_codec_set_drvdata(codec, wm8994);
  2588. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2589. wm8994->codec = codec;
  2590. pm_runtime_enable(codec->dev);
  2591. pm_runtime_resume(codec->dev);
  2592. /* Read our current status back from the chip - we don't want to
  2593. * reset as this may interfere with the GPIO or LDO operation. */
  2594. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2595. if (!wm8994_readable(i) || wm8994_volatile(i))
  2596. continue;
  2597. ret = wm8994_reg_read(codec->control_data, i);
  2598. if (ret <= 0)
  2599. continue;
  2600. ret = snd_soc_cache_write(codec, i, ret);
  2601. if (ret != 0) {
  2602. dev_err(codec->dev,
  2603. "Failed to initialise cache for 0x%x: %d\n",
  2604. i, ret);
  2605. goto err;
  2606. }
  2607. }
  2608. /* Set revision-specific configuration */
  2609. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2610. switch (control->type) {
  2611. case WM8994:
  2612. switch (wm8994->revision) {
  2613. case 2:
  2614. case 3:
  2615. wm8994->hubs.dcs_codes = -5;
  2616. wm8994->hubs.hp_startup_mode = 1;
  2617. wm8994->hubs.dcs_readback_mode = 1;
  2618. break;
  2619. default:
  2620. wm8994->hubs.dcs_readback_mode = 1;
  2621. break;
  2622. }
  2623. case WM8958:
  2624. wm8994->hubs.dcs_readback_mode = 1;
  2625. break;
  2626. default:
  2627. break;
  2628. }
  2629. switch (control->type) {
  2630. case WM8994:
  2631. ret = wm8994_request_irq(codec->control_data,
  2632. WM8994_IRQ_MIC1_DET,
  2633. wm8994_mic_irq, "Mic 1 detect",
  2634. wm8994);
  2635. if (ret != 0)
  2636. dev_warn(codec->dev,
  2637. "Failed to request Mic1 detect IRQ: %d\n",
  2638. ret);
  2639. ret = wm8994_request_irq(codec->control_data,
  2640. WM8994_IRQ_MIC1_SHRT,
  2641. wm8994_mic_irq, "Mic 1 short",
  2642. wm8994);
  2643. if (ret != 0)
  2644. dev_warn(codec->dev,
  2645. "Failed to request Mic1 short IRQ: %d\n",
  2646. ret);
  2647. ret = wm8994_request_irq(codec->control_data,
  2648. WM8994_IRQ_MIC2_DET,
  2649. wm8994_mic_irq, "Mic 2 detect",
  2650. wm8994);
  2651. if (ret != 0)
  2652. dev_warn(codec->dev,
  2653. "Failed to request Mic2 detect IRQ: %d\n",
  2654. ret);
  2655. ret = wm8994_request_irq(codec->control_data,
  2656. WM8994_IRQ_MIC2_SHRT,
  2657. wm8994_mic_irq, "Mic 2 short",
  2658. wm8994);
  2659. if (ret != 0)
  2660. dev_warn(codec->dev,
  2661. "Failed to request Mic2 short IRQ: %d\n",
  2662. ret);
  2663. break;
  2664. case WM8958:
  2665. ret = wm8994_request_irq(codec->control_data,
  2666. WM8994_IRQ_MIC1_DET,
  2667. wm8958_mic_irq, "Mic detect",
  2668. wm8994);
  2669. if (ret != 0)
  2670. dev_warn(codec->dev,
  2671. "Failed to request Mic detect IRQ: %d\n",
  2672. ret);
  2673. break;
  2674. }
  2675. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2676. * configured on init - if a system wants to do this dynamically
  2677. * at runtime we can deal with that then.
  2678. */
  2679. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2680. if (ret < 0) {
  2681. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2682. goto err_irq;
  2683. }
  2684. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2685. wm8994->lrclk_shared[0] = 1;
  2686. wm8994_dai[0].symmetric_rates = 1;
  2687. } else {
  2688. wm8994->lrclk_shared[0] = 0;
  2689. }
  2690. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2691. if (ret < 0) {
  2692. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2693. goto err_irq;
  2694. }
  2695. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2696. wm8994->lrclk_shared[1] = 1;
  2697. wm8994_dai[1].symmetric_rates = 1;
  2698. } else {
  2699. wm8994->lrclk_shared[1] = 0;
  2700. }
  2701. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2702. /* Latch volume updates (right only; we always do left then right). */
  2703. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2704. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2705. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2706. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2707. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2708. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2709. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2710. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2711. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2712. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2713. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2714. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2715. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2716. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2717. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2718. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2719. /* Set the low bit of the 3D stereo depth so TLV matches */
  2720. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2721. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2722. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2723. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2724. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2725. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2726. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2727. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2728. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2729. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2730. * behaviour on idle TDM clock cycles. */
  2731. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2732. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2733. wm8994_update_class_w(codec);
  2734. wm8994_handle_pdata(wm8994);
  2735. wm_hubs_add_analogue_controls(codec);
  2736. snd_soc_add_controls(codec, wm8994_snd_controls,
  2737. ARRAY_SIZE(wm8994_snd_controls));
  2738. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2739. ARRAY_SIZE(wm8994_dapm_widgets));
  2740. switch (control->type) {
  2741. case WM8994:
  2742. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2743. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2744. if (wm8994->revision < 4) {
  2745. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2746. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2747. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2748. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2749. } else {
  2750. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2751. ARRAY_SIZE(wm8994_lateclk_widgets));
  2752. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2753. ARRAY_SIZE(wm8994_dac_widgets));
  2754. }
  2755. break;
  2756. case WM8958:
  2757. snd_soc_add_controls(codec, wm8958_snd_controls,
  2758. ARRAY_SIZE(wm8958_snd_controls));
  2759. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2760. ARRAY_SIZE(wm8958_dapm_widgets));
  2761. break;
  2762. }
  2763. wm_hubs_add_analogue_routes(codec, 0, 0);
  2764. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2765. switch (control->type) {
  2766. case WM8994:
  2767. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2768. ARRAY_SIZE(wm8994_intercon));
  2769. if (wm8994->revision < 4) {
  2770. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2771. ARRAY_SIZE(wm8994_revd_intercon));
  2772. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2773. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2774. } else {
  2775. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2776. ARRAY_SIZE(wm8994_lateclk_intercon));
  2777. }
  2778. break;
  2779. case WM8958:
  2780. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2781. ARRAY_SIZE(wm8958_intercon));
  2782. break;
  2783. }
  2784. return 0;
  2785. err_irq:
  2786. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2787. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2788. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2789. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2790. err:
  2791. kfree(wm8994);
  2792. return ret;
  2793. }
  2794. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2795. {
  2796. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2797. struct wm8994 *control = codec->control_data;
  2798. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2799. pm_runtime_disable(codec->dev);
  2800. switch (control->type) {
  2801. case WM8994:
  2802. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2803. wm8994);
  2804. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2805. wm8994);
  2806. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2807. wm8994);
  2808. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2809. wm8994);
  2810. break;
  2811. case WM8958:
  2812. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2813. wm8994);
  2814. break;
  2815. }
  2816. kfree(wm8994->retune_mobile_texts);
  2817. kfree(wm8994->drc_texts);
  2818. kfree(wm8994);
  2819. return 0;
  2820. }
  2821. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2822. .probe = wm8994_codec_probe,
  2823. .remove = wm8994_codec_remove,
  2824. .suspend = wm8994_suspend,
  2825. .resume = wm8994_resume,
  2826. .read = wm8994_read,
  2827. .write = wm8994_write,
  2828. .readable_register = wm8994_readable,
  2829. .volatile_register = wm8994_volatile,
  2830. .set_bias_level = wm8994_set_bias_level,
  2831. .reg_cache_size = WM8994_CACHE_SIZE,
  2832. .reg_cache_default = wm8994_reg_defaults,
  2833. .reg_word_size = 2,
  2834. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2835. };
  2836. static int __devinit wm8994_probe(struct platform_device *pdev)
  2837. {
  2838. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2839. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2840. }
  2841. static int __devexit wm8994_remove(struct platform_device *pdev)
  2842. {
  2843. snd_soc_unregister_codec(&pdev->dev);
  2844. return 0;
  2845. }
  2846. static struct platform_driver wm8994_codec_driver = {
  2847. .driver = {
  2848. .name = "wm8994-codec",
  2849. .owner = THIS_MODULE,
  2850. },
  2851. .probe = wm8994_probe,
  2852. .remove = __devexit_p(wm8994_remove),
  2853. };
  2854. static __init int wm8994_init(void)
  2855. {
  2856. return platform_driver_register(&wm8994_codec_driver);
  2857. }
  2858. module_init(wm8994_init);
  2859. static __exit void wm8994_exit(void)
  2860. {
  2861. platform_driver_unregister(&wm8994_codec_driver);
  2862. }
  2863. module_exit(wm8994_exit);
  2864. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2865. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2866. MODULE_LICENSE("GPL");
  2867. MODULE_ALIAS("platform:wm8994-codec");