i915_drv.h 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. #include <linux/kref.h>
  41. /* General customization:
  42. */
  43. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  44. #define DRIVER_NAME "i915"
  45. #define DRIVER_DESC "Intel Graphics"
  46. #define DRIVER_DATE "20080730"
  47. enum pipe {
  48. PIPE_A = 0,
  49. PIPE_B,
  50. PIPE_C,
  51. I915_MAX_PIPES
  52. };
  53. #define pipe_name(p) ((p) + 'A')
  54. enum transcoder {
  55. TRANSCODER_A = 0,
  56. TRANSCODER_B,
  57. TRANSCODER_C,
  58. TRANSCODER_EDP = 0xF,
  59. };
  60. #define transcoder_name(t) ((t) + 'A')
  61. enum plane {
  62. PLANE_A = 0,
  63. PLANE_B,
  64. PLANE_C,
  65. };
  66. #define plane_name(p) ((p) + 'A')
  67. enum port {
  68. PORT_A = 0,
  69. PORT_B,
  70. PORT_C,
  71. PORT_D,
  72. PORT_E,
  73. I915_MAX_PORTS
  74. };
  75. #define port_name(p) ((p) + 'A')
  76. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  77. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  78. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  79. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  80. if ((intel_encoder)->base.crtc == (__crtc))
  81. struct intel_pch_pll {
  82. int refcount; /* count of number of CRTCs sharing this PLL */
  83. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  84. bool on; /* is the PLL actually active? Disabled during modeset */
  85. int pll_reg;
  86. int fp0_reg;
  87. int fp1_reg;
  88. };
  89. #define I915_NUM_PLLS 2
  90. struct intel_ddi_plls {
  91. int spll_refcount;
  92. int wrpll1_refcount;
  93. int wrpll2_refcount;
  94. };
  95. /* Interface history:
  96. *
  97. * 1.1: Original.
  98. * 1.2: Add Power Management
  99. * 1.3: Add vblank support
  100. * 1.4: Fix cmdbuffer path, add heap destroy
  101. * 1.5: Add vblank pipe configuration
  102. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  103. * - Support vertical blank on secondary display pipe
  104. */
  105. #define DRIVER_MAJOR 1
  106. #define DRIVER_MINOR 6
  107. #define DRIVER_PATCHLEVEL 0
  108. #define WATCH_COHERENCY 0
  109. #define WATCH_LISTS 0
  110. #define WATCH_GTT 0
  111. #define I915_GEM_PHYS_CURSOR_0 1
  112. #define I915_GEM_PHYS_CURSOR_1 2
  113. #define I915_GEM_PHYS_OVERLAY_REGS 3
  114. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  115. struct drm_i915_gem_phys_object {
  116. int id;
  117. struct page **page_list;
  118. drm_dma_handle_t *handle;
  119. struct drm_i915_gem_object *cur_obj;
  120. };
  121. struct opregion_header;
  122. struct opregion_acpi;
  123. struct opregion_swsci;
  124. struct opregion_asle;
  125. struct drm_i915_private;
  126. struct intel_opregion {
  127. struct opregion_header __iomem *header;
  128. struct opregion_acpi __iomem *acpi;
  129. struct opregion_swsci __iomem *swsci;
  130. struct opregion_asle __iomem *asle;
  131. void __iomem *vbt;
  132. u32 __iomem *lid_state;
  133. };
  134. #define OPREGION_SIZE (8*1024)
  135. struct intel_overlay;
  136. struct intel_overlay_error_state;
  137. struct drm_i915_master_private {
  138. drm_local_map_t *sarea;
  139. struct _drm_i915_sarea *sarea_priv;
  140. };
  141. #define I915_FENCE_REG_NONE -1
  142. #define I915_MAX_NUM_FENCES 16
  143. /* 16 fences + sign bit for FENCE_REG_NONE */
  144. #define I915_MAX_NUM_FENCE_BITS 5
  145. struct drm_i915_fence_reg {
  146. struct list_head lru_list;
  147. struct drm_i915_gem_object *obj;
  148. int pin_count;
  149. };
  150. struct sdvo_device_mapping {
  151. u8 initialized;
  152. u8 dvo_port;
  153. u8 slave_addr;
  154. u8 dvo_wiring;
  155. u8 i2c_pin;
  156. u8 ddc_pin;
  157. };
  158. struct intel_display_error_state;
  159. struct drm_i915_error_state {
  160. struct kref ref;
  161. u32 eir;
  162. u32 pgtbl_er;
  163. u32 ier;
  164. u32 ccid;
  165. bool waiting[I915_NUM_RINGS];
  166. u32 pipestat[I915_MAX_PIPES];
  167. u32 tail[I915_NUM_RINGS];
  168. u32 head[I915_NUM_RINGS];
  169. u32 ipeir[I915_NUM_RINGS];
  170. u32 ipehr[I915_NUM_RINGS];
  171. u32 instdone[I915_NUM_RINGS];
  172. u32 acthd[I915_NUM_RINGS];
  173. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  174. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  175. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  176. /* our own tracking of ring head and tail */
  177. u32 cpu_ring_head[I915_NUM_RINGS];
  178. u32 cpu_ring_tail[I915_NUM_RINGS];
  179. u32 error; /* gen6+ */
  180. u32 err_int; /* gen7 */
  181. u32 instpm[I915_NUM_RINGS];
  182. u32 instps[I915_NUM_RINGS];
  183. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  184. u32 seqno[I915_NUM_RINGS];
  185. u64 bbaddr;
  186. u32 fault_reg[I915_NUM_RINGS];
  187. u32 done_reg;
  188. u32 faddr[I915_NUM_RINGS];
  189. u64 fence[I915_MAX_NUM_FENCES];
  190. struct timeval time;
  191. struct drm_i915_error_ring {
  192. struct drm_i915_error_object {
  193. int page_count;
  194. u32 gtt_offset;
  195. u32 *pages[0];
  196. } *ringbuffer, *batchbuffer;
  197. struct drm_i915_error_request {
  198. long jiffies;
  199. u32 seqno;
  200. u32 tail;
  201. } *requests;
  202. int num_requests;
  203. } ring[I915_NUM_RINGS];
  204. struct drm_i915_error_buffer {
  205. u32 size;
  206. u32 name;
  207. u32 rseqno, wseqno;
  208. u32 gtt_offset;
  209. u32 read_domains;
  210. u32 write_domain;
  211. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  212. s32 pinned:2;
  213. u32 tiling:2;
  214. u32 dirty:1;
  215. u32 purgeable:1;
  216. s32 ring:4;
  217. u32 cache_level:2;
  218. } *active_bo, *pinned_bo;
  219. u32 active_bo_count, pinned_bo_count;
  220. struct intel_overlay_error_state *overlay;
  221. struct intel_display_error_state *display;
  222. };
  223. struct drm_i915_display_funcs {
  224. bool (*fbc_enabled)(struct drm_device *dev);
  225. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  226. void (*disable_fbc)(struct drm_device *dev);
  227. int (*get_display_clock_speed)(struct drm_device *dev);
  228. int (*get_fifo_size)(struct drm_device *dev, int plane);
  229. void (*update_wm)(struct drm_device *dev);
  230. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  231. uint32_t sprite_width, int pixel_size);
  232. void (*update_linetime_wm)(struct drm_device *dev, int pipe,
  233. struct drm_display_mode *mode);
  234. void (*modeset_global_resources)(struct drm_device *dev);
  235. int (*crtc_mode_set)(struct drm_crtc *crtc,
  236. struct drm_display_mode *mode,
  237. struct drm_display_mode *adjusted_mode,
  238. int x, int y,
  239. struct drm_framebuffer *old_fb);
  240. void (*crtc_enable)(struct drm_crtc *crtc);
  241. void (*crtc_disable)(struct drm_crtc *crtc);
  242. void (*off)(struct drm_crtc *crtc);
  243. void (*write_eld)(struct drm_connector *connector,
  244. struct drm_crtc *crtc);
  245. void (*fdi_link_train)(struct drm_crtc *crtc);
  246. void (*init_clock_gating)(struct drm_device *dev);
  247. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  248. struct drm_framebuffer *fb,
  249. struct drm_i915_gem_object *obj);
  250. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  251. int x, int y);
  252. /* clock updates for mode set */
  253. /* cursor updates */
  254. /* render clock increase/decrease */
  255. /* display clock increase/decrease */
  256. /* pll clock increase/decrease */
  257. };
  258. struct drm_i915_gt_funcs {
  259. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  260. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  261. };
  262. #define DEV_INFO_FLAGS \
  263. DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
  264. DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
  265. DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
  266. DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
  267. DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
  268. DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
  269. DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
  270. DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
  271. DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
  272. DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
  273. DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
  274. DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
  275. DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
  276. DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
  277. DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
  278. DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
  279. DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
  280. DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
  281. DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
  282. DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
  283. DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
  284. DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
  285. DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
  286. DEV_INFO_FLAG(has_llc)
  287. struct intel_device_info {
  288. u8 gen;
  289. u8 is_mobile:1;
  290. u8 is_i85x:1;
  291. u8 is_i915g:1;
  292. u8 is_i945gm:1;
  293. u8 is_g33:1;
  294. u8 need_gfx_hws:1;
  295. u8 is_g4x:1;
  296. u8 is_pineview:1;
  297. u8 is_broadwater:1;
  298. u8 is_crestline:1;
  299. u8 is_ivybridge:1;
  300. u8 is_valleyview:1;
  301. u8 has_force_wake:1;
  302. u8 is_haswell:1;
  303. u8 has_fbc:1;
  304. u8 has_pipe_cxsr:1;
  305. u8 has_hotplug:1;
  306. u8 cursor_needs_physical:1;
  307. u8 has_overlay:1;
  308. u8 overlay_needs_physical:1;
  309. u8 supports_tv:1;
  310. u8 has_bsd_ring:1;
  311. u8 has_blt_ring:1;
  312. u8 has_llc:1;
  313. };
  314. #define I915_PPGTT_PD_ENTRIES 512
  315. #define I915_PPGTT_PT_ENTRIES 1024
  316. struct i915_hw_ppgtt {
  317. struct drm_device *dev;
  318. unsigned num_pd_entries;
  319. struct page **pt_pages;
  320. uint32_t pd_offset;
  321. dma_addr_t *pt_dma_addr;
  322. dma_addr_t scratch_page_dma_addr;
  323. };
  324. /* This must match up with the value previously used for execbuf2.rsvd1. */
  325. #define DEFAULT_CONTEXT_ID 0
  326. struct i915_hw_context {
  327. int id;
  328. bool is_initialized;
  329. struct drm_i915_file_private *file_priv;
  330. struct intel_ring_buffer *ring;
  331. struct drm_i915_gem_object *obj;
  332. };
  333. enum no_fbc_reason {
  334. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  335. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  336. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  337. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  338. FBC_BAD_PLANE, /* fbc not supported on plane */
  339. FBC_NOT_TILED, /* buffer not tiled */
  340. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  341. FBC_MODULE_PARAM,
  342. };
  343. enum intel_pch {
  344. PCH_NONE = 0, /* No PCH present */
  345. PCH_IBX, /* Ibexpeak PCH */
  346. PCH_CPT, /* Cougarpoint PCH */
  347. PCH_LPT, /* Lynxpoint PCH */
  348. };
  349. #define QUIRK_PIPEA_FORCE (1<<0)
  350. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  351. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  352. struct intel_fbdev;
  353. struct intel_fbc_work;
  354. struct intel_gmbus {
  355. struct i2c_adapter adapter;
  356. u32 force_bit;
  357. u32 reg0;
  358. u32 gpio_reg;
  359. struct i2c_algo_bit_data bit_algo;
  360. struct drm_i915_private *dev_priv;
  361. };
  362. struct i915_suspend_saved_registers {
  363. u8 saveLBB;
  364. u32 saveDSPACNTR;
  365. u32 saveDSPBCNTR;
  366. u32 saveDSPARB;
  367. u32 savePIPEACONF;
  368. u32 savePIPEBCONF;
  369. u32 savePIPEASRC;
  370. u32 savePIPEBSRC;
  371. u32 saveFPA0;
  372. u32 saveFPA1;
  373. u32 saveDPLL_A;
  374. u32 saveDPLL_A_MD;
  375. u32 saveHTOTAL_A;
  376. u32 saveHBLANK_A;
  377. u32 saveHSYNC_A;
  378. u32 saveVTOTAL_A;
  379. u32 saveVBLANK_A;
  380. u32 saveVSYNC_A;
  381. u32 saveBCLRPAT_A;
  382. u32 saveTRANSACONF;
  383. u32 saveTRANS_HTOTAL_A;
  384. u32 saveTRANS_HBLANK_A;
  385. u32 saveTRANS_HSYNC_A;
  386. u32 saveTRANS_VTOTAL_A;
  387. u32 saveTRANS_VBLANK_A;
  388. u32 saveTRANS_VSYNC_A;
  389. u32 savePIPEASTAT;
  390. u32 saveDSPASTRIDE;
  391. u32 saveDSPASIZE;
  392. u32 saveDSPAPOS;
  393. u32 saveDSPAADDR;
  394. u32 saveDSPASURF;
  395. u32 saveDSPATILEOFF;
  396. u32 savePFIT_PGM_RATIOS;
  397. u32 saveBLC_HIST_CTL;
  398. u32 saveBLC_PWM_CTL;
  399. u32 saveBLC_PWM_CTL2;
  400. u32 saveBLC_CPU_PWM_CTL;
  401. u32 saveBLC_CPU_PWM_CTL2;
  402. u32 saveFPB0;
  403. u32 saveFPB1;
  404. u32 saveDPLL_B;
  405. u32 saveDPLL_B_MD;
  406. u32 saveHTOTAL_B;
  407. u32 saveHBLANK_B;
  408. u32 saveHSYNC_B;
  409. u32 saveVTOTAL_B;
  410. u32 saveVBLANK_B;
  411. u32 saveVSYNC_B;
  412. u32 saveBCLRPAT_B;
  413. u32 saveTRANSBCONF;
  414. u32 saveTRANS_HTOTAL_B;
  415. u32 saveTRANS_HBLANK_B;
  416. u32 saveTRANS_HSYNC_B;
  417. u32 saveTRANS_VTOTAL_B;
  418. u32 saveTRANS_VBLANK_B;
  419. u32 saveTRANS_VSYNC_B;
  420. u32 savePIPEBSTAT;
  421. u32 saveDSPBSTRIDE;
  422. u32 saveDSPBSIZE;
  423. u32 saveDSPBPOS;
  424. u32 saveDSPBADDR;
  425. u32 saveDSPBSURF;
  426. u32 saveDSPBTILEOFF;
  427. u32 saveVGA0;
  428. u32 saveVGA1;
  429. u32 saveVGA_PD;
  430. u32 saveVGACNTRL;
  431. u32 saveADPA;
  432. u32 saveLVDS;
  433. u32 savePP_ON_DELAYS;
  434. u32 savePP_OFF_DELAYS;
  435. u32 saveDVOA;
  436. u32 saveDVOB;
  437. u32 saveDVOC;
  438. u32 savePP_ON;
  439. u32 savePP_OFF;
  440. u32 savePP_CONTROL;
  441. u32 savePP_DIVISOR;
  442. u32 savePFIT_CONTROL;
  443. u32 save_palette_a[256];
  444. u32 save_palette_b[256];
  445. u32 saveDPFC_CB_BASE;
  446. u32 saveFBC_CFB_BASE;
  447. u32 saveFBC_LL_BASE;
  448. u32 saveFBC_CONTROL;
  449. u32 saveFBC_CONTROL2;
  450. u32 saveIER;
  451. u32 saveIIR;
  452. u32 saveIMR;
  453. u32 saveDEIER;
  454. u32 saveDEIMR;
  455. u32 saveGTIER;
  456. u32 saveGTIMR;
  457. u32 saveFDI_RXA_IMR;
  458. u32 saveFDI_RXB_IMR;
  459. u32 saveCACHE_MODE_0;
  460. u32 saveMI_ARB_STATE;
  461. u32 saveSWF0[16];
  462. u32 saveSWF1[16];
  463. u32 saveSWF2[3];
  464. u8 saveMSR;
  465. u8 saveSR[8];
  466. u8 saveGR[25];
  467. u8 saveAR_INDEX;
  468. u8 saveAR[21];
  469. u8 saveDACMASK;
  470. u8 saveCR[37];
  471. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  472. u32 saveCURACNTR;
  473. u32 saveCURAPOS;
  474. u32 saveCURABASE;
  475. u32 saveCURBCNTR;
  476. u32 saveCURBPOS;
  477. u32 saveCURBBASE;
  478. u32 saveCURSIZE;
  479. u32 saveDP_B;
  480. u32 saveDP_C;
  481. u32 saveDP_D;
  482. u32 savePIPEA_GMCH_DATA_M;
  483. u32 savePIPEB_GMCH_DATA_M;
  484. u32 savePIPEA_GMCH_DATA_N;
  485. u32 savePIPEB_GMCH_DATA_N;
  486. u32 savePIPEA_DP_LINK_M;
  487. u32 savePIPEB_DP_LINK_M;
  488. u32 savePIPEA_DP_LINK_N;
  489. u32 savePIPEB_DP_LINK_N;
  490. u32 saveFDI_RXA_CTL;
  491. u32 saveFDI_TXA_CTL;
  492. u32 saveFDI_RXB_CTL;
  493. u32 saveFDI_TXB_CTL;
  494. u32 savePFA_CTL_1;
  495. u32 savePFB_CTL_1;
  496. u32 savePFA_WIN_SZ;
  497. u32 savePFB_WIN_SZ;
  498. u32 savePFA_WIN_POS;
  499. u32 savePFB_WIN_POS;
  500. u32 savePCH_DREF_CONTROL;
  501. u32 saveDISP_ARB_CTL;
  502. u32 savePIPEA_DATA_M1;
  503. u32 savePIPEA_DATA_N1;
  504. u32 savePIPEA_LINK_M1;
  505. u32 savePIPEA_LINK_N1;
  506. u32 savePIPEB_DATA_M1;
  507. u32 savePIPEB_DATA_N1;
  508. u32 savePIPEB_LINK_M1;
  509. u32 savePIPEB_LINK_N1;
  510. u32 saveMCHBAR_RENDER_STANDBY;
  511. u32 savePCH_PORT_HOTPLUG;
  512. };
  513. struct intel_gen6_power_mgmt {
  514. struct work_struct work;
  515. u32 pm_iir;
  516. /* lock - irqsave spinlock that protectects the work_struct and
  517. * pm_iir. */
  518. spinlock_t lock;
  519. /* The below variables an all the rps hw state are protected by
  520. * dev->struct mutext. */
  521. u8 cur_delay;
  522. u8 min_delay;
  523. u8 max_delay;
  524. struct delayed_work delayed_resume_work;
  525. /*
  526. * Protects RPS/RC6 register access and PCU communication.
  527. * Must be taken after struct_mutex if nested.
  528. */
  529. struct mutex hw_lock;
  530. };
  531. struct intel_ilk_power_mgmt {
  532. u8 cur_delay;
  533. u8 min_delay;
  534. u8 max_delay;
  535. u8 fmax;
  536. u8 fstart;
  537. u64 last_count1;
  538. unsigned long last_time1;
  539. unsigned long chipset_power;
  540. u64 last_count2;
  541. struct timespec last_time2;
  542. unsigned long gfx_power;
  543. u8 corr;
  544. int c_m;
  545. int r_t;
  546. struct drm_i915_gem_object *pwrctx;
  547. struct drm_i915_gem_object *renderctx;
  548. };
  549. struct i915_dri1_state {
  550. unsigned allow_batchbuffer : 1;
  551. u32 __iomem *gfx_hws_cpu_addr;
  552. unsigned int cpp;
  553. int back_offset;
  554. int front_offset;
  555. int current_page;
  556. int page_flipping;
  557. uint32_t counter;
  558. };
  559. struct intel_l3_parity {
  560. u32 *remap_info;
  561. struct work_struct error_work;
  562. };
  563. typedef struct drm_i915_private {
  564. struct drm_device *dev;
  565. const struct intel_device_info *info;
  566. int relative_constants_mode;
  567. void __iomem *regs;
  568. struct drm_i915_gt_funcs gt;
  569. /** gt_fifo_count and the subsequent register write are synchronized
  570. * with dev->struct_mutex. */
  571. unsigned gt_fifo_count;
  572. /** forcewake_count is protected by gt_lock */
  573. unsigned forcewake_count;
  574. /** gt_lock is also taken in irq contexts. */
  575. spinlock_t gt_lock;
  576. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  577. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  578. * controller on different i2c buses. */
  579. struct mutex gmbus_mutex;
  580. /**
  581. * Base address of the gmbus and gpio block.
  582. */
  583. uint32_t gpio_mmio_base;
  584. struct pci_dev *bridge_dev;
  585. struct intel_ring_buffer ring[I915_NUM_RINGS];
  586. uint32_t next_seqno;
  587. drm_dma_handle_t *status_page_dmah;
  588. struct resource mch_res;
  589. atomic_t irq_received;
  590. /* protects the irq masks */
  591. spinlock_t irq_lock;
  592. /* DPIO indirect register protection */
  593. spinlock_t dpio_lock;
  594. /** Cached value of IMR to avoid reads in updating the bitfield */
  595. u32 pipestat[2];
  596. u32 irq_mask;
  597. u32 gt_irq_mask;
  598. u32 pch_irq_mask;
  599. u32 hotplug_supported_mask;
  600. struct work_struct hotplug_work;
  601. int num_pipe;
  602. int num_pch_pll;
  603. /* For hangcheck timer */
  604. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  605. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  606. struct timer_list hangcheck_timer;
  607. int hangcheck_count;
  608. uint32_t last_acthd[I915_NUM_RINGS];
  609. uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
  610. unsigned int stop_rings;
  611. unsigned long cfb_size;
  612. unsigned int cfb_fb;
  613. enum plane cfb_plane;
  614. int cfb_y;
  615. struct intel_fbc_work *fbc_work;
  616. struct intel_opregion opregion;
  617. /* overlay */
  618. struct intel_overlay *overlay;
  619. bool sprite_scaling_enabled;
  620. /* LVDS info */
  621. int backlight_level; /* restore backlight to this value */
  622. bool backlight_enabled;
  623. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  624. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  625. /* Feature bits from the VBIOS */
  626. unsigned int int_tv_support:1;
  627. unsigned int lvds_dither:1;
  628. unsigned int lvds_vbt:1;
  629. unsigned int int_crt_support:1;
  630. unsigned int lvds_use_ssc:1;
  631. unsigned int display_clock_mode:1;
  632. int lvds_ssc_freq;
  633. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  634. struct {
  635. int rate;
  636. int lanes;
  637. int preemphasis;
  638. int vswing;
  639. bool initialized;
  640. bool support;
  641. int bpp;
  642. struct edp_power_seq pps;
  643. } edp;
  644. bool no_aux_handshake;
  645. int crt_ddc_pin;
  646. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  647. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  648. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  649. unsigned int fsb_freq, mem_freq, is_ddr3;
  650. spinlock_t error_lock;
  651. /* Protected by dev->error_lock. */
  652. struct drm_i915_error_state *first_error;
  653. struct work_struct error_work;
  654. struct completion error_completion;
  655. struct workqueue_struct *wq;
  656. /* Display functions */
  657. struct drm_i915_display_funcs display;
  658. /* PCH chipset type */
  659. enum intel_pch pch_type;
  660. unsigned short pch_id;
  661. unsigned long quirks;
  662. /* Register state */
  663. bool modeset_on_lid;
  664. struct {
  665. /** Bridge to intel-gtt-ko */
  666. struct intel_gtt *gtt;
  667. /** Memory allocator for GTT stolen memory */
  668. struct drm_mm stolen;
  669. /** Memory allocator for GTT */
  670. struct drm_mm gtt_space;
  671. /** List of all objects in gtt_space. Used to restore gtt
  672. * mappings on resume */
  673. struct list_head bound_list;
  674. /**
  675. * List of objects which are not bound to the GTT (thus
  676. * are idle and not used by the GPU) but still have
  677. * (presumably uncached) pages still attached.
  678. */
  679. struct list_head unbound_list;
  680. /** Usable portion of the GTT for GEM */
  681. unsigned long gtt_start;
  682. unsigned long gtt_mappable_end;
  683. unsigned long gtt_end;
  684. unsigned long stolen_base; /* limited to low memory (32-bit) */
  685. struct io_mapping *gtt_mapping;
  686. phys_addr_t gtt_base_addr;
  687. int gtt_mtrr;
  688. /** PPGTT used for aliasing the PPGTT with the GTT */
  689. struct i915_hw_ppgtt *aliasing_ppgtt;
  690. struct shrinker inactive_shrinker;
  691. /**
  692. * List of objects currently involved in rendering.
  693. *
  694. * Includes buffers having the contents of their GPU caches
  695. * flushed, not necessarily primitives. last_rendering_seqno
  696. * represents when the rendering involved will be completed.
  697. *
  698. * A reference is held on the buffer while on this list.
  699. */
  700. struct list_head active_list;
  701. /**
  702. * LRU list of objects which are not in the ringbuffer and
  703. * are ready to unbind, but are still in the GTT.
  704. *
  705. * last_rendering_seqno is 0 while an object is in this list.
  706. *
  707. * A reference is not held on the buffer while on this list,
  708. * as merely being GTT-bound shouldn't prevent its being
  709. * freed, and we'll pull it off the list in the free path.
  710. */
  711. struct list_head inactive_list;
  712. /** LRU list of objects with fence regs on them. */
  713. struct list_head fence_list;
  714. /**
  715. * We leave the user IRQ off as much as possible,
  716. * but this means that requests will finish and never
  717. * be retired once the system goes idle. Set a timer to
  718. * fire periodically while the ring is running. When it
  719. * fires, go retire requests.
  720. */
  721. struct delayed_work retire_work;
  722. /**
  723. * Are we in a non-interruptible section of code like
  724. * modesetting?
  725. */
  726. bool interruptible;
  727. /**
  728. * Flag if the X Server, and thus DRM, is not currently in
  729. * control of the device.
  730. *
  731. * This is set between LeaveVT and EnterVT. It needs to be
  732. * replaced with a semaphore. It also needs to be
  733. * transitioned away from for kernel modesetting.
  734. */
  735. int suspended;
  736. /**
  737. * Flag if the hardware appears to be wedged.
  738. *
  739. * This is set when attempts to idle the device timeout.
  740. * It prevents command submission from occurring and makes
  741. * every pending request fail
  742. */
  743. atomic_t wedged;
  744. /** Bit 6 swizzling required for X tiling */
  745. uint32_t bit_6_swizzle_x;
  746. /** Bit 6 swizzling required for Y tiling */
  747. uint32_t bit_6_swizzle_y;
  748. /* storage for physical objects */
  749. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  750. /* accounting, useful for userland debugging */
  751. size_t gtt_total;
  752. size_t mappable_gtt_total;
  753. size_t object_memory;
  754. u32 object_count;
  755. } mm;
  756. /* Kernel Modesetting */
  757. struct sdvo_device_mapping sdvo_mappings[2];
  758. /* indicate whether the LVDS_BORDER should be enabled or not */
  759. unsigned int lvds_border_bits;
  760. /* Panel fitter placement and size for Ironlake+ */
  761. u32 pch_pf_pos, pch_pf_size;
  762. struct drm_crtc *plane_to_crtc_mapping[3];
  763. struct drm_crtc *pipe_to_crtc_mapping[3];
  764. wait_queue_head_t pending_flip_queue;
  765. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  766. struct intel_ddi_plls ddi_plls;
  767. /* Reclocking support */
  768. bool render_reclock_avail;
  769. bool lvds_downclock_avail;
  770. /* indicates the reduced downclock for LVDS*/
  771. int lvds_downclock;
  772. u16 orig_clock;
  773. int child_dev_num;
  774. struct child_device_config *child_dev;
  775. bool mchbar_need_disable;
  776. struct intel_l3_parity l3_parity;
  777. /* gen6+ rps state */
  778. struct intel_gen6_power_mgmt rps;
  779. /* ilk-only ips/rps state. Everything in here is protected by the global
  780. * mchdev_lock in intel_pm.c */
  781. struct intel_ilk_power_mgmt ips;
  782. enum no_fbc_reason no_fbc_reason;
  783. struct drm_mm_node *compressed_fb;
  784. struct drm_mm_node *compressed_llb;
  785. unsigned long last_gpu_reset;
  786. /* list of fbdev register on this device */
  787. struct intel_fbdev *fbdev;
  788. /*
  789. * The console may be contended at resume, but we don't
  790. * want it to block on it.
  791. */
  792. struct work_struct console_resume_work;
  793. struct backlight_device *backlight;
  794. struct drm_property *broadcast_rgb_property;
  795. struct drm_property *force_audio_property;
  796. bool hw_contexts_disabled;
  797. uint32_t hw_context_size;
  798. struct i915_suspend_saved_registers regfile;
  799. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  800. * here! */
  801. struct i915_dri1_state dri1;
  802. } drm_i915_private_t;
  803. /* Iterate over initialised rings */
  804. #define for_each_ring(ring__, dev_priv__, i__) \
  805. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  806. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  807. enum hdmi_force_audio {
  808. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  809. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  810. HDMI_AUDIO_AUTO, /* trust EDID */
  811. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  812. };
  813. enum i915_cache_level {
  814. I915_CACHE_NONE = 0,
  815. I915_CACHE_LLC,
  816. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  817. };
  818. #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
  819. struct drm_i915_gem_object_ops {
  820. /* Interface between the GEM object and its backing storage.
  821. * get_pages() is called once prior to the use of the associated set
  822. * of pages before to binding them into the GTT, and put_pages() is
  823. * called after we no longer need them. As we expect there to be
  824. * associated cost with migrating pages between the backing storage
  825. * and making them available for the GPU (e.g. clflush), we may hold
  826. * onto the pages after they are no longer referenced by the GPU
  827. * in case they may be used again shortly (for example migrating the
  828. * pages to a different memory domain within the GTT). put_pages()
  829. * will therefore most likely be called when the object itself is
  830. * being released or under memory pressure (where we attempt to
  831. * reap pages for the shrinker).
  832. */
  833. int (*get_pages)(struct drm_i915_gem_object *);
  834. void (*put_pages)(struct drm_i915_gem_object *);
  835. };
  836. struct drm_i915_gem_object {
  837. struct drm_gem_object base;
  838. const struct drm_i915_gem_object_ops *ops;
  839. /** Current space allocated to this object in the GTT, if any. */
  840. struct drm_mm_node *gtt_space;
  841. struct list_head gtt_list;
  842. /** This object's place on the active/inactive lists */
  843. struct list_head ring_list;
  844. struct list_head mm_list;
  845. /** This object's place in the batchbuffer or on the eviction list */
  846. struct list_head exec_list;
  847. /**
  848. * This is set if the object is on the active lists (has pending
  849. * rendering and so a non-zero seqno), and is not set if it i s on
  850. * inactive (ready to be unbound) list.
  851. */
  852. unsigned int active:1;
  853. /**
  854. * This is set if the object has been written to since last bound
  855. * to the GTT
  856. */
  857. unsigned int dirty:1;
  858. /**
  859. * Fence register bits (if any) for this object. Will be set
  860. * as needed when mapped into the GTT.
  861. * Protected by dev->struct_mutex.
  862. */
  863. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  864. /**
  865. * Advice: are the backing pages purgeable?
  866. */
  867. unsigned int madv:2;
  868. /**
  869. * Current tiling mode for the object.
  870. */
  871. unsigned int tiling_mode:2;
  872. /**
  873. * Whether the tiling parameters for the currently associated fence
  874. * register have changed. Note that for the purposes of tracking
  875. * tiling changes we also treat the unfenced register, the register
  876. * slot that the object occupies whilst it executes a fenced
  877. * command (such as BLT on gen2/3), as a "fence".
  878. */
  879. unsigned int fence_dirty:1;
  880. /** How many users have pinned this object in GTT space. The following
  881. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  882. * (via user_pin_count), execbuffer (objects are not allowed multiple
  883. * times for the same batchbuffer), and the framebuffer code. When
  884. * switching/pageflipping, the framebuffer code has at most two buffers
  885. * pinned per crtc.
  886. *
  887. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  888. * bits with absolutely no headroom. So use 4 bits. */
  889. unsigned int pin_count:4;
  890. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  891. /**
  892. * Is the object at the current location in the gtt mappable and
  893. * fenceable? Used to avoid costly recalculations.
  894. */
  895. unsigned int map_and_fenceable:1;
  896. /**
  897. * Whether the current gtt mapping needs to be mappable (and isn't just
  898. * mappable by accident). Track pin and fault separate for a more
  899. * accurate mappable working set.
  900. */
  901. unsigned int fault_mappable:1;
  902. unsigned int pin_mappable:1;
  903. /*
  904. * Is the GPU currently using a fence to access this buffer,
  905. */
  906. unsigned int pending_fenced_gpu_access:1;
  907. unsigned int fenced_gpu_access:1;
  908. unsigned int cache_level:2;
  909. unsigned int has_aliasing_ppgtt_mapping:1;
  910. unsigned int has_global_gtt_mapping:1;
  911. unsigned int has_dma_mapping:1;
  912. struct sg_table *pages;
  913. int pages_pin_count;
  914. /* prime dma-buf support */
  915. void *dma_buf_vmapping;
  916. int vmapping_count;
  917. /**
  918. * Used for performing relocations during execbuffer insertion.
  919. */
  920. struct hlist_node exec_node;
  921. unsigned long exec_handle;
  922. struct drm_i915_gem_exec_object2 *exec_entry;
  923. /**
  924. * Current offset of the object in GTT space.
  925. *
  926. * This is the same as gtt_space->start
  927. */
  928. uint32_t gtt_offset;
  929. struct intel_ring_buffer *ring;
  930. /** Breadcrumb of last rendering to the buffer. */
  931. uint32_t last_read_seqno;
  932. uint32_t last_write_seqno;
  933. /** Breadcrumb of last fenced GPU access to the buffer. */
  934. uint32_t last_fenced_seqno;
  935. /** Current tiling stride for the object, if it's tiled. */
  936. uint32_t stride;
  937. /** Record of address bit 17 of each page at last unbind. */
  938. unsigned long *bit_17;
  939. /** User space pin count and filp owning the pin */
  940. uint32_t user_pin_count;
  941. struct drm_file *pin_filp;
  942. /** for phy allocated objects */
  943. struct drm_i915_gem_phys_object *phys_obj;
  944. /**
  945. * Number of crtcs where this object is currently the fb, but
  946. * will be page flipped away on the next vblank. When it
  947. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  948. */
  949. atomic_t pending_flip;
  950. };
  951. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  952. /**
  953. * Request queue structure.
  954. *
  955. * The request queue allows us to note sequence numbers that have been emitted
  956. * and may be associated with active buffers to be retired.
  957. *
  958. * By keeping this list, we can avoid having to do questionable
  959. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  960. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  961. */
  962. struct drm_i915_gem_request {
  963. /** On Which ring this request was generated */
  964. struct intel_ring_buffer *ring;
  965. /** GEM sequence number associated with this request. */
  966. uint32_t seqno;
  967. /** Postion in the ringbuffer of the end of the request */
  968. u32 tail;
  969. /** Time at which this request was emitted, in jiffies. */
  970. unsigned long emitted_jiffies;
  971. /** global list entry for this request */
  972. struct list_head list;
  973. struct drm_i915_file_private *file_priv;
  974. /** file_priv list entry for this request */
  975. struct list_head client_list;
  976. };
  977. struct drm_i915_file_private {
  978. struct {
  979. spinlock_t lock;
  980. struct list_head request_list;
  981. } mm;
  982. struct idr context_idr;
  983. };
  984. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  985. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  986. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  987. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  988. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  989. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  990. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  991. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  992. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  993. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  994. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  995. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  996. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  997. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  998. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  999. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1000. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1001. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1002. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1003. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1004. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1005. (dev)->pci_device == 0x0152 || \
  1006. (dev)->pci_device == 0x015a)
  1007. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1008. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1009. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1010. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1011. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1012. /*
  1013. * The genX designation typically refers to the render engine, so render
  1014. * capability related checks should use IS_GEN, while display and other checks
  1015. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1016. * chips, etc.).
  1017. */
  1018. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1019. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1020. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1021. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1022. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1023. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1024. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1025. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1026. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1027. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1028. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1029. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1030. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1031. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1032. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1033. * rows, which changed the alignment requirements and fence programming.
  1034. */
  1035. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1036. IS_I915GM(dev)))
  1037. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1038. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1039. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1040. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1041. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1042. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1043. /* dsparb controlled by hw only */
  1044. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1045. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1046. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1047. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1048. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1049. #define HAS_DDI(dev) (IS_HASWELL(dev))
  1050. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1051. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1052. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1053. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1054. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1055. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1056. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1057. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1058. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1059. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1060. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1061. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1062. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1063. #define GT_FREQUENCY_MULTIPLIER 50
  1064. #include "i915_trace.h"
  1065. /**
  1066. * RC6 is a special power stage which allows the GPU to enter an very
  1067. * low-voltage mode when idle, using down to 0V while at this stage. This
  1068. * stage is entered automatically when the GPU is idle when RC6 support is
  1069. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1070. *
  1071. * There are different RC6 modes available in Intel GPU, which differentiate
  1072. * among each other with the latency required to enter and leave RC6 and
  1073. * voltage consumed by the GPU in different states.
  1074. *
  1075. * The combination of the following flags define which states GPU is allowed
  1076. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1077. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1078. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1079. * which brings the most power savings; deeper states save more power, but
  1080. * require higher latency to switch to and wake up.
  1081. */
  1082. #define INTEL_RC6_ENABLE (1<<0)
  1083. #define INTEL_RC6p_ENABLE (1<<1)
  1084. #define INTEL_RC6pp_ENABLE (1<<2)
  1085. extern struct drm_ioctl_desc i915_ioctls[];
  1086. extern int i915_max_ioctl;
  1087. extern unsigned int i915_fbpercrtc __always_unused;
  1088. extern int i915_panel_ignore_lid __read_mostly;
  1089. extern unsigned int i915_powersave __read_mostly;
  1090. extern int i915_semaphores __read_mostly;
  1091. extern unsigned int i915_lvds_downclock __read_mostly;
  1092. extern int i915_lvds_channel_mode __read_mostly;
  1093. extern int i915_panel_use_ssc __read_mostly;
  1094. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1095. extern int i915_enable_rc6 __read_mostly;
  1096. extern int i915_enable_fbc __read_mostly;
  1097. extern bool i915_enable_hangcheck __read_mostly;
  1098. extern int i915_enable_ppgtt __read_mostly;
  1099. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1100. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1101. extern int i915_resume(struct drm_device *dev);
  1102. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1103. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1104. /* i915_dma.c */
  1105. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1106. extern void i915_kernel_lost_context(struct drm_device * dev);
  1107. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1108. extern int i915_driver_unload(struct drm_device *);
  1109. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1110. extern void i915_driver_lastclose(struct drm_device * dev);
  1111. extern void i915_driver_preclose(struct drm_device *dev,
  1112. struct drm_file *file_priv);
  1113. extern void i915_driver_postclose(struct drm_device *dev,
  1114. struct drm_file *file_priv);
  1115. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1116. #ifdef CONFIG_COMPAT
  1117. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1118. unsigned long arg);
  1119. #endif
  1120. extern int i915_emit_box(struct drm_device *dev,
  1121. struct drm_clip_rect *box,
  1122. int DR1, int DR4);
  1123. extern int intel_gpu_reset(struct drm_device *dev);
  1124. extern int i915_reset(struct drm_device *dev);
  1125. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1126. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1127. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1128. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1129. extern void intel_console_resume(struct work_struct *work);
  1130. /* i915_irq.c */
  1131. void i915_hangcheck_elapsed(unsigned long data);
  1132. void i915_handle_error(struct drm_device *dev, bool wedged);
  1133. extern void intel_irq_init(struct drm_device *dev);
  1134. extern void intel_gt_init(struct drm_device *dev);
  1135. extern void intel_gt_reset(struct drm_device *dev);
  1136. void i915_error_state_free(struct kref *error_ref);
  1137. void
  1138. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1139. void
  1140. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1141. void intel_enable_asle(struct drm_device *dev);
  1142. #ifdef CONFIG_DEBUG_FS
  1143. extern void i915_destroy_error_state(struct drm_device *dev);
  1144. #else
  1145. #define i915_destroy_error_state(x)
  1146. #endif
  1147. /* i915_gem.c */
  1148. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1149. struct drm_file *file_priv);
  1150. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1151. struct drm_file *file_priv);
  1152. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1153. struct drm_file *file_priv);
  1154. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1155. struct drm_file *file_priv);
  1156. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1157. struct drm_file *file_priv);
  1158. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1159. struct drm_file *file_priv);
  1160. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1161. struct drm_file *file_priv);
  1162. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1163. struct drm_file *file_priv);
  1164. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1165. struct drm_file *file_priv);
  1166. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1167. struct drm_file *file_priv);
  1168. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1169. struct drm_file *file_priv);
  1170. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1171. struct drm_file *file_priv);
  1172. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1173. struct drm_file *file_priv);
  1174. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1175. struct drm_file *file);
  1176. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1177. struct drm_file *file);
  1178. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1179. struct drm_file *file_priv);
  1180. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1181. struct drm_file *file_priv);
  1182. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1183. struct drm_file *file_priv);
  1184. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1185. struct drm_file *file_priv);
  1186. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1187. struct drm_file *file_priv);
  1188. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1189. struct drm_file *file_priv);
  1190. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1191. struct drm_file *file_priv);
  1192. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1193. struct drm_file *file_priv);
  1194. void i915_gem_load(struct drm_device *dev);
  1195. int i915_gem_init_object(struct drm_gem_object *obj);
  1196. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1197. const struct drm_i915_gem_object_ops *ops);
  1198. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1199. size_t size);
  1200. void i915_gem_free_object(struct drm_gem_object *obj);
  1201. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1202. uint32_t alignment,
  1203. bool map_and_fenceable,
  1204. bool nonblocking);
  1205. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1206. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1207. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1208. void i915_gem_lastclose(struct drm_device *dev);
  1209. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1210. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1211. {
  1212. struct scatterlist *sg = obj->pages->sgl;
  1213. int nents = obj->pages->nents;
  1214. while (nents > SG_MAX_SINGLE_ALLOC) {
  1215. if (n < SG_MAX_SINGLE_ALLOC - 1)
  1216. break;
  1217. sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
  1218. n -= SG_MAX_SINGLE_ALLOC - 1;
  1219. nents -= SG_MAX_SINGLE_ALLOC - 1;
  1220. }
  1221. return sg_page(sg+n);
  1222. }
  1223. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1224. {
  1225. BUG_ON(obj->pages == NULL);
  1226. obj->pages_pin_count++;
  1227. }
  1228. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1229. {
  1230. BUG_ON(obj->pages_pin_count == 0);
  1231. obj->pages_pin_count--;
  1232. }
  1233. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1234. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1235. struct intel_ring_buffer *to);
  1236. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1237. struct intel_ring_buffer *ring);
  1238. int i915_gem_dumb_create(struct drm_file *file_priv,
  1239. struct drm_device *dev,
  1240. struct drm_mode_create_dumb *args);
  1241. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1242. uint32_t handle, uint64_t *offset);
  1243. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1244. uint32_t handle);
  1245. /**
  1246. * Returns true if seq1 is later than seq2.
  1247. */
  1248. static inline bool
  1249. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1250. {
  1251. return (int32_t)(seq1 - seq2) >= 0;
  1252. }
  1253. extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1254. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1255. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1256. static inline bool
  1257. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1258. {
  1259. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1260. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1261. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1262. return true;
  1263. } else
  1264. return false;
  1265. }
  1266. static inline void
  1267. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1268. {
  1269. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1270. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1271. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1272. }
  1273. }
  1274. void i915_gem_retire_requests(struct drm_device *dev);
  1275. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1276. int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  1277. bool interruptible);
  1278. void i915_gem_reset(struct drm_device *dev);
  1279. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1280. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1281. uint32_t read_domains,
  1282. uint32_t write_domain);
  1283. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1284. int __must_check i915_gem_init(struct drm_device *dev);
  1285. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1286. void i915_gem_l3_remap(struct drm_device *dev);
  1287. void i915_gem_init_swizzling(struct drm_device *dev);
  1288. void i915_gem_init_ppgtt(struct drm_device *dev);
  1289. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1290. int __must_check i915_gpu_idle(struct drm_device *dev);
  1291. int __must_check i915_gem_idle(struct drm_device *dev);
  1292. int i915_add_request(struct intel_ring_buffer *ring,
  1293. struct drm_file *file,
  1294. u32 *seqno);
  1295. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1296. uint32_t seqno);
  1297. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1298. int __must_check
  1299. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1300. bool write);
  1301. int __must_check
  1302. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1303. int __must_check
  1304. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1305. u32 alignment,
  1306. struct intel_ring_buffer *pipelined);
  1307. int i915_gem_attach_phys_object(struct drm_device *dev,
  1308. struct drm_i915_gem_object *obj,
  1309. int id,
  1310. int align);
  1311. void i915_gem_detach_phys_object(struct drm_device *dev,
  1312. struct drm_i915_gem_object *obj);
  1313. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1314. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1315. uint32_t
  1316. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1317. uint32_t size,
  1318. int tiling_mode);
  1319. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1320. enum i915_cache_level cache_level);
  1321. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1322. struct dma_buf *dma_buf);
  1323. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1324. struct drm_gem_object *gem_obj, int flags);
  1325. /* i915_gem_context.c */
  1326. void i915_gem_context_init(struct drm_device *dev);
  1327. void i915_gem_context_fini(struct drm_device *dev);
  1328. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1329. int i915_switch_context(struct intel_ring_buffer *ring,
  1330. struct drm_file *file, int to_id);
  1331. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1332. struct drm_file *file);
  1333. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1334. struct drm_file *file);
  1335. /* i915_gem_gtt.c */
  1336. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1337. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1338. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1339. struct drm_i915_gem_object *obj,
  1340. enum i915_cache_level cache_level);
  1341. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1342. struct drm_i915_gem_object *obj);
  1343. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1344. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1345. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1346. enum i915_cache_level cache_level);
  1347. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1348. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1349. void i915_gem_init_global_gtt(struct drm_device *dev,
  1350. unsigned long start,
  1351. unsigned long mappable_end,
  1352. unsigned long end);
  1353. int i915_gem_gtt_init(struct drm_device *dev);
  1354. void i915_gem_gtt_fini(struct drm_device *dev);
  1355. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1356. {
  1357. if (INTEL_INFO(dev)->gen < 6)
  1358. intel_gtt_chipset_flush();
  1359. }
  1360. /* i915_gem_evict.c */
  1361. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1362. unsigned alignment,
  1363. unsigned cache_level,
  1364. bool mappable,
  1365. bool nonblock);
  1366. int i915_gem_evict_everything(struct drm_device *dev);
  1367. /* i915_gem_stolen.c */
  1368. int i915_gem_init_stolen(struct drm_device *dev);
  1369. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1370. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1371. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1372. /* i915_gem_tiling.c */
  1373. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1374. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1375. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1376. /* i915_gem_debug.c */
  1377. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1378. const char *where, uint32_t mark);
  1379. #if WATCH_LISTS
  1380. int i915_verify_lists(struct drm_device *dev);
  1381. #else
  1382. #define i915_verify_lists(dev) 0
  1383. #endif
  1384. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1385. int handle);
  1386. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1387. const char *where, uint32_t mark);
  1388. /* i915_debugfs.c */
  1389. int i915_debugfs_init(struct drm_minor *minor);
  1390. void i915_debugfs_cleanup(struct drm_minor *minor);
  1391. /* i915_suspend.c */
  1392. extern int i915_save_state(struct drm_device *dev);
  1393. extern int i915_restore_state(struct drm_device *dev);
  1394. /* i915_suspend.c */
  1395. extern int i915_save_state(struct drm_device *dev);
  1396. extern int i915_restore_state(struct drm_device *dev);
  1397. /* i915_sysfs.c */
  1398. void i915_setup_sysfs(struct drm_device *dev_priv);
  1399. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1400. /* intel_i2c.c */
  1401. extern int intel_setup_gmbus(struct drm_device *dev);
  1402. extern void intel_teardown_gmbus(struct drm_device *dev);
  1403. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1404. {
  1405. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1406. }
  1407. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1408. struct drm_i915_private *dev_priv, unsigned port);
  1409. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1410. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1411. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1412. {
  1413. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1414. }
  1415. extern void intel_i2c_reset(struct drm_device *dev);
  1416. /* intel_opregion.c */
  1417. extern int intel_opregion_setup(struct drm_device *dev);
  1418. #ifdef CONFIG_ACPI
  1419. extern void intel_opregion_init(struct drm_device *dev);
  1420. extern void intel_opregion_fini(struct drm_device *dev);
  1421. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1422. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1423. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1424. #else
  1425. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1426. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1427. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1428. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1429. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1430. #endif
  1431. /* intel_acpi.c */
  1432. #ifdef CONFIG_ACPI
  1433. extern void intel_register_dsm_handler(void);
  1434. extern void intel_unregister_dsm_handler(void);
  1435. #else
  1436. static inline void intel_register_dsm_handler(void) { return; }
  1437. static inline void intel_unregister_dsm_handler(void) { return; }
  1438. #endif /* CONFIG_ACPI */
  1439. /* modesetting */
  1440. extern void intel_modeset_init_hw(struct drm_device *dev);
  1441. extern void intel_modeset_init(struct drm_device *dev);
  1442. extern void intel_modeset_gem_init(struct drm_device *dev);
  1443. extern void intel_modeset_cleanup(struct drm_device *dev);
  1444. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1445. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1446. bool force_restore);
  1447. extern bool intel_fbc_enabled(struct drm_device *dev);
  1448. extern void intel_disable_fbc(struct drm_device *dev);
  1449. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1450. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1451. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1452. extern void intel_detect_pch(struct drm_device *dev);
  1453. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1454. extern int intel_enable_rc6(const struct drm_device *dev);
  1455. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1456. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1457. struct drm_file *file);
  1458. /* overlay */
  1459. #ifdef CONFIG_DEBUG_FS
  1460. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1461. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1462. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1463. extern void intel_display_print_error_state(struct seq_file *m,
  1464. struct drm_device *dev,
  1465. struct intel_display_error_state *error);
  1466. #endif
  1467. /* On SNB platform, before reading ring registers forcewake bit
  1468. * must be set to prevent GT core from power down and stale values being
  1469. * returned.
  1470. */
  1471. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1472. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1473. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1474. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1475. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1476. #define __i915_read(x, y) \
  1477. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1478. __i915_read(8, b)
  1479. __i915_read(16, w)
  1480. __i915_read(32, l)
  1481. __i915_read(64, q)
  1482. #undef __i915_read
  1483. #define __i915_write(x, y) \
  1484. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1485. __i915_write(8, b)
  1486. __i915_write(16, w)
  1487. __i915_write(32, l)
  1488. __i915_write(64, q)
  1489. #undef __i915_write
  1490. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1491. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1492. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1493. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1494. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1495. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1496. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1497. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1498. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1499. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1500. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1501. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1502. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1503. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1504. #endif