tps65910.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * tps65910.h -- TI TPS6591x
  3. *
  4. * Copyright 2010-2011 Texas Instruments Inc.
  5. *
  6. * Author: Graeme Gregory <gg@slimlogic.co.uk>
  7. * Author: Jorge Eduardo Candelaria <jedu@slimlogic.co.uk>
  8. * Author: Arnaud Deconinck <a-deconinck@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #ifndef __LINUX_MFD_TPS65910_H
  17. #define __LINUX_MFD_TPS65910_H
  18. /* TPS chip id list */
  19. #define TPS65910 0
  20. #define TPS65911 1
  21. /* TPS regulator type list */
  22. #define REGULATOR_LDO 0
  23. #define REGULATOR_DCDC 1
  24. /*
  25. * List of registers for component TPS65910
  26. *
  27. */
  28. #define TPS65910_SECONDS 0x0
  29. #define TPS65910_MINUTES 0x1
  30. #define TPS65910_HOURS 0x2
  31. #define TPS65910_DAYS 0x3
  32. #define TPS65910_MONTHS 0x4
  33. #define TPS65910_YEARS 0x5
  34. #define TPS65910_WEEKS 0x6
  35. #define TPS65910_ALARM_SECONDS 0x8
  36. #define TPS65910_ALARM_MINUTES 0x9
  37. #define TPS65910_ALARM_HOURS 0xA
  38. #define TPS65910_ALARM_DAYS 0xB
  39. #define TPS65910_ALARM_MONTHS 0xC
  40. #define TPS65910_ALARM_YEARS 0xD
  41. #define TPS65910_RTC_CTRL 0x10
  42. #define TPS65910_RTC_STATUS 0x11
  43. #define TPS65910_RTC_INTERRUPTS 0x12
  44. #define TPS65910_RTC_COMP_LSB 0x13
  45. #define TPS65910_RTC_COMP_MSB 0x14
  46. #define TPS65910_RTC_RES_PROG 0x15
  47. #define TPS65910_RTC_RESET_STATUS 0x16
  48. #define TPS65910_BCK1 0x17
  49. #define TPS65910_BCK2 0x18
  50. #define TPS65910_BCK3 0x19
  51. #define TPS65910_BCK4 0x1A
  52. #define TPS65910_BCK5 0x1B
  53. #define TPS65910_PUADEN 0x1C
  54. #define TPS65910_REF 0x1D
  55. #define TPS65910_VRTC 0x1E
  56. #define TPS65910_VIO 0x20
  57. #define TPS65910_VDD1 0x21
  58. #define TPS65910_VDD1_OP 0x22
  59. #define TPS65910_VDD1_SR 0x23
  60. #define TPS65910_VDD2 0x24
  61. #define TPS65910_VDD2_OP 0x25
  62. #define TPS65910_VDD2_SR 0x26
  63. #define TPS65910_VDD3 0x27
  64. #define TPS65910_VDIG1 0x30
  65. #define TPS65910_VDIG2 0x31
  66. #define TPS65910_VAUX1 0x32
  67. #define TPS65910_VAUX2 0x33
  68. #define TPS65910_VAUX33 0x34
  69. #define TPS65910_VMMC 0x35
  70. #define TPS65910_VPLL 0x36
  71. #define TPS65910_VDAC 0x37
  72. #define TPS65910_THERM 0x38
  73. #define TPS65910_BBCH 0x39
  74. #define TPS65910_DCDCCTRL 0x3E
  75. #define TPS65910_DEVCTRL 0x3F
  76. #define TPS65910_DEVCTRL2 0x40
  77. #define TPS65910_SLEEP_KEEP_LDO_ON 0x41
  78. #define TPS65910_SLEEP_KEEP_RES_ON 0x42
  79. #define TPS65910_SLEEP_SET_LDO_OFF 0x43
  80. #define TPS65910_SLEEP_SET_RES_OFF 0x44
  81. #define TPS65910_EN1_LDO_ASS 0x45
  82. #define TPS65910_EN1_SMPS_ASS 0x46
  83. #define TPS65910_EN2_LDO_ASS 0x47
  84. #define TPS65910_EN2_SMPS_ASS 0x48
  85. #define TPS65910_EN3_LDO_ASS 0x49
  86. #define TPS65910_SPARE 0x4A
  87. #define TPS65910_INT_STS 0x50
  88. #define TPS65910_INT_MSK 0x51
  89. #define TPS65910_INT_STS2 0x52
  90. #define TPS65910_INT_MSK2 0x53
  91. #define TPS65910_INT_STS3 0x54
  92. #define TPS65910_INT_MSK3 0x55
  93. #define TPS65910_GPIO0 0x60
  94. #define TPS65910_GPIO1 0x61
  95. #define TPS65910_GPIO2 0x62
  96. #define TPS65910_GPIO3 0x63
  97. #define TPS65910_GPIO4 0x64
  98. #define TPS65910_GPIO5 0x65
  99. #define TPS65910_GPIO6 0x66
  100. #define TPS65910_GPIO7 0x67
  101. #define TPS65910_GPIO8 0x68
  102. #define TPS65910_JTAGVERNUM 0x80
  103. #define TPS65910_MAX_REGISTER 0x80
  104. /*
  105. * List of registers specific to TPS65911
  106. */
  107. #define TPS65911_VDDCTRL 0x27
  108. #define TPS65911_VDDCTRL_OP 0x28
  109. #define TPS65911_VDDCTRL_SR 0x29
  110. #define TPS65911_LDO1 0x30
  111. #define TPS65911_LDO2 0x31
  112. #define TPS65911_LDO5 0x32
  113. #define TPS65911_LDO8 0x33
  114. #define TPS65911_LDO7 0x34
  115. #define TPS65911_LDO6 0x35
  116. #define TPS65911_LDO4 0x36
  117. #define TPS65911_LDO3 0x37
  118. /*
  119. * List of register bitfields for component TPS65910
  120. *
  121. */
  122. /*Register BCK1 (0x80) register.RegisterDescription */
  123. #define BCK1_BCKUP_MASK 0xFF
  124. #define BCK1_BCKUP_SHIFT 0
  125. /*Register BCK2 (0x80) register.RegisterDescription */
  126. #define BCK2_BCKUP_MASK 0xFF
  127. #define BCK2_BCKUP_SHIFT 0
  128. /*Register BCK3 (0x80) register.RegisterDescription */
  129. #define BCK3_BCKUP_MASK 0xFF
  130. #define BCK3_BCKUP_SHIFT 0
  131. /*Register BCK4 (0x80) register.RegisterDescription */
  132. #define BCK4_BCKUP_MASK 0xFF
  133. #define BCK4_BCKUP_SHIFT 0
  134. /*Register BCK5 (0x80) register.RegisterDescription */
  135. #define BCK5_BCKUP_MASK 0xFF
  136. #define BCK5_BCKUP_SHIFT 0
  137. /*Register PUADEN (0x80) register.RegisterDescription */
  138. #define PUADEN_EN3P_MASK 0x80
  139. #define PUADEN_EN3P_SHIFT 7
  140. #define PUADEN_I2CCTLP_MASK 0x40
  141. #define PUADEN_I2CCTLP_SHIFT 6
  142. #define PUADEN_I2CSRP_MASK 0x20
  143. #define PUADEN_I2CSRP_SHIFT 5
  144. #define PUADEN_PWRONP_MASK 0x10
  145. #define PUADEN_PWRONP_SHIFT 4
  146. #define PUADEN_SLEEPP_MASK 0x08
  147. #define PUADEN_SLEEPP_SHIFT 3
  148. #define PUADEN_PWRHOLDP_MASK 0x04
  149. #define PUADEN_PWRHOLDP_SHIFT 2
  150. #define PUADEN_BOOT1P_MASK 0x02
  151. #define PUADEN_BOOT1P_SHIFT 1
  152. #define PUADEN_BOOT0P_MASK 0x01
  153. #define PUADEN_BOOT0P_SHIFT 0
  154. /*Register REF (0x80) register.RegisterDescription */
  155. #define REF_VMBCH_SEL_MASK 0x0C
  156. #define REF_VMBCH_SEL_SHIFT 2
  157. #define REF_ST_MASK 0x03
  158. #define REF_ST_SHIFT 0
  159. /*Register VRTC (0x80) register.RegisterDescription */
  160. #define VRTC_VRTC_OFFMASK_MASK 0x08
  161. #define VRTC_VRTC_OFFMASK_SHIFT 3
  162. #define VRTC_ST_MASK 0x03
  163. #define VRTC_ST_SHIFT 0
  164. /*Register VIO (0x80) register.RegisterDescription */
  165. #define VIO_ILMAX_MASK 0xC0
  166. #define VIO_ILMAX_SHIFT 6
  167. #define VIO_SEL_MASK 0x0C
  168. #define VIO_SEL_SHIFT 2
  169. #define VIO_ST_MASK 0x03
  170. #define VIO_ST_SHIFT 0
  171. /*Register VDD1 (0x80) register.RegisterDescription */
  172. #define VDD1_VGAIN_SEL_MASK 0xC0
  173. #define VDD1_VGAIN_SEL_SHIFT 6
  174. #define VDD1_ILMAX_MASK 0x20
  175. #define VDD1_ILMAX_SHIFT 5
  176. #define VDD1_TSTEP_MASK 0x1C
  177. #define VDD1_TSTEP_SHIFT 2
  178. #define VDD1_ST_MASK 0x03
  179. #define VDD1_ST_SHIFT 0
  180. /*Register VDD1_OP (0x80) register.RegisterDescription */
  181. #define VDD1_OP_CMD_MASK 0x80
  182. #define VDD1_OP_CMD_SHIFT 7
  183. #define VDD1_OP_SEL_MASK 0x7F
  184. #define VDD1_OP_SEL_SHIFT 0
  185. /*Register VDD1_SR (0x80) register.RegisterDescription */
  186. #define VDD1_SR_SEL_MASK 0x7F
  187. #define VDD1_SR_SEL_SHIFT 0
  188. /*Register VDD2 (0x80) register.RegisterDescription */
  189. #define VDD2_VGAIN_SEL_MASK 0xC0
  190. #define VDD2_VGAIN_SEL_SHIFT 6
  191. #define VDD2_ILMAX_MASK 0x20
  192. #define VDD2_ILMAX_SHIFT 5
  193. #define VDD2_TSTEP_MASK 0x1C
  194. #define VDD2_TSTEP_SHIFT 2
  195. #define VDD2_ST_MASK 0x03
  196. #define VDD2_ST_SHIFT 0
  197. /*Register VDD2_OP (0x80) register.RegisterDescription */
  198. #define VDD2_OP_CMD_MASK 0x80
  199. #define VDD2_OP_CMD_SHIFT 7
  200. #define VDD2_OP_SEL_MASK 0x7F
  201. #define VDD2_OP_SEL_SHIFT 0
  202. /*Register VDD2_SR (0x80) register.RegisterDescription */
  203. #define VDD2_SR_SEL_MASK 0x7F
  204. #define VDD2_SR_SEL_SHIFT 0
  205. /*Registers VDD1, VDD2 voltage values definitions */
  206. #define VDD1_2_NUM_VOLTS 73
  207. #define VDD1_2_MIN_VOLT 6000
  208. #define VDD1_2_OFFSET 125
  209. /*Register VDD3 (0x80) register.RegisterDescription */
  210. #define VDD3_CKINEN_MASK 0x04
  211. #define VDD3_CKINEN_SHIFT 2
  212. #define VDD3_ST_MASK 0x03
  213. #define VDD3_ST_SHIFT 0
  214. #define VDDCTRL_MIN_VOLT 6000
  215. #define VDDCTRL_OFFSET 125
  216. /*Registers VDIG (0x80) to VDAC register.RegisterDescription */
  217. #define LDO_SEL_MASK 0x0C
  218. #define LDO_SEL_SHIFT 2
  219. #define LDO_ST_MASK 0x03
  220. #define LDO_ST_SHIFT 0
  221. #define LDO_ST_ON_BIT 0x01
  222. #define LDO_ST_MODE_BIT 0x02
  223. /* Registers LDO1 to LDO8 in tps65910 */
  224. #define LDO1_SEL_MASK 0xFC
  225. #define LDO3_SEL_MASK 0x7C
  226. #define LDO_MIN_VOLT 1000
  227. #define LDO_MAX_VOLT 3300;
  228. /*Register VDIG1 (0x80) register.RegisterDescription */
  229. #define VDIG1_SEL_MASK 0x0C
  230. #define VDIG1_SEL_SHIFT 2
  231. #define VDIG1_ST_MASK 0x03
  232. #define VDIG1_ST_SHIFT 0
  233. /*Register VDIG2 (0x80) register.RegisterDescription */
  234. #define VDIG2_SEL_MASK 0x0C
  235. #define VDIG2_SEL_SHIFT 2
  236. #define VDIG2_ST_MASK 0x03
  237. #define VDIG2_ST_SHIFT 0
  238. /*Register VAUX1 (0x80) register.RegisterDescription */
  239. #define VAUX1_SEL_MASK 0x0C
  240. #define VAUX1_SEL_SHIFT 2
  241. #define VAUX1_ST_MASK 0x03
  242. #define VAUX1_ST_SHIFT 0
  243. /*Register VAUX2 (0x80) register.RegisterDescription */
  244. #define VAUX2_SEL_MASK 0x0C
  245. #define VAUX2_SEL_SHIFT 2
  246. #define VAUX2_ST_MASK 0x03
  247. #define VAUX2_ST_SHIFT 0
  248. /*Register VAUX33 (0x80) register.RegisterDescription */
  249. #define VAUX33_SEL_MASK 0x0C
  250. #define VAUX33_SEL_SHIFT 2
  251. #define VAUX33_ST_MASK 0x03
  252. #define VAUX33_ST_SHIFT 0
  253. /*Register VMMC (0x80) register.RegisterDescription */
  254. #define VMMC_SEL_MASK 0x0C
  255. #define VMMC_SEL_SHIFT 2
  256. #define VMMC_ST_MASK 0x03
  257. #define VMMC_ST_SHIFT 0
  258. /*Register VPLL (0x80) register.RegisterDescription */
  259. #define VPLL_SEL_MASK 0x0C
  260. #define VPLL_SEL_SHIFT 2
  261. #define VPLL_ST_MASK 0x03
  262. #define VPLL_ST_SHIFT 0
  263. /*Register VDAC (0x80) register.RegisterDescription */
  264. #define VDAC_SEL_MASK 0x0C
  265. #define VDAC_SEL_SHIFT 2
  266. #define VDAC_ST_MASK 0x03
  267. #define VDAC_ST_SHIFT 0
  268. /*Register THERM (0x80) register.RegisterDescription */
  269. #define THERM_THERM_HD_MASK 0x20
  270. #define THERM_THERM_HD_SHIFT 5
  271. #define THERM_THERM_TS_MASK 0x10
  272. #define THERM_THERM_TS_SHIFT 4
  273. #define THERM_THERM_HDSEL_MASK 0x0C
  274. #define THERM_THERM_HDSEL_SHIFT 2
  275. #define THERM_RSVD1_MASK 0x02
  276. #define THERM_RSVD1_SHIFT 1
  277. #define THERM_THERM_STATE_MASK 0x01
  278. #define THERM_THERM_STATE_SHIFT 0
  279. /*Register BBCH (0x80) register.RegisterDescription */
  280. #define BBCH_BBSEL_MASK 0x06
  281. #define BBCH_BBSEL_SHIFT 1
  282. #define BBCH_BBCHEN_MASK 0x01
  283. #define BBCH_BBCHEN_SHIFT 0
  284. /*Register DCDCCTRL (0x80) register.RegisterDescription */
  285. #define DCDCCTRL_VDD2_PSKIP_MASK 0x20
  286. #define DCDCCTRL_VDD2_PSKIP_SHIFT 5
  287. #define DCDCCTRL_VDD1_PSKIP_MASK 0x10
  288. #define DCDCCTRL_VDD1_PSKIP_SHIFT 4
  289. #define DCDCCTRL_VIO_PSKIP_MASK 0x08
  290. #define DCDCCTRL_VIO_PSKIP_SHIFT 3
  291. #define DCDCCTRL_DCDCCKEXT_MASK 0x04
  292. #define DCDCCTRL_DCDCCKEXT_SHIFT 2
  293. #define DCDCCTRL_DCDCCKSYNC_MASK 0x03
  294. #define DCDCCTRL_DCDCCKSYNC_SHIFT 0
  295. /*Register DEVCTRL (0x80) register.RegisterDescription */
  296. #define DEVCTRL_RTC_PWDN_MASK 0x40
  297. #define DEVCTRL_RTC_PWDN_SHIFT 6
  298. #define DEVCTRL_CK32K_CTRL_MASK 0x20
  299. #define DEVCTRL_CK32K_CTRL_SHIFT 5
  300. #define DEVCTRL_SR_CTL_I2C_SEL_MASK 0x10
  301. #define DEVCTRL_SR_CTL_I2C_SEL_SHIFT 4
  302. #define DEVCTRL_DEV_OFF_RST_MASK 0x08
  303. #define DEVCTRL_DEV_OFF_RST_SHIFT 3
  304. #define DEVCTRL_DEV_ON_MASK 0x04
  305. #define DEVCTRL_DEV_ON_SHIFT 2
  306. #define DEVCTRL_DEV_SLP_MASK 0x02
  307. #define DEVCTRL_DEV_SLP_SHIFT 1
  308. #define DEVCTRL_DEV_OFF_MASK 0x01
  309. #define DEVCTRL_DEV_OFF_SHIFT 0
  310. /*Register DEVCTRL2 (0x80) register.RegisterDescription */
  311. #define DEVCTRL2_TSLOT_LENGTH_MASK 0x30
  312. #define DEVCTRL2_TSLOT_LENGTH_SHIFT 4
  313. #define DEVCTRL2_SLEEPSIG_POL_MASK 0x08
  314. #define DEVCTRL2_SLEEPSIG_POL_SHIFT 3
  315. #define DEVCTRL2_PWON_LP_OFF_MASK 0x04
  316. #define DEVCTRL2_PWON_LP_OFF_SHIFT 2
  317. #define DEVCTRL2_PWON_LP_RST_MASK 0x02
  318. #define DEVCTRL2_PWON_LP_RST_SHIFT 1
  319. #define DEVCTRL2_IT_POL_MASK 0x01
  320. #define DEVCTRL2_IT_POL_SHIFT 0
  321. /*Register SLEEP_KEEP_LDO_ON (0x80) register.RegisterDescription */
  322. #define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_MASK 0x80
  323. #define SLEEP_KEEP_LDO_ON_VDAC_KEEPON_SHIFT 7
  324. #define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_MASK 0x40
  325. #define SLEEP_KEEP_LDO_ON_VPLL_KEEPON_SHIFT 6
  326. #define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_MASK 0x20
  327. #define SLEEP_KEEP_LDO_ON_VAUX33_KEEPON_SHIFT 5
  328. #define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_MASK 0x10
  329. #define SLEEP_KEEP_LDO_ON_VAUX2_KEEPON_SHIFT 4
  330. #define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_MASK 0x08
  331. #define SLEEP_KEEP_LDO_ON_VAUX1_KEEPON_SHIFT 3
  332. #define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_MASK 0x04
  333. #define SLEEP_KEEP_LDO_ON_VDIG2_KEEPON_SHIFT 2
  334. #define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_MASK 0x02
  335. #define SLEEP_KEEP_LDO_ON_VDIG1_KEEPON_SHIFT 1
  336. #define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_MASK 0x01
  337. #define SLEEP_KEEP_LDO_ON_VMMC_KEEPON_SHIFT 0
  338. /*Register SLEEP_KEEP_RES_ON (0x80) register.RegisterDescription */
  339. #define SLEEP_KEEP_RES_ON_THERM_KEEPON_MASK 0x80
  340. #define SLEEP_KEEP_RES_ON_THERM_KEEPON_SHIFT 7
  341. #define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_MASK 0x40
  342. #define SLEEP_KEEP_RES_ON_CLKOUT32K_KEEPON_SHIFT 6
  343. #define SLEEP_KEEP_RES_ON_VRTC_KEEPON_MASK 0x20
  344. #define SLEEP_KEEP_RES_ON_VRTC_KEEPON_SHIFT 5
  345. #define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_MASK 0x10
  346. #define SLEEP_KEEP_RES_ON_I2CHS_KEEPON_SHIFT 4
  347. #define SLEEP_KEEP_RES_ON_VDD3_KEEPON_MASK 0x08
  348. #define SLEEP_KEEP_RES_ON_VDD3_KEEPON_SHIFT 3
  349. #define SLEEP_KEEP_RES_ON_VDD2_KEEPON_MASK 0x04
  350. #define SLEEP_KEEP_RES_ON_VDD2_KEEPON_SHIFT 2
  351. #define SLEEP_KEEP_RES_ON_VDD1_KEEPON_MASK 0x02
  352. #define SLEEP_KEEP_RES_ON_VDD1_KEEPON_SHIFT 1
  353. #define SLEEP_KEEP_RES_ON_VIO_KEEPON_MASK 0x01
  354. #define SLEEP_KEEP_RES_ON_VIO_KEEPON_SHIFT 0
  355. /*Register SLEEP_SET_LDO_OFF (0x80) register.RegisterDescription */
  356. #define SLEEP_SET_LDO_OFF_VDAC_SETOFF_MASK 0x80
  357. #define SLEEP_SET_LDO_OFF_VDAC_SETOFF_SHIFT 7
  358. #define SLEEP_SET_LDO_OFF_VPLL_SETOFF_MASK 0x40
  359. #define SLEEP_SET_LDO_OFF_VPLL_SETOFF_SHIFT 6
  360. #define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_MASK 0x20
  361. #define SLEEP_SET_LDO_OFF_VAUX33_SETOFF_SHIFT 5
  362. #define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_MASK 0x10
  363. #define SLEEP_SET_LDO_OFF_VAUX2_SETOFF_SHIFT 4
  364. #define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_MASK 0x08
  365. #define SLEEP_SET_LDO_OFF_VAUX1_SETOFF_SHIFT 3
  366. #define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_MASK 0x04
  367. #define SLEEP_SET_LDO_OFF_VDIG2_SETOFF_SHIFT 2
  368. #define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_MASK 0x02
  369. #define SLEEP_SET_LDO_OFF_VDIG1_SETOFF_SHIFT 1
  370. #define SLEEP_SET_LDO_OFF_VMMC_SETOFF_MASK 0x01
  371. #define SLEEP_SET_LDO_OFF_VMMC_SETOFF_SHIFT 0
  372. /*Register SLEEP_SET_RES_OFF (0x80) register.RegisterDescription */
  373. #define SLEEP_SET_RES_OFF_DEFAULT_VOLT_MASK 0x80
  374. #define SLEEP_SET_RES_OFF_DEFAULT_VOLT_SHIFT 7
  375. #define SLEEP_SET_RES_OFF_RSVD_MASK 0x60
  376. #define SLEEP_SET_RES_OFF_RSVD_SHIFT 5
  377. #define SLEEP_SET_RES_OFF_SPARE_SETOFF_MASK 0x10
  378. #define SLEEP_SET_RES_OFF_SPARE_SETOFF_SHIFT 4
  379. #define SLEEP_SET_RES_OFF_VDD3_SETOFF_MASK 0x08
  380. #define SLEEP_SET_RES_OFF_VDD3_SETOFF_SHIFT 3
  381. #define SLEEP_SET_RES_OFF_VDD2_SETOFF_MASK 0x04
  382. #define SLEEP_SET_RES_OFF_VDD2_SETOFF_SHIFT 2
  383. #define SLEEP_SET_RES_OFF_VDD1_SETOFF_MASK 0x02
  384. #define SLEEP_SET_RES_OFF_VDD1_SETOFF_SHIFT 1
  385. #define SLEEP_SET_RES_OFF_VIO_SETOFF_MASK 0x01
  386. #define SLEEP_SET_RES_OFF_VIO_SETOFF_SHIFT 0
  387. /*Register EN1_LDO_ASS (0x80) register.RegisterDescription */
  388. #define EN1_LDO_ASS_VDAC_EN1_MASK 0x80
  389. #define EN1_LDO_ASS_VDAC_EN1_SHIFT 7
  390. #define EN1_LDO_ASS_VPLL_EN1_MASK 0x40
  391. #define EN1_LDO_ASS_VPLL_EN1_SHIFT 6
  392. #define EN1_LDO_ASS_VAUX33_EN1_MASK 0x20
  393. #define EN1_LDO_ASS_VAUX33_EN1_SHIFT 5
  394. #define EN1_LDO_ASS_VAUX2_EN1_MASK 0x10
  395. #define EN1_LDO_ASS_VAUX2_EN1_SHIFT 4
  396. #define EN1_LDO_ASS_VAUX1_EN1_MASK 0x08
  397. #define EN1_LDO_ASS_VAUX1_EN1_SHIFT 3
  398. #define EN1_LDO_ASS_VDIG2_EN1_MASK 0x04
  399. #define EN1_LDO_ASS_VDIG2_EN1_SHIFT 2
  400. #define EN1_LDO_ASS_VDIG1_EN1_MASK 0x02
  401. #define EN1_LDO_ASS_VDIG1_EN1_SHIFT 1
  402. #define EN1_LDO_ASS_VMMC_EN1_MASK 0x01
  403. #define EN1_LDO_ASS_VMMC_EN1_SHIFT 0
  404. /*Register EN1_SMPS_ASS (0x80) register.RegisterDescription */
  405. #define EN1_SMPS_ASS_RSVD_MASK 0xE0
  406. #define EN1_SMPS_ASS_RSVD_SHIFT 5
  407. #define EN1_SMPS_ASS_SPARE_EN1_MASK 0x10
  408. #define EN1_SMPS_ASS_SPARE_EN1_SHIFT 4
  409. #define EN1_SMPS_ASS_VDD3_EN1_MASK 0x08
  410. #define EN1_SMPS_ASS_VDD3_EN1_SHIFT 3
  411. #define EN1_SMPS_ASS_VDD2_EN1_MASK 0x04
  412. #define EN1_SMPS_ASS_VDD2_EN1_SHIFT 2
  413. #define EN1_SMPS_ASS_VDD1_EN1_MASK 0x02
  414. #define EN1_SMPS_ASS_VDD1_EN1_SHIFT 1
  415. #define EN1_SMPS_ASS_VIO_EN1_MASK 0x01
  416. #define EN1_SMPS_ASS_VIO_EN1_SHIFT 0
  417. /*Register EN2_LDO_ASS (0x80) register.RegisterDescription */
  418. #define EN2_LDO_ASS_VDAC_EN2_MASK 0x80
  419. #define EN2_LDO_ASS_VDAC_EN2_SHIFT 7
  420. #define EN2_LDO_ASS_VPLL_EN2_MASK 0x40
  421. #define EN2_LDO_ASS_VPLL_EN2_SHIFT 6
  422. #define EN2_LDO_ASS_VAUX33_EN2_MASK 0x20
  423. #define EN2_LDO_ASS_VAUX33_EN2_SHIFT 5
  424. #define EN2_LDO_ASS_VAUX2_EN2_MASK 0x10
  425. #define EN2_LDO_ASS_VAUX2_EN2_SHIFT 4
  426. #define EN2_LDO_ASS_VAUX1_EN2_MASK 0x08
  427. #define EN2_LDO_ASS_VAUX1_EN2_SHIFT 3
  428. #define EN2_LDO_ASS_VDIG2_EN2_MASK 0x04
  429. #define EN2_LDO_ASS_VDIG2_EN2_SHIFT 2
  430. #define EN2_LDO_ASS_VDIG1_EN2_MASK 0x02
  431. #define EN2_LDO_ASS_VDIG1_EN2_SHIFT 1
  432. #define EN2_LDO_ASS_VMMC_EN2_MASK 0x01
  433. #define EN2_LDO_ASS_VMMC_EN2_SHIFT 0
  434. /*Register EN2_SMPS_ASS (0x80) register.RegisterDescription */
  435. #define EN2_SMPS_ASS_RSVD_MASK 0xE0
  436. #define EN2_SMPS_ASS_RSVD_SHIFT 5
  437. #define EN2_SMPS_ASS_SPARE_EN2_MASK 0x10
  438. #define EN2_SMPS_ASS_SPARE_EN2_SHIFT 4
  439. #define EN2_SMPS_ASS_VDD3_EN2_MASK 0x08
  440. #define EN2_SMPS_ASS_VDD3_EN2_SHIFT 3
  441. #define EN2_SMPS_ASS_VDD2_EN2_MASK 0x04
  442. #define EN2_SMPS_ASS_VDD2_EN2_SHIFT 2
  443. #define EN2_SMPS_ASS_VDD1_EN2_MASK 0x02
  444. #define EN2_SMPS_ASS_VDD1_EN2_SHIFT 1
  445. #define EN2_SMPS_ASS_VIO_EN2_MASK 0x01
  446. #define EN2_SMPS_ASS_VIO_EN2_SHIFT 0
  447. /*Register EN3_LDO_ASS (0x80) register.RegisterDescription */
  448. #define EN3_LDO_ASS_VDAC_EN3_MASK 0x80
  449. #define EN3_LDO_ASS_VDAC_EN3_SHIFT 7
  450. #define EN3_LDO_ASS_VPLL_EN3_MASK 0x40
  451. #define EN3_LDO_ASS_VPLL_EN3_SHIFT 6
  452. #define EN3_LDO_ASS_VAUX33_EN3_MASK 0x20
  453. #define EN3_LDO_ASS_VAUX33_EN3_SHIFT 5
  454. #define EN3_LDO_ASS_VAUX2_EN3_MASK 0x10
  455. #define EN3_LDO_ASS_VAUX2_EN3_SHIFT 4
  456. #define EN3_LDO_ASS_VAUX1_EN3_MASK 0x08
  457. #define EN3_LDO_ASS_VAUX1_EN3_SHIFT 3
  458. #define EN3_LDO_ASS_VDIG2_EN3_MASK 0x04
  459. #define EN3_LDO_ASS_VDIG2_EN3_SHIFT 2
  460. #define EN3_LDO_ASS_VDIG1_EN3_MASK 0x02
  461. #define EN3_LDO_ASS_VDIG1_EN3_SHIFT 1
  462. #define EN3_LDO_ASS_VMMC_EN3_MASK 0x01
  463. #define EN3_LDO_ASS_VMMC_EN3_SHIFT 0
  464. /*Register SPARE (0x80) register.RegisterDescription */
  465. #define SPARE_SPARE_MASK 0xFF
  466. #define SPARE_SPARE_SHIFT 0
  467. /*Register INT_STS (0x80) register.RegisterDescription */
  468. #define INT_STS_RTC_PERIOD_IT_MASK 0x80
  469. #define INT_STS_RTC_PERIOD_IT_SHIFT 7
  470. #define INT_STS_RTC_ALARM_IT_MASK 0x40
  471. #define INT_STS_RTC_ALARM_IT_SHIFT 6
  472. #define INT_STS_HOTDIE_IT_MASK 0x20
  473. #define INT_STS_HOTDIE_IT_SHIFT 5
  474. #define INT_STS_PWRHOLD_IT_MASK 0x10
  475. #define INT_STS_PWRHOLD_IT_SHIFT 4
  476. #define INT_STS_PWRON_LP_IT_MASK 0x08
  477. #define INT_STS_PWRON_LP_IT_SHIFT 3
  478. #define INT_STS_PWRON_IT_MASK 0x04
  479. #define INT_STS_PWRON_IT_SHIFT 2
  480. #define INT_STS_VMBHI_IT_MASK 0x02
  481. #define INT_STS_VMBHI_IT_SHIFT 1
  482. #define INT_STS_VMBDCH_IT_MASK 0x01
  483. #define INT_STS_VMBDCH_IT_SHIFT 0
  484. /*Register INT_MSK (0x80) register.RegisterDescription */
  485. #define INT_MSK_RTC_PERIOD_IT_MSK_MASK 0x80
  486. #define INT_MSK_RTC_PERIOD_IT_MSK_SHIFT 7
  487. #define INT_MSK_RTC_ALARM_IT_MSK_MASK 0x40
  488. #define INT_MSK_RTC_ALARM_IT_MSK_SHIFT 6
  489. #define INT_MSK_HOTDIE_IT_MSK_MASK 0x20
  490. #define INT_MSK_HOTDIE_IT_MSK_SHIFT 5
  491. #define INT_MSK_PWRHOLD_IT_MSK_MASK 0x10
  492. #define INT_MSK_PWRHOLD_IT_MSK_SHIFT 4
  493. #define INT_MSK_PWRON_LP_IT_MSK_MASK 0x08
  494. #define INT_MSK_PWRON_LP_IT_MSK_SHIFT 3
  495. #define INT_MSK_PWRON_IT_MSK_MASK 0x04
  496. #define INT_MSK_PWRON_IT_MSK_SHIFT 2
  497. #define INT_MSK_VMBHI_IT_MSK_MASK 0x02
  498. #define INT_MSK_VMBHI_IT_MSK_SHIFT 1
  499. #define INT_MSK_VMBDCH_IT_MSK_MASK 0x01
  500. #define INT_MSK_VMBDCH_IT_MSK_SHIFT 0
  501. /*Register INT_STS2 (0x80) register.RegisterDescription */
  502. #define INT_STS2_GPIO3_F_IT_MASK 0x80
  503. #define INT_STS2_GPIO3_F_IT_SHIFT 7
  504. #define INT_STS2_GPIO3_R_IT_MASK 0x40
  505. #define INT_STS2_GPIO3_R_IT_SHIFT 6
  506. #define INT_STS2_GPIO2_F_IT_MASK 0x20
  507. #define INT_STS2_GPIO2_F_IT_SHIFT 5
  508. #define INT_STS2_GPIO2_R_IT_MASK 0x10
  509. #define INT_STS2_GPIO2_R_IT_SHIFT 4
  510. #define INT_STS2_GPIO1_F_IT_MASK 0x08
  511. #define INT_STS2_GPIO1_F_IT_SHIFT 3
  512. #define INT_STS2_GPIO1_R_IT_MASK 0x04
  513. #define INT_STS2_GPIO1_R_IT_SHIFT 2
  514. #define INT_STS2_GPIO0_F_IT_MASK 0x02
  515. #define INT_STS2_GPIO0_F_IT_SHIFT 1
  516. #define INT_STS2_GPIO0_R_IT_MASK 0x01
  517. #define INT_STS2_GPIO0_R_IT_SHIFT 0
  518. /*Register INT_MSK2 (0x80) register.RegisterDescription */
  519. #define INT_MSK2_GPIO3_F_IT_MSK_MASK 0x80
  520. #define INT_MSK2_GPIO3_F_IT_MSK_SHIFT 7
  521. #define INT_MSK2_GPIO3_R_IT_MSK_MASK 0x40
  522. #define INT_MSK2_GPIO3_R_IT_MSK_SHIFT 6
  523. #define INT_MSK2_GPIO2_F_IT_MSK_MASK 0x20
  524. #define INT_MSK2_GPIO2_F_IT_MSK_SHIFT 5
  525. #define INT_MSK2_GPIO2_R_IT_MSK_MASK 0x10
  526. #define INT_MSK2_GPIO2_R_IT_MSK_SHIFT 4
  527. #define INT_MSK2_GPIO1_F_IT_MSK_MASK 0x08
  528. #define INT_MSK2_GPIO1_F_IT_MSK_SHIFT 3
  529. #define INT_MSK2_GPIO1_R_IT_MSK_MASK 0x04
  530. #define INT_MSK2_GPIO1_R_IT_MSK_SHIFT 2
  531. #define INT_MSK2_GPIO0_F_IT_MSK_MASK 0x02
  532. #define INT_MSK2_GPIO0_F_IT_MSK_SHIFT 1
  533. #define INT_MSK2_GPIO0_R_IT_MSK_MASK 0x01
  534. #define INT_MSK2_GPIO0_R_IT_MSK_SHIFT 0
  535. /*Register INT_STS3 (0x80) register.RegisterDescription */
  536. #define INT_STS3_GPIO5_F_IT_MASK 0x08
  537. #define INT_STS3_GPIO5_F_IT_SHIFT 3
  538. #define INT_STS3_GPIO5_R_IT_MASK 0x04
  539. #define INT_STS3_GPIO5_R_IT_SHIFT 2
  540. #define INT_STS3_GPIO4_F_IT_MASK 0x02
  541. #define INT_STS3_GPIO4_F_IT_SHIFT 1
  542. #define INT_STS3_GPIO4_R_IT_MASK 0x01
  543. #define INT_STS3_GPIO4_R_IT_SHIFT 0
  544. /*Register INT_MSK3 (0x80) register.RegisterDescription */
  545. #define INT_MSK3_GPIO5_F_IT_MSK_MASK 0x08
  546. #define INT_MSK3_GPIO5_F_IT_MSK_SHIFT 3
  547. #define INT_MSK3_GPIO5_R_IT_MSK_MASK 0x04
  548. #define INT_MSK3_GPIO5_R_IT_MSK_SHIFT 2
  549. #define INT_MSK3_GPIO4_F_IT_MSK_MASK 0x02
  550. #define INT_MSK3_GPIO4_F_IT_MSK_SHIFT 1
  551. #define INT_MSK3_GPIO4_R_IT_MSK_MASK 0x01
  552. #define INT_MSK3_GPIO4_R_IT_MSK_SHIFT 0
  553. /*Register GPIO (0x80) register.RegisterDescription */
  554. #define GPIO_DEB_MASK 0x10
  555. #define GPIO_DEB_SHIFT 4
  556. #define GPIO_PUEN_MASK 0x08
  557. #define GPIO_PUEN_SHIFT 3
  558. #define GPIO_CFG_MASK 0x04
  559. #define GPIO_CFG_SHIFT 2
  560. #define GPIO_STS_MASK 0x02
  561. #define GPIO_STS_SHIFT 1
  562. #define GPIO_SET_MASK 0x01
  563. #define GPIO_SET_SHIFT 0
  564. /*Register JTAGVERNUM (0x80) register.RegisterDescription */
  565. #define JTAGVERNUM_VERNUM_MASK 0x0F
  566. #define JTAGVERNUM_VERNUM_SHIFT 0
  567. /* Register VDDCTRL (0x27) bit definitions */
  568. #define VDDCTRL_ST_MASK 0x03
  569. #define VDDCTRL_ST_SHIFT 0
  570. /*Register VDDCTRL_OP (0x28) bit definitios */
  571. #define VDDCTRL_OP_CMD_MASK 0x80
  572. #define VDDCTRL_OP_CMD_SHIFT 7
  573. #define VDDCTRL_OP_SEL_MASK 0x7F
  574. #define VDDCTRL_OP_SEL_SHIFT 0
  575. /*Register VDDCTRL_SR (0x29) bit definitions */
  576. #define VDDCTRL_SR_SEL_MASK 0x7F
  577. #define VDDCTRL_SR_SEL_SHIFT 0
  578. /* IRQ Definitions */
  579. #define TPS65910_IRQ_VBAT_VMBDCH 0
  580. #define TPS65910_IRQ_VBAT_VMHI 1
  581. #define TPS65910_IRQ_PWRON 2
  582. #define TPS65910_IRQ_PWRON_LP 3
  583. #define TPS65910_IRQ_PWRHOLD 4
  584. #define TPS65910_IRQ_HOTDIE 5
  585. #define TPS65910_IRQ_RTC_ALARM 6
  586. #define TPS65910_IRQ_RTC_PERIOD 7
  587. #define TPS65910_IRQ_GPIO_R 8
  588. #define TPS65910_IRQ_GPIO_F 9
  589. #define TPS65910_NUM_IRQ 10
  590. #define TPS65911_IRQ_VBAT_VMBDCH 0
  591. #define TPS65911_IRQ_VBAT_VMBDCH2L 1
  592. #define TPS65911_IRQ_VBAT_VMBDCH2H 2
  593. #define TPS65911_IRQ_VBAT_VMHI 3
  594. #define TPS65911_IRQ_PWRON 4
  595. #define TPS65911_IRQ_PWRON_LP 5
  596. #define TPS65911_IRQ_PWRHOLD_F 6
  597. #define TPS65911_IRQ_PWRHOLD_R 7
  598. #define TPS65911_IRQ_HOTDIE 8
  599. #define TPS65911_IRQ_RTC_ALARM 9
  600. #define TPS65911_IRQ_RTC_PERIOD 10
  601. #define TPS65911_IRQ_GPIO0_R 11
  602. #define TPS65911_IRQ_GPIO0_F 12
  603. #define TPS65911_IRQ_GPIO1_R 13
  604. #define TPS65911_IRQ_GPIO1_F 14
  605. #define TPS65911_IRQ_GPIO2_R 15
  606. #define TPS65911_IRQ_GPIO2_F 16
  607. #define TPS65911_IRQ_GPIO3_R 17
  608. #define TPS65911_IRQ_GPIO3_F 18
  609. #define TPS65911_IRQ_GPIO4_R 19
  610. #define TPS65911_IRQ_GPIO4_F 20
  611. #define TPS65911_IRQ_GPIO5_R 21
  612. #define TPS65911_IRQ_GPIO5_F 22
  613. #define TPS65911_IRQ_WTCHDG 23
  614. #define TPS65911_IRQ_PWRDN 24
  615. #define TPS65911_NUM_IRQ 25
  616. /* GPIO Register Definitions */
  617. #define TPS65910_GPIO_DEB BIT(2)
  618. #define TPS65910_GPIO_PUEN BIT(3)
  619. #define TPS65910_GPIO_CFG BIT(2)
  620. #define TPS65910_GPIO_STS BIT(1)
  621. #define TPS65910_GPIO_SET BIT(0)
  622. /**
  623. * struct tps65910_board
  624. * Board platform data may be used to initialize regulators.
  625. */
  626. struct tps65910_board {
  627. int gpio_base;
  628. int irq;
  629. int irq_base;
  630. struct regulator_init_data *tps65910_pmic_init_data;
  631. };
  632. /**
  633. * struct tps65910 - tps65910 sub-driver chip access routines
  634. */
  635. struct tps65910 {
  636. struct device *dev;
  637. struct i2c_client *i2c_client;
  638. struct mutex io_mutex;
  639. unsigned int id;
  640. int (*read)(struct tps65910 *tps65910, u8 reg, int size, void *dest);
  641. int (*write)(struct tps65910 *tps65910, u8 reg, int size, void *src);
  642. /* Client devices */
  643. struct tps65910_pmic *pmic;
  644. struct tps65910_rtc *rtc;
  645. struct tps65910_power *power;
  646. /* GPIO Handling */
  647. struct gpio_chip gpio;
  648. /* IRQ Handling */
  649. struct mutex irq_lock;
  650. int chip_irq;
  651. int irq_base;
  652. int irq_num;
  653. u32 irq_mask;
  654. };
  655. struct tps65910_platform_data {
  656. int irq;
  657. int irq_base;
  658. };
  659. int tps65910_set_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
  660. int tps65910_clear_bits(struct tps65910 *tps65910, u8 reg, u8 mask);
  661. void tps65910_gpio_init(struct tps65910 *tps65910, int gpio_base);
  662. int tps65910_irq_init(struct tps65910 *tps65910, int irq,
  663. struct tps65910_platform_data *pdata);
  664. static inline int tps65910_chip_id(struct tps65910 *tps65910)
  665. {
  666. return tps65910->id;
  667. }
  668. #endif /* __LINUX_MFD_TPS65910_H */