imx53.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. tzic: tz-interrupt-controller@0fffc000 {
  29. compatible = "fsl,imx53-tzic", "fsl,tzic";
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. reg = <0x0fffc000 0x4000>;
  33. };
  34. clocks {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ckil {
  38. compatible = "fsl,imx-ckil", "fixed-clock";
  39. clock-frequency = <32768>;
  40. };
  41. ckih1 {
  42. compatible = "fsl,imx-ckih1", "fixed-clock";
  43. clock-frequency = <22579200>;
  44. };
  45. ckih2 {
  46. compatible = "fsl,imx-ckih2", "fixed-clock";
  47. clock-frequency = <0>;
  48. };
  49. osc {
  50. compatible = "fsl,imx-osc", "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. soc {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "simple-bus";
  58. interrupt-parent = <&tzic>;
  59. ranges;
  60. ipu: ipu@18000000 {
  61. #crtc-cells = <1>;
  62. compatible = "fsl,imx53-ipu";
  63. reg = <0x18000000 0x080000000>;
  64. interrupts = <11 10>;
  65. };
  66. aips@50000000 { /* AIPS1 */
  67. compatible = "fsl,aips-bus", "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x50000000 0x10000000>;
  71. ranges;
  72. spba@50000000 {
  73. compatible = "fsl,spba-bus", "simple-bus";
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. reg = <0x50000000 0x40000>;
  77. ranges;
  78. esdhc1: esdhc@50004000 {
  79. compatible = "fsl,imx53-esdhc";
  80. reg = <0x50004000 0x4000>;
  81. interrupts = <1>;
  82. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  83. clock-names = "ipg", "ahb", "per";
  84. bus-width = <4>;
  85. status = "disabled";
  86. };
  87. esdhc2: esdhc@50008000 {
  88. compatible = "fsl,imx53-esdhc";
  89. reg = <0x50008000 0x4000>;
  90. interrupts = <2>;
  91. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  92. clock-names = "ipg", "ahb", "per";
  93. bus-width = <4>;
  94. status = "disabled";
  95. };
  96. uart3: serial@5000c000 {
  97. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  98. reg = <0x5000c000 0x4000>;
  99. interrupts = <33>;
  100. clocks = <&clks 32>, <&clks 33>;
  101. clock-names = "ipg", "per";
  102. status = "disabled";
  103. };
  104. ecspi1: ecspi@50010000 {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  108. reg = <0x50010000 0x4000>;
  109. interrupts = <36>;
  110. clocks = <&clks 51>, <&clks 52>;
  111. clock-names = "ipg", "per";
  112. status = "disabled";
  113. };
  114. ssi2: ssi@50014000 {
  115. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  116. reg = <0x50014000 0x4000>;
  117. interrupts = <30>;
  118. clocks = <&clks 49>;
  119. fsl,fifo-depth = <15>;
  120. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  121. status = "disabled";
  122. };
  123. esdhc3: esdhc@50020000 {
  124. compatible = "fsl,imx53-esdhc";
  125. reg = <0x50020000 0x4000>;
  126. interrupts = <3>;
  127. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  128. clock-names = "ipg", "ahb", "per";
  129. bus-width = <4>;
  130. status = "disabled";
  131. };
  132. esdhc4: esdhc@50024000 {
  133. compatible = "fsl,imx53-esdhc";
  134. reg = <0x50024000 0x4000>;
  135. interrupts = <4>;
  136. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  137. clock-names = "ipg", "ahb", "per";
  138. bus-width = <4>;
  139. status = "disabled";
  140. };
  141. };
  142. usbotg: usb@53f80000 {
  143. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  144. reg = <0x53f80000 0x0200>;
  145. interrupts = <18>;
  146. status = "disabled";
  147. };
  148. usbh1: usb@53f80200 {
  149. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  150. reg = <0x53f80200 0x0200>;
  151. interrupts = <14>;
  152. status = "disabled";
  153. };
  154. usbh2: usb@53f80400 {
  155. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  156. reg = <0x53f80400 0x0200>;
  157. interrupts = <16>;
  158. status = "disabled";
  159. };
  160. usbh3: usb@53f80600 {
  161. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  162. reg = <0x53f80600 0x0200>;
  163. interrupts = <17>;
  164. status = "disabled";
  165. };
  166. gpio1: gpio@53f84000 {
  167. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  168. reg = <0x53f84000 0x4000>;
  169. interrupts = <50 51>;
  170. gpio-controller;
  171. #gpio-cells = <2>;
  172. interrupt-controller;
  173. #interrupt-cells = <2>;
  174. };
  175. gpio2: gpio@53f88000 {
  176. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  177. reg = <0x53f88000 0x4000>;
  178. interrupts = <52 53>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. gpio3: gpio@53f8c000 {
  185. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  186. reg = <0x53f8c000 0x4000>;
  187. interrupts = <54 55>;
  188. gpio-controller;
  189. #gpio-cells = <2>;
  190. interrupt-controller;
  191. #interrupt-cells = <2>;
  192. };
  193. gpio4: gpio@53f90000 {
  194. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  195. reg = <0x53f90000 0x4000>;
  196. interrupts = <56 57>;
  197. gpio-controller;
  198. #gpio-cells = <2>;
  199. interrupt-controller;
  200. #interrupt-cells = <2>;
  201. };
  202. wdog1: wdog@53f98000 {
  203. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  204. reg = <0x53f98000 0x4000>;
  205. interrupts = <58>;
  206. clocks = <&clks 0>;
  207. };
  208. wdog2: wdog@53f9c000 {
  209. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  210. reg = <0x53f9c000 0x4000>;
  211. interrupts = <59>;
  212. clocks = <&clks 0>;
  213. status = "disabled";
  214. };
  215. iomuxc: iomuxc@53fa8000 {
  216. compatible = "fsl,imx53-iomuxc";
  217. reg = <0x53fa8000 0x4000>;
  218. audmux {
  219. pinctrl_audmux_1: audmuxgrp-1 {
  220. fsl,pins = <
  221. 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */
  222. 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */
  223. 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */
  224. 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */
  225. >;
  226. };
  227. };
  228. fec {
  229. pinctrl_fec_1: fecgrp-1 {
  230. fsl,pins = <
  231. 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */
  232. 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */
  233. 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */
  234. 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */
  235. 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */
  236. 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */
  237. 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */
  238. 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */
  239. 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */
  240. 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */
  241. >;
  242. };
  243. };
  244. csi {
  245. pinctrl_csi_1: csigrp-1 {
  246. fsl,pins = <
  247. 286 0x1d5 /* MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN */
  248. 291 0x1d5 /* MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC */
  249. 280 0x1d5 /* MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC */
  250. 276 0x1d5 /* MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK */
  251. 409 0x1d5 /* MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 */
  252. 402 0x1d5 /* MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 */
  253. 395 0x1d5 /* MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 */
  254. 388 0x1d5 /* MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 */
  255. 381 0x1d5 /* MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 */
  256. 374 0x1d5 /* MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 */
  257. 367 0x1d5 /* MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 */
  258. 360 0x1d5 /* MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 */
  259. 352 0x1d5 /* MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 */
  260. 344 0x1d5 /* MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 */
  261. 336 0x1d5 /* MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 */
  262. 328 0x1d5 /* MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 */
  263. 320 0x1d5 /* MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 */
  264. 312 0x1d5 /* MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 */
  265. 304 0x1d5 /* MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 */
  266. 296 0x1d5 /* MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 */
  267. 276 0x1d5 /* MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK */
  268. >;
  269. };
  270. };
  271. cspi {
  272. pinctrl_cspi_1: cspigrp-1 {
  273. fsl,pins = <
  274. 998 0x1d5 /* MX53_PAD_SD1_DATA0__CSPI_MISO */
  275. 1008 0x1d5 /* MX53_PAD_SD1_CMD__CSPI_MOSI */
  276. 1022 0x1d5 /* MX53_PAD_SD1_CLK__CSPI_SCLK */
  277. >;
  278. };
  279. };
  280. ecspi1 {
  281. pinctrl_ecspi1_1: ecspi1grp-1 {
  282. fsl,pins = <
  283. 433 0x80000000 /* MX53_PAD_EIM_D16__ECSPI1_SCLK */
  284. 439 0x80000000 /* MX53_PAD_EIM_D17__ECSPI1_MISO */
  285. 445 0x80000000 /* MX53_PAD_EIM_D18__ECSPI1_MOSI */
  286. >;
  287. };
  288. };
  289. esdhc1 {
  290. pinctrl_esdhc1_1: esdhc1grp-1 {
  291. fsl,pins = <
  292. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  293. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  294. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  295. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  296. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  297. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  298. >;
  299. };
  300. pinctrl_esdhc1_2: esdhc1grp-2 {
  301. fsl,pins = <
  302. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  303. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  304. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  305. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  306. 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */
  307. 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */
  308. 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */
  309. 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */
  310. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  311. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  312. >;
  313. };
  314. };
  315. esdhc2 {
  316. pinctrl_esdhc2_1: esdhc2grp-1 {
  317. fsl,pins = <
  318. 1038 0x1d5 /* MX53_PAD_SD2_CMD__ESDHC2_CMD */
  319. 1032 0x1d5 /* MX53_PAD_SD2_CLK__ESDHC2_CLK */
  320. 1062 0x1d5 /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */
  321. 1056 0x1d5 /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */
  322. 1050 0x1d5 /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */
  323. 1044 0x1d5 /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */
  324. >;
  325. };
  326. };
  327. esdhc3 {
  328. pinctrl_esdhc3_1: esdhc3grp-1 {
  329. fsl,pins = <
  330. 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */
  331. 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */
  332. 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */
  333. 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */
  334. 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */
  335. 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */
  336. 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */
  337. 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */
  338. 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */
  339. 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */
  340. >;
  341. };
  342. };
  343. can1 {
  344. pinctrl_can1_1: can1grp-1 {
  345. fsl,pins = <
  346. 847 0x80000000 /* MX53_PAD_PATA_INTRQ__CAN1_TXCAN */
  347. 853 0x80000000 /* MX53_PAD_PATA_DIOR__CAN1_RXCAN */
  348. >;
  349. };
  350. pinctrl_can1_2: can1grp-2 {
  351. fsl,pins = <
  352. 37 0x80000000 /* MX53_PAD_KEY_COL2__CAN1_TXCAN */
  353. 44 0x80000000 /* MX53_PAD_KEY_ROW2__CAN1_RXCAN */
  354. >;
  355. };
  356. };
  357. can2 {
  358. pinctrl_can2_1: can2grp-1 {
  359. fsl,pins = <
  360. 67 0x80000000 /* MX53_PAD_KEY_COL4__CAN2_TXCAN */
  361. 74 0x80000000 /* MX53_PAD_KEY_ROW4__CAN2_RXCAN */
  362. >;
  363. };
  364. };
  365. i2c1 {
  366. pinctrl_i2c1_1: i2c1grp-1 {
  367. fsl,pins = <
  368. 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */
  369. 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */
  370. >;
  371. };
  372. };
  373. i2c2 {
  374. pinctrl_i2c2_1: i2c2grp-1 {
  375. fsl,pins = <
  376. 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */
  377. 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */
  378. >;
  379. };
  380. };
  381. i2c3 {
  382. pinctrl_i2c3_1: i2c3grp-1 {
  383. fsl,pins = <
  384. 1102 0xc0000000 /* MX53_PAD_GPIO_6__I2C3_SDA */
  385. 1130 0xc0000000 /* MX53_PAD_GPIO_5__I2C3_SCL */
  386. >;
  387. };
  388. };
  389. uart1 {
  390. pinctrl_uart1_1: uart1grp-1 {
  391. fsl,pins = <
  392. 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */
  393. 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */
  394. >;
  395. };
  396. pinctrl_uart1_2: uart1grp-2 {
  397. fsl,pins = <
  398. 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */
  399. 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */
  400. >;
  401. };
  402. };
  403. uart2 {
  404. pinctrl_uart2_1: uart2grp-1 {
  405. fsl,pins = <
  406. 841 0x1c5 /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */
  407. 836 0x1c5 /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */
  408. >;
  409. };
  410. };
  411. uart3 {
  412. pinctrl_uart3_1: uart3grp-1 {
  413. fsl,pins = <
  414. 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */
  415. 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */
  416. 875 0x1c5 /* MX53_PAD_PATA_DA_1__UART3_CTS */
  417. 880 0x1c5 /* MX53_PAD_PATA_DA_2__UART3_RTS */
  418. >;
  419. };
  420. pinctrl_uart3_2: uart3grp-2 {
  421. fsl,pins = <
  422. 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */
  423. 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */
  424. >;
  425. };
  426. };
  427. uart4 {
  428. pinctrl_uart4_1: uart4grp-1 {
  429. fsl,pins = <
  430. 11 0x1c5 /* MX53_PAD_KEY_COL0__UART4_TXD_MUX */
  431. 18 0x1c5 /* MX53_PAD_KEY_ROW0__UART4_RXD_MUX */
  432. >;
  433. };
  434. };
  435. uart5 {
  436. pinctrl_uart5_1: uart5grp-1 {
  437. fsl,pins = <
  438. 24 0x1c5 /* MX53_PAD_KEY_COL1__UART5_TXD_MUX */
  439. 31 0x1c5 /* MX53_PAD_KEY_ROW1__UART5_RXD_MUX */
  440. >;
  441. };
  442. };
  443. };
  444. pwm1: pwm@53fb4000 {
  445. #pwm-cells = <2>;
  446. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  447. reg = <0x53fb4000 0x4000>;
  448. clocks = <&clks 37>, <&clks 38>;
  449. clock-names = "ipg", "per";
  450. interrupts = <61>;
  451. };
  452. pwm2: pwm@53fb8000 {
  453. #pwm-cells = <2>;
  454. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  455. reg = <0x53fb8000 0x4000>;
  456. clocks = <&clks 39>, <&clks 40>;
  457. clock-names = "ipg", "per";
  458. interrupts = <94>;
  459. };
  460. uart1: serial@53fbc000 {
  461. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  462. reg = <0x53fbc000 0x4000>;
  463. interrupts = <31>;
  464. clocks = <&clks 28>, <&clks 29>;
  465. clock-names = "ipg", "per";
  466. status = "disabled";
  467. };
  468. uart2: serial@53fc0000 {
  469. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  470. reg = <0x53fc0000 0x4000>;
  471. interrupts = <32>;
  472. clocks = <&clks 30>, <&clks 31>;
  473. clock-names = "ipg", "per";
  474. status = "disabled";
  475. };
  476. can1: can@53fc8000 {
  477. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  478. reg = <0x53fc8000 0x4000>;
  479. interrupts = <82>;
  480. clocks = <&clks 158>, <&clks 157>;
  481. clock-names = "ipg", "per";
  482. status = "disabled";
  483. };
  484. can2: can@53fcc000 {
  485. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  486. reg = <0x53fcc000 0x4000>;
  487. interrupts = <83>;
  488. clocks = <&clks 87>, <&clks 86>;
  489. clock-names = "ipg", "per";
  490. status = "disabled";
  491. };
  492. clks: ccm@53fd4000{
  493. compatible = "fsl,imx53-ccm";
  494. reg = <0x53fd4000 0x4000>;
  495. interrupts = <0 71 0x04 0 72 0x04>;
  496. #clock-cells = <1>;
  497. };
  498. gpio5: gpio@53fdc000 {
  499. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  500. reg = <0x53fdc000 0x4000>;
  501. interrupts = <103 104>;
  502. gpio-controller;
  503. #gpio-cells = <2>;
  504. interrupt-controller;
  505. #interrupt-cells = <2>;
  506. };
  507. gpio6: gpio@53fe0000 {
  508. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  509. reg = <0x53fe0000 0x4000>;
  510. interrupts = <105 106>;
  511. gpio-controller;
  512. #gpio-cells = <2>;
  513. interrupt-controller;
  514. #interrupt-cells = <2>;
  515. };
  516. gpio7: gpio@53fe4000 {
  517. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  518. reg = <0x53fe4000 0x4000>;
  519. interrupts = <107 108>;
  520. gpio-controller;
  521. #gpio-cells = <2>;
  522. interrupt-controller;
  523. #interrupt-cells = <2>;
  524. };
  525. i2c3: i2c@53fec000 {
  526. #address-cells = <1>;
  527. #size-cells = <0>;
  528. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  529. reg = <0x53fec000 0x4000>;
  530. interrupts = <64>;
  531. clocks = <&clks 88>;
  532. status = "disabled";
  533. };
  534. uart4: serial@53ff0000 {
  535. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  536. reg = <0x53ff0000 0x4000>;
  537. interrupts = <13>;
  538. clocks = <&clks 65>, <&clks 66>;
  539. clock-names = "ipg", "per";
  540. status = "disabled";
  541. };
  542. };
  543. aips@60000000 { /* AIPS2 */
  544. compatible = "fsl,aips-bus", "simple-bus";
  545. #address-cells = <1>;
  546. #size-cells = <1>;
  547. reg = <0x60000000 0x10000000>;
  548. ranges;
  549. uart5: serial@63f90000 {
  550. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  551. reg = <0x63f90000 0x4000>;
  552. interrupts = <86>;
  553. clocks = <&clks 67>, <&clks 68>;
  554. clock-names = "ipg", "per";
  555. status = "disabled";
  556. };
  557. ecspi2: ecspi@63fac000 {
  558. #address-cells = <1>;
  559. #size-cells = <0>;
  560. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  561. reg = <0x63fac000 0x4000>;
  562. interrupts = <37>;
  563. clocks = <&clks 53>, <&clks 54>;
  564. clock-names = "ipg", "per";
  565. status = "disabled";
  566. };
  567. sdma: sdma@63fb0000 {
  568. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  569. reg = <0x63fb0000 0x4000>;
  570. interrupts = <6>;
  571. clocks = <&clks 56>, <&clks 56>;
  572. clock-names = "ipg", "ahb";
  573. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  574. };
  575. cspi: cspi@63fc0000 {
  576. #address-cells = <1>;
  577. #size-cells = <0>;
  578. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  579. reg = <0x63fc0000 0x4000>;
  580. interrupts = <38>;
  581. clocks = <&clks 55>, <&clks 0>;
  582. clock-names = "ipg", "per";
  583. status = "disabled";
  584. };
  585. i2c2: i2c@63fc4000 {
  586. #address-cells = <1>;
  587. #size-cells = <0>;
  588. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  589. reg = <0x63fc4000 0x4000>;
  590. interrupts = <63>;
  591. clocks = <&clks 35>;
  592. status = "disabled";
  593. };
  594. i2c1: i2c@63fc8000 {
  595. #address-cells = <1>;
  596. #size-cells = <0>;
  597. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  598. reg = <0x63fc8000 0x4000>;
  599. interrupts = <62>;
  600. clocks = <&clks 34>;
  601. status = "disabled";
  602. };
  603. ssi1: ssi@63fcc000 {
  604. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  605. reg = <0x63fcc000 0x4000>;
  606. interrupts = <29>;
  607. clocks = <&clks 48>;
  608. fsl,fifo-depth = <15>;
  609. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  610. status = "disabled";
  611. };
  612. audmux: audmux@63fd0000 {
  613. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  614. reg = <0x63fd0000 0x4000>;
  615. status = "disabled";
  616. };
  617. nfc: nand@63fdb000 {
  618. compatible = "fsl,imx53-nand";
  619. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  620. interrupts = <8>;
  621. clocks = <&clks 60>;
  622. status = "disabled";
  623. };
  624. ssi3: ssi@63fe8000 {
  625. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  626. reg = <0x63fe8000 0x4000>;
  627. interrupts = <96>;
  628. clocks = <&clks 50>;
  629. fsl,fifo-depth = <15>;
  630. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  631. status = "disabled";
  632. };
  633. fec: ethernet@63fec000 {
  634. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  635. reg = <0x63fec000 0x4000>;
  636. interrupts = <87>;
  637. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  638. clock-names = "ipg", "ahb", "ptp";
  639. status = "disabled";
  640. };
  641. };
  642. };
  643. };