gpio.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/sched.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <asm/hardware.h>
  21. #include <asm/irq.h>
  22. #include <asm/arch/irqs.h>
  23. #include <asm/arch/gpio.h>
  24. #include <asm/mach/irq.h>
  25. #include <asm/io.h>
  26. /*
  27. * OMAP1510 GPIO registers
  28. */
  29. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  30. #define OMAP1510_GPIO_DATA_INPUT 0x00
  31. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  32. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  33. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  34. #define OMAP1510_GPIO_INT_MASK 0x10
  35. #define OMAP1510_GPIO_INT_STATUS 0x14
  36. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  37. #define OMAP1510_IH_GPIO_BASE 64
  38. /*
  39. * OMAP1610 specific GPIO registers
  40. */
  41. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  42. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  43. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  44. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  45. #define OMAP1610_GPIO_REVISION 0x0000
  46. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  47. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  48. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  49. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  50. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  51. #define OMAP1610_GPIO_DATAIN 0x002c
  52. #define OMAP1610_GPIO_DATAOUT 0x0030
  53. #define OMAP1610_GPIO_DIRECTION 0x0034
  54. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  55. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  56. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  57. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  58. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  59. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  60. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  61. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  62. /*
  63. * OMAP730 specific GPIO registers
  64. */
  65. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  66. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  67. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  68. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  69. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  70. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  71. #define OMAP730_GPIO_DATA_INPUT 0x00
  72. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  73. #define OMAP730_GPIO_DIR_CONTROL 0x08
  74. #define OMAP730_GPIO_INT_CONTROL 0x0c
  75. #define OMAP730_GPIO_INT_MASK 0x10
  76. #define OMAP730_GPIO_INT_STATUS 0x14
  77. /*
  78. * omap24xx specific GPIO registers
  79. */
  80. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  81. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  82. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  83. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  84. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  85. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  86. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  87. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  88. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  89. #define OMAP24XX_GPIO_REVISION 0x0000
  90. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  91. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  92. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  93. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  94. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  95. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  96. #define OMAP24XX_GPIO_CTRL 0x0030
  97. #define OMAP24XX_GPIO_OE 0x0034
  98. #define OMAP24XX_GPIO_DATAIN 0x0038
  99. #define OMAP24XX_GPIO_DATAOUT 0x003c
  100. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  101. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  102. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  103. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  104. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  105. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  106. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  107. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  108. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  109. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  110. struct gpio_bank {
  111. void __iomem *base;
  112. u16 irq;
  113. u16 virtual_irq_start;
  114. int method;
  115. u32 reserved_map;
  116. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  117. u32 suspend_wakeup;
  118. u32 saved_wakeup;
  119. #endif
  120. #ifdef CONFIG_ARCH_OMAP24XX
  121. u32 non_wakeup_gpios;
  122. u32 enabled_non_wakeup_gpios;
  123. u32 saved_datain;
  124. u32 saved_fallingdetect;
  125. u32 saved_risingdetect;
  126. #endif
  127. spinlock_t lock;
  128. };
  129. #define METHOD_MPUIO 0
  130. #define METHOD_GPIO_1510 1
  131. #define METHOD_GPIO_1610 2
  132. #define METHOD_GPIO_730 3
  133. #define METHOD_GPIO_24XX 4
  134. #ifdef CONFIG_ARCH_OMAP16XX
  135. static struct gpio_bank gpio_bank_1610[5] = {
  136. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  137. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  138. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  139. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  140. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  141. };
  142. #endif
  143. #ifdef CONFIG_ARCH_OMAP15XX
  144. static struct gpio_bank gpio_bank_1510[2] = {
  145. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  146. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  147. };
  148. #endif
  149. #ifdef CONFIG_ARCH_OMAP730
  150. static struct gpio_bank gpio_bank_730[7] = {
  151. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  152. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  153. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  154. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  155. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  156. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  157. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  158. };
  159. #endif
  160. #ifdef CONFIG_ARCH_OMAP24XX
  161. static struct gpio_bank gpio_bank_242x[4] = {
  162. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  163. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  164. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  165. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  166. };
  167. static struct gpio_bank gpio_bank_243x[5] = {
  168. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  169. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  170. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  171. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  172. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  173. };
  174. #endif
  175. static struct gpio_bank *gpio_bank;
  176. static int gpio_bank_count;
  177. static inline struct gpio_bank *get_gpio_bank(int gpio)
  178. {
  179. #ifdef CONFIG_ARCH_OMAP15XX
  180. if (cpu_is_omap15xx()) {
  181. if (OMAP_GPIO_IS_MPUIO(gpio))
  182. return &gpio_bank[0];
  183. return &gpio_bank[1];
  184. }
  185. #endif
  186. #if defined(CONFIG_ARCH_OMAP16XX)
  187. if (cpu_is_omap16xx()) {
  188. if (OMAP_GPIO_IS_MPUIO(gpio))
  189. return &gpio_bank[0];
  190. return &gpio_bank[1 + (gpio >> 4)];
  191. }
  192. #endif
  193. #ifdef CONFIG_ARCH_OMAP730
  194. if (cpu_is_omap730()) {
  195. if (OMAP_GPIO_IS_MPUIO(gpio))
  196. return &gpio_bank[0];
  197. return &gpio_bank[1 + (gpio >> 5)];
  198. }
  199. #endif
  200. #ifdef CONFIG_ARCH_OMAP24XX
  201. if (cpu_is_omap24xx())
  202. return &gpio_bank[gpio >> 5];
  203. #endif
  204. }
  205. static inline int get_gpio_index(int gpio)
  206. {
  207. #ifdef CONFIG_ARCH_OMAP730
  208. if (cpu_is_omap730())
  209. return gpio & 0x1f;
  210. #endif
  211. #ifdef CONFIG_ARCH_OMAP24XX
  212. if (cpu_is_omap24xx())
  213. return gpio & 0x1f;
  214. #endif
  215. return gpio & 0x0f;
  216. }
  217. static inline int gpio_valid(int gpio)
  218. {
  219. if (gpio < 0)
  220. return -1;
  221. #ifndef CONFIG_ARCH_OMAP24XX
  222. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  223. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  224. return -1;
  225. return 0;
  226. }
  227. #endif
  228. #ifdef CONFIG_ARCH_OMAP15XX
  229. if (cpu_is_omap15xx() && gpio < 16)
  230. return 0;
  231. #endif
  232. #if defined(CONFIG_ARCH_OMAP16XX)
  233. if ((cpu_is_omap16xx()) && gpio < 64)
  234. return 0;
  235. #endif
  236. #ifdef CONFIG_ARCH_OMAP730
  237. if (cpu_is_omap730() && gpio < 192)
  238. return 0;
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP24XX
  241. if (cpu_is_omap24xx() && gpio < 128)
  242. return 0;
  243. #endif
  244. return -1;
  245. }
  246. static int check_gpio(int gpio)
  247. {
  248. if (unlikely(gpio_valid(gpio)) < 0) {
  249. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  250. dump_stack();
  251. return -1;
  252. }
  253. return 0;
  254. }
  255. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  256. {
  257. void __iomem *reg = bank->base;
  258. u32 l;
  259. switch (bank->method) {
  260. #ifdef CONFIG_ARCH_OMAP1
  261. case METHOD_MPUIO:
  262. reg += OMAP_MPUIO_IO_CNTL;
  263. break;
  264. #endif
  265. #ifdef CONFIG_ARCH_OMAP15XX
  266. case METHOD_GPIO_1510:
  267. reg += OMAP1510_GPIO_DIR_CONTROL;
  268. break;
  269. #endif
  270. #ifdef CONFIG_ARCH_OMAP16XX
  271. case METHOD_GPIO_1610:
  272. reg += OMAP1610_GPIO_DIRECTION;
  273. break;
  274. #endif
  275. #ifdef CONFIG_ARCH_OMAP730
  276. case METHOD_GPIO_730:
  277. reg += OMAP730_GPIO_DIR_CONTROL;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP24XX
  281. case METHOD_GPIO_24XX:
  282. reg += OMAP24XX_GPIO_OE;
  283. break;
  284. #endif
  285. default:
  286. WARN_ON(1);
  287. return;
  288. }
  289. l = __raw_readl(reg);
  290. if (is_input)
  291. l |= 1 << gpio;
  292. else
  293. l &= ~(1 << gpio);
  294. __raw_writel(l, reg);
  295. }
  296. void omap_set_gpio_direction(int gpio, int is_input)
  297. {
  298. struct gpio_bank *bank;
  299. if (check_gpio(gpio) < 0)
  300. return;
  301. bank = get_gpio_bank(gpio);
  302. spin_lock(&bank->lock);
  303. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  304. spin_unlock(&bank->lock);
  305. }
  306. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  307. {
  308. void __iomem *reg = bank->base;
  309. u32 l = 0;
  310. switch (bank->method) {
  311. #ifdef CONFIG_ARCH_OMAP1
  312. case METHOD_MPUIO:
  313. reg += OMAP_MPUIO_OUTPUT;
  314. l = __raw_readl(reg);
  315. if (enable)
  316. l |= 1 << gpio;
  317. else
  318. l &= ~(1 << gpio);
  319. break;
  320. #endif
  321. #ifdef CONFIG_ARCH_OMAP15XX
  322. case METHOD_GPIO_1510:
  323. reg += OMAP1510_GPIO_DATA_OUTPUT;
  324. l = __raw_readl(reg);
  325. if (enable)
  326. l |= 1 << gpio;
  327. else
  328. l &= ~(1 << gpio);
  329. break;
  330. #endif
  331. #ifdef CONFIG_ARCH_OMAP16XX
  332. case METHOD_GPIO_1610:
  333. if (enable)
  334. reg += OMAP1610_GPIO_SET_DATAOUT;
  335. else
  336. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  337. l = 1 << gpio;
  338. break;
  339. #endif
  340. #ifdef CONFIG_ARCH_OMAP730
  341. case METHOD_GPIO_730:
  342. reg += OMAP730_GPIO_DATA_OUTPUT;
  343. l = __raw_readl(reg);
  344. if (enable)
  345. l |= 1 << gpio;
  346. else
  347. l &= ~(1 << gpio);
  348. break;
  349. #endif
  350. #ifdef CONFIG_ARCH_OMAP24XX
  351. case METHOD_GPIO_24XX:
  352. if (enable)
  353. reg += OMAP24XX_GPIO_SETDATAOUT;
  354. else
  355. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  356. l = 1 << gpio;
  357. break;
  358. #endif
  359. default:
  360. WARN_ON(1);
  361. return;
  362. }
  363. __raw_writel(l, reg);
  364. }
  365. void omap_set_gpio_dataout(int gpio, int enable)
  366. {
  367. struct gpio_bank *bank;
  368. if (check_gpio(gpio) < 0)
  369. return;
  370. bank = get_gpio_bank(gpio);
  371. spin_lock(&bank->lock);
  372. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  373. spin_unlock(&bank->lock);
  374. }
  375. int omap_get_gpio_datain(int gpio)
  376. {
  377. struct gpio_bank *bank;
  378. void __iomem *reg;
  379. if (check_gpio(gpio) < 0)
  380. return -EINVAL;
  381. bank = get_gpio_bank(gpio);
  382. reg = bank->base;
  383. switch (bank->method) {
  384. #ifdef CONFIG_ARCH_OMAP1
  385. case METHOD_MPUIO:
  386. reg += OMAP_MPUIO_INPUT_LATCH;
  387. break;
  388. #endif
  389. #ifdef CONFIG_ARCH_OMAP15XX
  390. case METHOD_GPIO_1510:
  391. reg += OMAP1510_GPIO_DATA_INPUT;
  392. break;
  393. #endif
  394. #ifdef CONFIG_ARCH_OMAP16XX
  395. case METHOD_GPIO_1610:
  396. reg += OMAP1610_GPIO_DATAIN;
  397. break;
  398. #endif
  399. #ifdef CONFIG_ARCH_OMAP730
  400. case METHOD_GPIO_730:
  401. reg += OMAP730_GPIO_DATA_INPUT;
  402. break;
  403. #endif
  404. #ifdef CONFIG_ARCH_OMAP24XX
  405. case METHOD_GPIO_24XX:
  406. reg += OMAP24XX_GPIO_DATAIN;
  407. break;
  408. #endif
  409. default:
  410. return -EINVAL;
  411. }
  412. return (__raw_readl(reg)
  413. & (1 << get_gpio_index(gpio))) != 0;
  414. }
  415. #define MOD_REG_BIT(reg, bit_mask, set) \
  416. do { \
  417. int l = __raw_readl(base + reg); \
  418. if (set) l |= bit_mask; \
  419. else l &= ~bit_mask; \
  420. __raw_writel(l, base + reg); \
  421. } while(0)
  422. #ifdef CONFIG_ARCH_OMAP24XX
  423. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  424. {
  425. void __iomem *base = bank->base;
  426. u32 gpio_bit = 1 << gpio;
  427. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  428. trigger & __IRQT_LOWLVL);
  429. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  430. trigger & __IRQT_HIGHLVL);
  431. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  432. trigger & __IRQT_RISEDGE);
  433. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  434. trigger & __IRQT_FALEDGE);
  435. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  436. if (trigger != 0)
  437. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
  438. else
  439. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
  440. } else {
  441. if (trigger != 0)
  442. bank->enabled_non_wakeup_gpios |= gpio_bit;
  443. else
  444. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  445. }
  446. /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
  447. * triggering requested. */
  448. }
  449. #endif
  450. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  451. {
  452. void __iomem *reg = bank->base;
  453. u32 l = 0;
  454. switch (bank->method) {
  455. #ifdef CONFIG_ARCH_OMAP1
  456. case METHOD_MPUIO:
  457. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  458. l = __raw_readl(reg);
  459. if (trigger & __IRQT_RISEDGE)
  460. l |= 1 << gpio;
  461. else if (trigger & __IRQT_FALEDGE)
  462. l &= ~(1 << gpio);
  463. else
  464. goto bad;
  465. break;
  466. #endif
  467. #ifdef CONFIG_ARCH_OMAP15XX
  468. case METHOD_GPIO_1510:
  469. reg += OMAP1510_GPIO_INT_CONTROL;
  470. l = __raw_readl(reg);
  471. if (trigger & __IRQT_RISEDGE)
  472. l |= 1 << gpio;
  473. else if (trigger & __IRQT_FALEDGE)
  474. l &= ~(1 << gpio);
  475. else
  476. goto bad;
  477. break;
  478. #endif
  479. #ifdef CONFIG_ARCH_OMAP16XX
  480. case METHOD_GPIO_1610:
  481. if (gpio & 0x08)
  482. reg += OMAP1610_GPIO_EDGE_CTRL2;
  483. else
  484. reg += OMAP1610_GPIO_EDGE_CTRL1;
  485. gpio &= 0x07;
  486. l = __raw_readl(reg);
  487. l &= ~(3 << (gpio << 1));
  488. if (trigger & __IRQT_RISEDGE)
  489. l |= 2 << (gpio << 1);
  490. if (trigger & __IRQT_FALEDGE)
  491. l |= 1 << (gpio << 1);
  492. if (trigger)
  493. /* Enable wake-up during idle for dynamic tick */
  494. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  495. else
  496. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  497. break;
  498. #endif
  499. #ifdef CONFIG_ARCH_OMAP730
  500. case METHOD_GPIO_730:
  501. reg += OMAP730_GPIO_INT_CONTROL;
  502. l = __raw_readl(reg);
  503. if (trigger & __IRQT_RISEDGE)
  504. l |= 1 << gpio;
  505. else if (trigger & __IRQT_FALEDGE)
  506. l &= ~(1 << gpio);
  507. else
  508. goto bad;
  509. break;
  510. #endif
  511. #ifdef CONFIG_ARCH_OMAP24XX
  512. case METHOD_GPIO_24XX:
  513. set_24xx_gpio_triggering(bank, gpio, trigger);
  514. break;
  515. #endif
  516. default:
  517. goto bad;
  518. }
  519. __raw_writel(l, reg);
  520. return 0;
  521. bad:
  522. return -EINVAL;
  523. }
  524. static int gpio_irq_type(unsigned irq, unsigned type)
  525. {
  526. struct gpio_bank *bank;
  527. unsigned gpio;
  528. int retval;
  529. if (!cpu_is_omap24xx() && irq > IH_MPUIO_BASE)
  530. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  531. else
  532. gpio = irq - IH_GPIO_BASE;
  533. if (check_gpio(gpio) < 0)
  534. return -EINVAL;
  535. if (type & ~IRQ_TYPE_SENSE_MASK)
  536. return -EINVAL;
  537. /* OMAP1 allows only only edge triggering */
  538. if (!cpu_is_omap24xx()
  539. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  540. return -EINVAL;
  541. bank = get_irq_chip_data(irq);
  542. spin_lock(&bank->lock);
  543. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  544. if (retval == 0) {
  545. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  546. irq_desc[irq].status |= type;
  547. }
  548. spin_unlock(&bank->lock);
  549. return retval;
  550. }
  551. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  552. {
  553. void __iomem *reg = bank->base;
  554. switch (bank->method) {
  555. #ifdef CONFIG_ARCH_OMAP1
  556. case METHOD_MPUIO:
  557. /* MPUIO irqstatus is reset by reading the status register,
  558. * so do nothing here */
  559. return;
  560. #endif
  561. #ifdef CONFIG_ARCH_OMAP15XX
  562. case METHOD_GPIO_1510:
  563. reg += OMAP1510_GPIO_INT_STATUS;
  564. break;
  565. #endif
  566. #ifdef CONFIG_ARCH_OMAP16XX
  567. case METHOD_GPIO_1610:
  568. reg += OMAP1610_GPIO_IRQSTATUS1;
  569. break;
  570. #endif
  571. #ifdef CONFIG_ARCH_OMAP730
  572. case METHOD_GPIO_730:
  573. reg += OMAP730_GPIO_INT_STATUS;
  574. break;
  575. #endif
  576. #ifdef CONFIG_ARCH_OMAP24XX
  577. case METHOD_GPIO_24XX:
  578. reg += OMAP24XX_GPIO_IRQSTATUS1;
  579. break;
  580. #endif
  581. default:
  582. WARN_ON(1);
  583. return;
  584. }
  585. __raw_writel(gpio_mask, reg);
  586. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  587. if (cpu_is_omap2420())
  588. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  589. }
  590. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  591. {
  592. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  593. }
  594. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  595. {
  596. void __iomem *reg = bank->base;
  597. int inv = 0;
  598. u32 l;
  599. u32 mask;
  600. switch (bank->method) {
  601. #ifdef CONFIG_ARCH_OMAP1
  602. case METHOD_MPUIO:
  603. reg += OMAP_MPUIO_GPIO_MASKIT;
  604. mask = 0xffff;
  605. inv = 1;
  606. break;
  607. #endif
  608. #ifdef CONFIG_ARCH_OMAP15XX
  609. case METHOD_GPIO_1510:
  610. reg += OMAP1510_GPIO_INT_MASK;
  611. mask = 0xffff;
  612. inv = 1;
  613. break;
  614. #endif
  615. #ifdef CONFIG_ARCH_OMAP16XX
  616. case METHOD_GPIO_1610:
  617. reg += OMAP1610_GPIO_IRQENABLE1;
  618. mask = 0xffff;
  619. break;
  620. #endif
  621. #ifdef CONFIG_ARCH_OMAP730
  622. case METHOD_GPIO_730:
  623. reg += OMAP730_GPIO_INT_MASK;
  624. mask = 0xffffffff;
  625. inv = 1;
  626. break;
  627. #endif
  628. #ifdef CONFIG_ARCH_OMAP24XX
  629. case METHOD_GPIO_24XX:
  630. reg += OMAP24XX_GPIO_IRQENABLE1;
  631. mask = 0xffffffff;
  632. break;
  633. #endif
  634. default:
  635. WARN_ON(1);
  636. return 0;
  637. }
  638. l = __raw_readl(reg);
  639. if (inv)
  640. l = ~l;
  641. l &= mask;
  642. return l;
  643. }
  644. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  645. {
  646. void __iomem *reg = bank->base;
  647. u32 l;
  648. switch (bank->method) {
  649. #ifdef CONFIG_ARCH_OMAP1
  650. case METHOD_MPUIO:
  651. reg += OMAP_MPUIO_GPIO_MASKIT;
  652. l = __raw_readl(reg);
  653. if (enable)
  654. l &= ~(gpio_mask);
  655. else
  656. l |= gpio_mask;
  657. break;
  658. #endif
  659. #ifdef CONFIG_ARCH_OMAP15XX
  660. case METHOD_GPIO_1510:
  661. reg += OMAP1510_GPIO_INT_MASK;
  662. l = __raw_readl(reg);
  663. if (enable)
  664. l &= ~(gpio_mask);
  665. else
  666. l |= gpio_mask;
  667. break;
  668. #endif
  669. #ifdef CONFIG_ARCH_OMAP16XX
  670. case METHOD_GPIO_1610:
  671. if (enable)
  672. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  673. else
  674. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  675. l = gpio_mask;
  676. break;
  677. #endif
  678. #ifdef CONFIG_ARCH_OMAP730
  679. case METHOD_GPIO_730:
  680. reg += OMAP730_GPIO_INT_MASK;
  681. l = __raw_readl(reg);
  682. if (enable)
  683. l &= ~(gpio_mask);
  684. else
  685. l |= gpio_mask;
  686. break;
  687. #endif
  688. #ifdef CONFIG_ARCH_OMAP24XX
  689. case METHOD_GPIO_24XX:
  690. if (enable)
  691. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  692. else
  693. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  694. l = gpio_mask;
  695. break;
  696. #endif
  697. default:
  698. WARN_ON(1);
  699. return;
  700. }
  701. __raw_writel(l, reg);
  702. }
  703. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  704. {
  705. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  706. }
  707. /*
  708. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  709. * 1510 does not seem to have a wake-up register. If JTAG is connected
  710. * to the target, system will wake up always on GPIO events. While
  711. * system is running all registered GPIO interrupts need to have wake-up
  712. * enabled. When system is suspended, only selected GPIO interrupts need
  713. * to have wake-up enabled.
  714. */
  715. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  716. {
  717. switch (bank->method) {
  718. #ifdef CONFIG_ARCH_OMAP16XX
  719. case METHOD_MPUIO:
  720. case METHOD_GPIO_1610:
  721. spin_lock(&bank->lock);
  722. if (enable) {
  723. bank->suspend_wakeup |= (1 << gpio);
  724. enable_irq_wake(bank->irq);
  725. } else {
  726. disable_irq_wake(bank->irq);
  727. bank->suspend_wakeup &= ~(1 << gpio);
  728. }
  729. spin_unlock(&bank->lock);
  730. return 0;
  731. #endif
  732. #ifdef CONFIG_ARCH_OMAP24XX
  733. case METHOD_GPIO_24XX:
  734. if (bank->non_wakeup_gpios & (1 << gpio)) {
  735. printk(KERN_ERR "Unable to modify wakeup on "
  736. "non-wakeup GPIO%d\n",
  737. (bank - gpio_bank) * 32 + gpio);
  738. return -EINVAL;
  739. }
  740. spin_lock(&bank->lock);
  741. if (enable) {
  742. bank->suspend_wakeup |= (1 << gpio);
  743. enable_irq_wake(bank->irq);
  744. } else {
  745. disable_irq_wake(bank->irq);
  746. bank->suspend_wakeup &= ~(1 << gpio);
  747. }
  748. spin_unlock(&bank->lock);
  749. return 0;
  750. #endif
  751. default:
  752. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  753. bank->method);
  754. return -EINVAL;
  755. }
  756. }
  757. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  758. {
  759. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  760. _set_gpio_irqenable(bank, gpio, 0);
  761. _clear_gpio_irqstatus(bank, gpio);
  762. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  763. }
  764. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  765. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  766. {
  767. unsigned int gpio = irq - IH_GPIO_BASE;
  768. struct gpio_bank *bank;
  769. int retval;
  770. if (check_gpio(gpio) < 0)
  771. return -ENODEV;
  772. bank = get_irq_chip_data(irq);
  773. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  774. return retval;
  775. }
  776. int omap_request_gpio(int gpio)
  777. {
  778. struct gpio_bank *bank;
  779. if (check_gpio(gpio) < 0)
  780. return -EINVAL;
  781. bank = get_gpio_bank(gpio);
  782. spin_lock(&bank->lock);
  783. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  784. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  785. dump_stack();
  786. spin_unlock(&bank->lock);
  787. return -1;
  788. }
  789. bank->reserved_map |= (1 << get_gpio_index(gpio));
  790. /* Set trigger to none. You need to enable the desired trigger with
  791. * request_irq() or set_irq_type().
  792. */
  793. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  794. #ifdef CONFIG_ARCH_OMAP15XX
  795. if (bank->method == METHOD_GPIO_1510) {
  796. void __iomem *reg;
  797. /* Claim the pin for MPU */
  798. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  799. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  800. }
  801. #endif
  802. spin_unlock(&bank->lock);
  803. return 0;
  804. }
  805. void omap_free_gpio(int gpio)
  806. {
  807. struct gpio_bank *bank;
  808. if (check_gpio(gpio) < 0)
  809. return;
  810. bank = get_gpio_bank(gpio);
  811. spin_lock(&bank->lock);
  812. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  813. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  814. dump_stack();
  815. spin_unlock(&bank->lock);
  816. return;
  817. }
  818. #ifdef CONFIG_ARCH_OMAP16XX
  819. if (bank->method == METHOD_GPIO_1610) {
  820. /* Disable wake-up during idle for dynamic tick */
  821. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  822. __raw_writel(1 << get_gpio_index(gpio), reg);
  823. }
  824. #endif
  825. #ifdef CONFIG_ARCH_OMAP24XX
  826. if (bank->method == METHOD_GPIO_24XX) {
  827. /* Disable wake-up during idle for dynamic tick */
  828. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  829. __raw_writel(1 << get_gpio_index(gpio), reg);
  830. }
  831. #endif
  832. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  833. _reset_gpio(bank, gpio);
  834. spin_unlock(&bank->lock);
  835. }
  836. /*
  837. * We need to unmask the GPIO bank interrupt as soon as possible to
  838. * avoid missing GPIO interrupts for other lines in the bank.
  839. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  840. * in the bank to avoid missing nested interrupts for a GPIO line.
  841. * If we wait to unmask individual GPIO lines in the bank after the
  842. * line's interrupt handler has been run, we may miss some nested
  843. * interrupts.
  844. */
  845. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  846. {
  847. void __iomem *isr_reg = NULL;
  848. u32 isr;
  849. unsigned int gpio_irq;
  850. struct gpio_bank *bank;
  851. u32 retrigger = 0;
  852. int unmasked = 0;
  853. desc->chip->ack(irq);
  854. bank = get_irq_data(irq);
  855. #ifdef CONFIG_ARCH_OMAP1
  856. if (bank->method == METHOD_MPUIO)
  857. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  858. #endif
  859. #ifdef CONFIG_ARCH_OMAP15XX
  860. if (bank->method == METHOD_GPIO_1510)
  861. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  862. #endif
  863. #if defined(CONFIG_ARCH_OMAP16XX)
  864. if (bank->method == METHOD_GPIO_1610)
  865. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  866. #endif
  867. #ifdef CONFIG_ARCH_OMAP730
  868. if (bank->method == METHOD_GPIO_730)
  869. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  870. #endif
  871. #ifdef CONFIG_ARCH_OMAP24XX
  872. if (bank->method == METHOD_GPIO_24XX)
  873. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  874. #endif
  875. while(1) {
  876. u32 isr_saved, level_mask = 0;
  877. u32 enabled;
  878. enabled = _get_gpio_irqbank_mask(bank);
  879. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  880. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  881. isr &= 0x0000ffff;
  882. if (cpu_is_omap24xx()) {
  883. level_mask =
  884. __raw_readl(bank->base +
  885. OMAP24XX_GPIO_LEVELDETECT0) |
  886. __raw_readl(bank->base +
  887. OMAP24XX_GPIO_LEVELDETECT1);
  888. level_mask &= enabled;
  889. }
  890. /* clear edge sensitive interrupts before handler(s) are
  891. called so that we don't miss any interrupt occurred while
  892. executing them */
  893. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  894. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  895. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  896. /* if there is only edge sensitive GPIO pin interrupts
  897. configured, we could unmask GPIO bank interrupt immediately */
  898. if (!level_mask && !unmasked) {
  899. unmasked = 1;
  900. desc->chip->unmask(irq);
  901. }
  902. isr |= retrigger;
  903. retrigger = 0;
  904. if (!isr)
  905. break;
  906. gpio_irq = bank->virtual_irq_start;
  907. for (; isr != 0; isr >>= 1, gpio_irq++) {
  908. struct irq_desc *d;
  909. int irq_mask;
  910. if (!(isr & 1))
  911. continue;
  912. d = irq_desc + gpio_irq;
  913. /* Don't run the handler if it's already running
  914. * or was disabled lazely.
  915. */
  916. if (unlikely((d->depth ||
  917. (d->status & IRQ_INPROGRESS)))) {
  918. irq_mask = 1 <<
  919. (gpio_irq - bank->virtual_irq_start);
  920. /* The unmasking will be done by
  921. * enable_irq in case it is disabled or
  922. * after returning from the handler if
  923. * it's already running.
  924. */
  925. _enable_gpio_irqbank(bank, irq_mask, 0);
  926. if (!d->depth) {
  927. /* Level triggered interrupts
  928. * won't ever be reentered
  929. */
  930. BUG_ON(level_mask & irq_mask);
  931. d->status |= IRQ_PENDING;
  932. }
  933. continue;
  934. }
  935. desc_handle_irq(gpio_irq, d);
  936. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  937. irq_mask = 1 <<
  938. (gpio_irq - bank->virtual_irq_start);
  939. d->status &= ~IRQ_PENDING;
  940. _enable_gpio_irqbank(bank, irq_mask, 1);
  941. retrigger |= irq_mask;
  942. }
  943. }
  944. if (cpu_is_omap24xx()) {
  945. /* clear level sensitive interrupts after handler(s) */
  946. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  947. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  948. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  949. }
  950. }
  951. /* if bank has any level sensitive GPIO pin interrupt
  952. configured, we must unmask the bank interrupt only after
  953. handler(s) are executed in order to avoid spurious bank
  954. interrupt */
  955. if (!unmasked)
  956. desc->chip->unmask(irq);
  957. }
  958. static void gpio_irq_shutdown(unsigned int irq)
  959. {
  960. unsigned int gpio = irq - IH_GPIO_BASE;
  961. struct gpio_bank *bank = get_irq_chip_data(irq);
  962. _reset_gpio(bank, gpio);
  963. }
  964. static void gpio_ack_irq(unsigned int irq)
  965. {
  966. unsigned int gpio = irq - IH_GPIO_BASE;
  967. struct gpio_bank *bank = get_irq_chip_data(irq);
  968. _clear_gpio_irqstatus(bank, gpio);
  969. }
  970. static void gpio_mask_irq(unsigned int irq)
  971. {
  972. unsigned int gpio = irq - IH_GPIO_BASE;
  973. struct gpio_bank *bank = get_irq_chip_data(irq);
  974. _set_gpio_irqenable(bank, gpio, 0);
  975. }
  976. static void gpio_unmask_irq(unsigned int irq)
  977. {
  978. unsigned int gpio = irq - IH_GPIO_BASE;
  979. unsigned int gpio_idx = get_gpio_index(gpio);
  980. struct gpio_bank *bank = get_irq_chip_data(irq);
  981. _set_gpio_irqenable(bank, gpio_idx, 1);
  982. }
  983. static struct irq_chip gpio_irq_chip = {
  984. .name = "GPIO",
  985. .shutdown = gpio_irq_shutdown,
  986. .ack = gpio_ack_irq,
  987. .mask = gpio_mask_irq,
  988. .unmask = gpio_unmask_irq,
  989. .set_type = gpio_irq_type,
  990. .set_wake = gpio_wake_enable,
  991. };
  992. /*---------------------------------------------------------------------*/
  993. #ifdef CONFIG_ARCH_OMAP1
  994. /* MPUIO uses the always-on 32k clock */
  995. static void mpuio_ack_irq(unsigned int irq)
  996. {
  997. /* The ISR is reset automatically, so do nothing here. */
  998. }
  999. static void mpuio_mask_irq(unsigned int irq)
  1000. {
  1001. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1002. struct gpio_bank *bank = get_irq_chip_data(irq);
  1003. _set_gpio_irqenable(bank, gpio, 0);
  1004. }
  1005. static void mpuio_unmask_irq(unsigned int irq)
  1006. {
  1007. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1008. struct gpio_bank *bank = get_irq_chip_data(irq);
  1009. _set_gpio_irqenable(bank, gpio, 1);
  1010. }
  1011. static struct irq_chip mpuio_irq_chip = {
  1012. .name = "MPUIO",
  1013. .ack = mpuio_ack_irq,
  1014. .mask = mpuio_mask_irq,
  1015. .unmask = mpuio_unmask_irq,
  1016. .set_type = gpio_irq_type,
  1017. #ifdef CONFIG_ARCH_OMAP16XX
  1018. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1019. .set_wake = gpio_wake_enable,
  1020. #endif
  1021. };
  1022. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1023. #ifdef CONFIG_ARCH_OMAP16XX
  1024. #include <linux/platform_device.h>
  1025. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1026. {
  1027. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1028. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1029. spin_lock(&bank->lock);
  1030. bank->saved_wakeup = __raw_readl(mask_reg);
  1031. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1032. spin_unlock(&bank->lock);
  1033. return 0;
  1034. }
  1035. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1036. {
  1037. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1038. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1039. spin_lock(&bank->lock);
  1040. __raw_writel(bank->saved_wakeup, mask_reg);
  1041. spin_unlock(&bank->lock);
  1042. return 0;
  1043. }
  1044. /* use platform_driver for this, now that there's no longer any
  1045. * point to sys_device (other than not disturbing old code).
  1046. */
  1047. static struct platform_driver omap_mpuio_driver = {
  1048. .suspend_late = omap_mpuio_suspend_late,
  1049. .resume_early = omap_mpuio_resume_early,
  1050. .driver = {
  1051. .name = "mpuio",
  1052. },
  1053. };
  1054. static struct platform_device omap_mpuio_device = {
  1055. .name = "mpuio",
  1056. .id = -1,
  1057. .dev = {
  1058. .driver = &omap_mpuio_driver.driver,
  1059. }
  1060. /* could list the /proc/iomem resources */
  1061. };
  1062. static inline void mpuio_init(void)
  1063. {
  1064. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1065. (void) platform_device_register(&omap_mpuio_device);
  1066. }
  1067. #else
  1068. static inline void mpuio_init(void) {}
  1069. #endif /* 16xx */
  1070. #else
  1071. extern struct irq_chip mpuio_irq_chip;
  1072. #define bank_is_mpuio(bank) 0
  1073. static inline void mpuio_init(void) {}
  1074. #endif
  1075. /*---------------------------------------------------------------------*/
  1076. static int initialized;
  1077. static struct clk * gpio_ick;
  1078. static struct clk * gpio_fck;
  1079. #ifdef CONFIG_ARCH_OMAP2430
  1080. static struct clk * gpio5_ick;
  1081. static struct clk * gpio5_fck;
  1082. #endif
  1083. static int __init _omap_gpio_init(void)
  1084. {
  1085. int i;
  1086. struct gpio_bank *bank;
  1087. initialized = 1;
  1088. if (cpu_is_omap15xx()) {
  1089. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1090. if (IS_ERR(gpio_ick))
  1091. printk("Could not get arm_gpio_ck\n");
  1092. else
  1093. clk_enable(gpio_ick);
  1094. }
  1095. if (cpu_is_omap24xx()) {
  1096. gpio_ick = clk_get(NULL, "gpios_ick");
  1097. if (IS_ERR(gpio_ick))
  1098. printk("Could not get gpios_ick\n");
  1099. else
  1100. clk_enable(gpio_ick);
  1101. gpio_fck = clk_get(NULL, "gpios_fck");
  1102. if (IS_ERR(gpio_fck))
  1103. printk("Could not get gpios_fck\n");
  1104. else
  1105. clk_enable(gpio_fck);
  1106. /*
  1107. * On 2430 GPIO 5 uses CORE L4 ICLK
  1108. */
  1109. #ifdef CONFIG_ARCH_OMAP2430
  1110. if (cpu_is_omap2430()) {
  1111. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1112. if (IS_ERR(gpio5_ick))
  1113. printk("Could not get gpio5_ick\n");
  1114. else
  1115. clk_enable(gpio5_ick);
  1116. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1117. if (IS_ERR(gpio5_fck))
  1118. printk("Could not get gpio5_fck\n");
  1119. else
  1120. clk_enable(gpio5_fck);
  1121. }
  1122. #endif
  1123. }
  1124. #ifdef CONFIG_ARCH_OMAP15XX
  1125. if (cpu_is_omap15xx()) {
  1126. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1127. gpio_bank_count = 2;
  1128. gpio_bank = gpio_bank_1510;
  1129. }
  1130. #endif
  1131. #if defined(CONFIG_ARCH_OMAP16XX)
  1132. if (cpu_is_omap16xx()) {
  1133. u32 rev;
  1134. gpio_bank_count = 5;
  1135. gpio_bank = gpio_bank_1610;
  1136. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1137. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1138. (rev >> 4) & 0x0f, rev & 0x0f);
  1139. }
  1140. #endif
  1141. #ifdef CONFIG_ARCH_OMAP730
  1142. if (cpu_is_omap730()) {
  1143. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1144. gpio_bank_count = 7;
  1145. gpio_bank = gpio_bank_730;
  1146. }
  1147. #endif
  1148. #ifdef CONFIG_ARCH_OMAP24XX
  1149. if (cpu_is_omap242x()) {
  1150. int rev;
  1151. gpio_bank_count = 4;
  1152. gpio_bank = gpio_bank_242x;
  1153. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1154. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1155. (rev >> 4) & 0x0f, rev & 0x0f);
  1156. }
  1157. if (cpu_is_omap243x()) {
  1158. int rev;
  1159. gpio_bank_count = 5;
  1160. gpio_bank = gpio_bank_243x;
  1161. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1162. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1163. (rev >> 4) & 0x0f, rev & 0x0f);
  1164. }
  1165. #endif
  1166. for (i = 0; i < gpio_bank_count; i++) {
  1167. int j, gpio_count = 16;
  1168. bank = &gpio_bank[i];
  1169. bank->reserved_map = 0;
  1170. bank->base = IO_ADDRESS(bank->base);
  1171. spin_lock_init(&bank->lock);
  1172. if (bank_is_mpuio(bank))
  1173. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1174. #ifdef CONFIG_ARCH_OMAP15XX
  1175. if (bank->method == METHOD_GPIO_1510) {
  1176. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1177. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1178. }
  1179. #endif
  1180. #if defined(CONFIG_ARCH_OMAP16XX)
  1181. if (bank->method == METHOD_GPIO_1610) {
  1182. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1183. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1184. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1185. }
  1186. #endif
  1187. #ifdef CONFIG_ARCH_OMAP730
  1188. if (bank->method == METHOD_GPIO_730) {
  1189. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1190. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1191. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1192. }
  1193. #endif
  1194. #ifdef CONFIG_ARCH_OMAP24XX
  1195. if (bank->method == METHOD_GPIO_24XX) {
  1196. static const u32 non_wakeup_gpios[] = {
  1197. 0xe203ffc0, 0x08700040
  1198. };
  1199. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1200. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1201. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1202. /* Initialize interface clock ungated, module enabled */
  1203. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1204. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1205. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1206. gpio_count = 32;
  1207. }
  1208. #endif
  1209. for (j = bank->virtual_irq_start;
  1210. j < bank->virtual_irq_start + gpio_count; j++) {
  1211. set_irq_chip_data(j, bank);
  1212. if (bank_is_mpuio(bank))
  1213. set_irq_chip(j, &mpuio_irq_chip);
  1214. else
  1215. set_irq_chip(j, &gpio_irq_chip);
  1216. set_irq_handler(j, handle_simple_irq);
  1217. set_irq_flags(j, IRQF_VALID);
  1218. }
  1219. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1220. set_irq_data(bank->irq, bank);
  1221. }
  1222. /* Enable system clock for GPIO module.
  1223. * The CAM_CLK_CTRL *is* really the right place. */
  1224. if (cpu_is_omap16xx())
  1225. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1226. #ifdef CONFIG_ARCH_OMAP24XX
  1227. /* Enable autoidle for the OCP interface */
  1228. if (cpu_is_omap24xx())
  1229. omap_writel(1 << 0, 0x48019010);
  1230. #endif
  1231. return 0;
  1232. }
  1233. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  1234. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1235. {
  1236. int i;
  1237. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1238. return 0;
  1239. for (i = 0; i < gpio_bank_count; i++) {
  1240. struct gpio_bank *bank = &gpio_bank[i];
  1241. void __iomem *wake_status;
  1242. void __iomem *wake_clear;
  1243. void __iomem *wake_set;
  1244. switch (bank->method) {
  1245. #ifdef CONFIG_ARCH_OMAP16XX
  1246. case METHOD_GPIO_1610:
  1247. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1248. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1249. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1250. break;
  1251. #endif
  1252. #ifdef CONFIG_ARCH_OMAP24XX
  1253. case METHOD_GPIO_24XX:
  1254. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1255. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1256. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1257. break;
  1258. #endif
  1259. default:
  1260. continue;
  1261. }
  1262. spin_lock(&bank->lock);
  1263. bank->saved_wakeup = __raw_readl(wake_status);
  1264. __raw_writel(0xffffffff, wake_clear);
  1265. __raw_writel(bank->suspend_wakeup, wake_set);
  1266. spin_unlock(&bank->lock);
  1267. }
  1268. return 0;
  1269. }
  1270. static int omap_gpio_resume(struct sys_device *dev)
  1271. {
  1272. int i;
  1273. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1274. return 0;
  1275. for (i = 0; i < gpio_bank_count; i++) {
  1276. struct gpio_bank *bank = &gpio_bank[i];
  1277. void __iomem *wake_clear;
  1278. void __iomem *wake_set;
  1279. switch (bank->method) {
  1280. #ifdef CONFIG_ARCH_OMAP16XX
  1281. case METHOD_GPIO_1610:
  1282. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1283. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1284. break;
  1285. #endif
  1286. #ifdef CONFIG_ARCH_OMAP24XX
  1287. case METHOD_GPIO_24XX:
  1288. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1289. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1290. break;
  1291. #endif
  1292. default:
  1293. continue;
  1294. }
  1295. spin_lock(&bank->lock);
  1296. __raw_writel(0xffffffff, wake_clear);
  1297. __raw_writel(bank->saved_wakeup, wake_set);
  1298. spin_unlock(&bank->lock);
  1299. }
  1300. return 0;
  1301. }
  1302. static struct sysdev_class omap_gpio_sysclass = {
  1303. set_kset_name("gpio"),
  1304. .suspend = omap_gpio_suspend,
  1305. .resume = omap_gpio_resume,
  1306. };
  1307. static struct sys_device omap_gpio_device = {
  1308. .id = 0,
  1309. .cls = &omap_gpio_sysclass,
  1310. };
  1311. #endif
  1312. #ifdef CONFIG_ARCH_OMAP24XX
  1313. static int workaround_enabled;
  1314. void omap2_gpio_prepare_for_retention(void)
  1315. {
  1316. int i, c = 0;
  1317. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1318. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1319. for (i = 0; i < gpio_bank_count; i++) {
  1320. struct gpio_bank *bank = &gpio_bank[i];
  1321. u32 l1, l2;
  1322. if (!(bank->enabled_non_wakeup_gpios))
  1323. continue;
  1324. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1325. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1326. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1327. bank->saved_fallingdetect = l1;
  1328. bank->saved_risingdetect = l2;
  1329. l1 &= ~bank->enabled_non_wakeup_gpios;
  1330. l2 &= ~bank->enabled_non_wakeup_gpios;
  1331. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1332. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1333. c++;
  1334. }
  1335. if (!c) {
  1336. workaround_enabled = 0;
  1337. return;
  1338. }
  1339. workaround_enabled = 1;
  1340. }
  1341. void omap2_gpio_resume_after_retention(void)
  1342. {
  1343. int i;
  1344. if (!workaround_enabled)
  1345. return;
  1346. for (i = 0; i < gpio_bank_count; i++) {
  1347. struct gpio_bank *bank = &gpio_bank[i];
  1348. u32 l;
  1349. if (!(bank->enabled_non_wakeup_gpios))
  1350. continue;
  1351. __raw_writel(bank->saved_fallingdetect,
  1352. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1353. __raw_writel(bank->saved_risingdetect,
  1354. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1355. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1356. * state. If so, generate an IRQ by software. This is
  1357. * horribly racy, but it's the best we can do to work around
  1358. * this silicon bug. */
  1359. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1360. l ^= bank->saved_datain;
  1361. l &= bank->non_wakeup_gpios;
  1362. if (l) {
  1363. u32 old0, old1;
  1364. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1365. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1366. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1367. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1368. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1369. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1370. }
  1371. }
  1372. }
  1373. #endif
  1374. /*
  1375. * This may get called early from board specific init
  1376. * for boards that have interrupts routed via FPGA.
  1377. */
  1378. int omap_gpio_init(void)
  1379. {
  1380. if (!initialized)
  1381. return _omap_gpio_init();
  1382. else
  1383. return 0;
  1384. }
  1385. static int __init omap_gpio_sysinit(void)
  1386. {
  1387. int ret = 0;
  1388. if (!initialized)
  1389. ret = _omap_gpio_init();
  1390. mpuio_init();
  1391. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
  1392. if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
  1393. if (ret == 0) {
  1394. ret = sysdev_class_register(&omap_gpio_sysclass);
  1395. if (ret == 0)
  1396. ret = sysdev_register(&omap_gpio_device);
  1397. }
  1398. }
  1399. #endif
  1400. return ret;
  1401. }
  1402. EXPORT_SYMBOL(omap_request_gpio);
  1403. EXPORT_SYMBOL(omap_free_gpio);
  1404. EXPORT_SYMBOL(omap_set_gpio_direction);
  1405. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1406. EXPORT_SYMBOL(omap_get_gpio_datain);
  1407. arch_initcall(omap_gpio_sysinit);
  1408. #ifdef CONFIG_DEBUG_FS
  1409. #include <linux/debugfs.h>
  1410. #include <linux/seq_file.h>
  1411. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1412. {
  1413. void __iomem *reg = bank->base;
  1414. switch (bank->method) {
  1415. case METHOD_MPUIO:
  1416. reg += OMAP_MPUIO_IO_CNTL;
  1417. break;
  1418. case METHOD_GPIO_1510:
  1419. reg += OMAP1510_GPIO_DIR_CONTROL;
  1420. break;
  1421. case METHOD_GPIO_1610:
  1422. reg += OMAP1610_GPIO_DIRECTION;
  1423. break;
  1424. case METHOD_GPIO_730:
  1425. reg += OMAP730_GPIO_DIR_CONTROL;
  1426. break;
  1427. case METHOD_GPIO_24XX:
  1428. reg += OMAP24XX_GPIO_OE;
  1429. break;
  1430. }
  1431. return __raw_readl(reg) & mask;
  1432. }
  1433. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1434. {
  1435. unsigned i, j, gpio;
  1436. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1437. struct gpio_bank *bank = gpio_bank + i;
  1438. unsigned bankwidth = 16;
  1439. u32 mask = 1;
  1440. if (bank_is_mpuio(bank))
  1441. gpio = OMAP_MPUIO(0);
  1442. else if (cpu_is_omap24xx() || cpu_is_omap730())
  1443. bankwidth = 32;
  1444. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1445. unsigned irq, value, is_in, irqstat;
  1446. if (!(bank->reserved_map & mask))
  1447. continue;
  1448. irq = bank->virtual_irq_start + j;
  1449. value = omap_get_gpio_datain(gpio);
  1450. is_in = gpio_is_input(bank, mask);
  1451. if (bank_is_mpuio(bank))
  1452. seq_printf(s, "MPUIO %2d: ", j);
  1453. else
  1454. seq_printf(s, "GPIO %3d: ", gpio);
  1455. seq_printf(s, "%s %s",
  1456. is_in ? "in " : "out",
  1457. value ? "hi" : "lo");
  1458. irqstat = irq_desc[irq].status;
  1459. if (is_in && ((bank->suspend_wakeup & mask)
  1460. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1461. char *trigger = NULL;
  1462. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1463. case IRQ_TYPE_EDGE_FALLING:
  1464. trigger = "falling";
  1465. break;
  1466. case IRQ_TYPE_EDGE_RISING:
  1467. trigger = "rising";
  1468. break;
  1469. case IRQ_TYPE_EDGE_BOTH:
  1470. trigger = "bothedge";
  1471. break;
  1472. case IRQ_TYPE_LEVEL_LOW:
  1473. trigger = "low";
  1474. break;
  1475. case IRQ_TYPE_LEVEL_HIGH:
  1476. trigger = "high";
  1477. break;
  1478. case IRQ_TYPE_NONE:
  1479. trigger = "(unspecified)";
  1480. break;
  1481. }
  1482. seq_printf(s, ", irq-%d %s%s",
  1483. irq, trigger,
  1484. (bank->suspend_wakeup & mask)
  1485. ? " wakeup" : "");
  1486. }
  1487. seq_printf(s, "\n");
  1488. }
  1489. if (bank_is_mpuio(bank)) {
  1490. seq_printf(s, "\n");
  1491. gpio = 0;
  1492. }
  1493. }
  1494. return 0;
  1495. }
  1496. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1497. {
  1498. return single_open(file, dbg_gpio_show, &inode->i_private);
  1499. }
  1500. static const struct file_operations debug_fops = {
  1501. .open = dbg_gpio_open,
  1502. .read = seq_read,
  1503. .llseek = seq_lseek,
  1504. .release = single_release,
  1505. };
  1506. static int __init omap_gpio_debuginit(void)
  1507. {
  1508. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1509. NULL, NULL, &debug_fops);
  1510. return 0;
  1511. }
  1512. late_initcall(omap_gpio_debuginit);
  1513. #endif