scc_pata.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/init.h>
  30. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  31. #define SCC_PATA_NAME "scc IDE"
  32. #define TDVHSEL_MASTER 0x00000001
  33. #define TDVHSEL_SLAVE 0x00000004
  34. #define MODE_JCUSFEN 0x00000080
  35. #define CCKCTRL_ATARESET 0x00040000
  36. #define CCKCTRL_BUFCNT 0x00020000
  37. #define CCKCTRL_CRST 0x00010000
  38. #define CCKCTRL_OCLKEN 0x00000100
  39. #define CCKCTRL_ATACLKOEN 0x00000002
  40. #define CCKCTRL_LCLKEN 0x00000001
  41. #define QCHCD_IOS_SS 0x00000001
  42. #define QCHSD_STPDIAG 0x00020000
  43. #define INTMASK_MSK 0xD1000012
  44. #define INTSTS_SERROR 0x80000000
  45. #define INTSTS_PRERR 0x40000000
  46. #define INTSTS_RERR 0x10000000
  47. #define INTSTS_ICERR 0x01000000
  48. #define INTSTS_BMSINT 0x00000010
  49. #define INTSTS_BMHE 0x00000008
  50. #define INTSTS_IOIRQS 0x00000004
  51. #define INTSTS_INTRQ 0x00000002
  52. #define INTSTS_ACTEINT 0x00000001
  53. #define ECMODE_VALUE 0x01
  54. static struct scc_ports {
  55. unsigned long ctl, dma;
  56. struct ide_host *host; /* for removing port from system */
  57. } scc_ports[MAX_HWIFS];
  58. /* PIO transfer mode table */
  59. /* JCHST */
  60. static unsigned long JCHSTtbl[2][7] = {
  61. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  62. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  63. };
  64. /* JCHHT */
  65. static unsigned long JCHHTtbl[2][7] = {
  66. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  67. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  68. };
  69. /* JCHCT */
  70. static unsigned long JCHCTtbl[2][7] = {
  71. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  72. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  73. };
  74. /* DMA transfer mode table */
  75. /* JCHDCTM/JCHDCTS */
  76. static unsigned long JCHDCTxtbl[2][7] = {
  77. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  78. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  79. };
  80. /* JCSTWTM/JCSTWTS */
  81. static unsigned long JCSTWTxtbl[2][7] = {
  82. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  83. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  84. };
  85. /* JCTSS */
  86. static unsigned long JCTSStbl[2][7] = {
  87. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  89. };
  90. /* JCENVT */
  91. static unsigned long JCENVTtbl[2][7] = {
  92. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  93. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  94. };
  95. /* JCACTSELS/JCACTSELM */
  96. static unsigned long JCACTSELtbl[2][7] = {
  97. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  98. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  99. };
  100. static u8 scc_ide_inb(unsigned long port)
  101. {
  102. u32 data = in_be32((void*)port);
  103. return (u8)data;
  104. }
  105. static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
  106. {
  107. out_be32((void *)hwif->io_ports.command_addr, cmd);
  108. eieio();
  109. in_be32((void *)(hwif->dma_base + 0x01c));
  110. eieio();
  111. }
  112. static u8 scc_read_status(ide_hwif_t *hwif)
  113. {
  114. return (u8)in_be32((void *)hwif->io_ports.status_addr);
  115. }
  116. static u8 scc_read_altstatus(ide_hwif_t *hwif)
  117. {
  118. return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
  119. }
  120. static u8 scc_dma_sff_read_status(ide_hwif_t *hwif)
  121. {
  122. return (u8)in_be32((void *)(hwif->dma_base + 4));
  123. }
  124. static void scc_set_irq(ide_hwif_t *hwif, int on)
  125. {
  126. u8 ctl = ATA_DEVCTL_OBS;
  127. if (on == 4) { /* hack for SRST */
  128. ctl |= 4;
  129. on &= ~4;
  130. }
  131. ctl |= on ? 0 : 2;
  132. out_be32((void *)hwif->io_ports.ctl_addr, ctl);
  133. eieio();
  134. in_be32((void *)(hwif->dma_base + 0x01c));
  135. eieio();
  136. }
  137. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  138. {
  139. u16 *ptr = (u16 *)addr;
  140. while (count--) {
  141. *ptr++ = le16_to_cpu(in_be32((void*)port));
  142. }
  143. }
  144. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. *ptr++ = le16_to_cpu(in_be32((void*)port));
  149. *ptr++ = le16_to_cpu(in_be32((void*)port));
  150. }
  151. }
  152. static void scc_ide_outb(u8 addr, unsigned long port)
  153. {
  154. out_be32((void*)port, addr);
  155. }
  156. static void
  157. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  158. {
  159. u16 *ptr = (u16 *)addr;
  160. while (count--) {
  161. out_be32((void*)port, cpu_to_le16(*ptr++));
  162. }
  163. }
  164. static void
  165. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  166. {
  167. u16 *ptr = (u16 *)addr;
  168. while (count--) {
  169. out_be32((void*)port, cpu_to_le16(*ptr++));
  170. out_be32((void*)port, cpu_to_le16(*ptr++));
  171. }
  172. }
  173. /**
  174. * scc_set_pio_mode - set host controller for PIO mode
  175. * @drive: drive
  176. * @pio: PIO mode number
  177. *
  178. * Load the timing settings for this device mode into the
  179. * controller.
  180. */
  181. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  182. {
  183. ide_hwif_t *hwif = drive->hwif;
  184. struct scc_ports *ports = ide_get_hwifdata(hwif);
  185. unsigned long ctl_base = ports->ctl;
  186. unsigned long cckctrl_port = ctl_base + 0xff0;
  187. unsigned long piosht_port = ctl_base + 0x000;
  188. unsigned long pioct_port = ctl_base + 0x004;
  189. unsigned long reg;
  190. int offset;
  191. reg = in_be32((void __iomem *)cckctrl_port);
  192. if (reg & CCKCTRL_ATACLKOEN) {
  193. offset = 1; /* 133MHz */
  194. } else {
  195. offset = 0; /* 100MHz */
  196. }
  197. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  198. out_be32((void __iomem *)piosht_port, reg);
  199. reg = JCHCTtbl[offset][pio];
  200. out_be32((void __iomem *)pioct_port, reg);
  201. }
  202. /**
  203. * scc_set_dma_mode - set host controller for DMA mode
  204. * @drive: drive
  205. * @speed: DMA mode
  206. *
  207. * Load the timing settings for this device mode into the
  208. * controller.
  209. */
  210. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  211. {
  212. ide_hwif_t *hwif = drive->hwif;
  213. struct scc_ports *ports = ide_get_hwifdata(hwif);
  214. unsigned long ctl_base = ports->ctl;
  215. unsigned long cckctrl_port = ctl_base + 0xff0;
  216. unsigned long mdmact_port = ctl_base + 0x008;
  217. unsigned long mcrcst_port = ctl_base + 0x00c;
  218. unsigned long sdmact_port = ctl_base + 0x010;
  219. unsigned long scrcst_port = ctl_base + 0x014;
  220. unsigned long udenvt_port = ctl_base + 0x018;
  221. unsigned long tdvhsel_port = ctl_base + 0x020;
  222. int is_slave = drive->dn & 1;
  223. int offset, idx;
  224. unsigned long reg;
  225. unsigned long jcactsel;
  226. reg = in_be32((void __iomem *)cckctrl_port);
  227. if (reg & CCKCTRL_ATACLKOEN) {
  228. offset = 1; /* 133MHz */
  229. } else {
  230. offset = 0; /* 100MHz */
  231. }
  232. idx = speed - XFER_UDMA_0;
  233. jcactsel = JCACTSELtbl[offset][idx];
  234. if (is_slave) {
  235. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  236. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  237. jcactsel = jcactsel << 2;
  238. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  239. } else {
  240. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  241. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  242. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  243. }
  244. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  245. out_be32((void __iomem *)udenvt_port, reg);
  246. }
  247. static void scc_dma_host_set(ide_drive_t *drive, int on)
  248. {
  249. ide_hwif_t *hwif = drive->hwif;
  250. u8 unit = drive->dn & 1;
  251. u8 dma_stat = scc_dma_sff_read_status(hwif);
  252. if (on)
  253. dma_stat |= (1 << (5 + unit));
  254. else
  255. dma_stat &= ~(1 << (5 + unit));
  256. scc_ide_outb(dma_stat, hwif->dma_base + 4);
  257. }
  258. /**
  259. * scc_dma_setup - begin a DMA phase
  260. * @drive: target device
  261. * @cmd: command
  262. *
  263. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  264. * and then set up the DMA transfer registers.
  265. *
  266. * Returns 0 on success. If a PIO fallback is required then 1
  267. * is returned.
  268. */
  269. static int scc_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  270. {
  271. ide_hwif_t *hwif = drive->hwif;
  272. u32 rw = (cmd->tf_flags & IDE_TFLAG_WRITE) ? 0 : ATA_DMA_WR;
  273. u8 dma_stat;
  274. /* fall back to pio! */
  275. if (ide_build_dmatable(drive, cmd) == 0)
  276. return 1;
  277. /* PRD table */
  278. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  279. /* specify r/w */
  280. out_be32((void __iomem *)hwif->dma_base, rw);
  281. /* read DMA status for INTR & ERROR flags */
  282. dma_stat = scc_dma_sff_read_status(hwif);
  283. /* clear INTR & ERROR flags */
  284. out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
  285. drive->waiting_for_dma = 1;
  286. return 0;
  287. }
  288. static void scc_dma_start(ide_drive_t *drive)
  289. {
  290. ide_hwif_t *hwif = drive->hwif;
  291. u8 dma_cmd = scc_ide_inb(hwif->dma_base);
  292. /* start DMA */
  293. scc_ide_outb(dma_cmd | 1, hwif->dma_base);
  294. wmb();
  295. }
  296. static int __scc_dma_end(ide_drive_t *drive)
  297. {
  298. ide_hwif_t *hwif = drive->hwif;
  299. u8 dma_stat, dma_cmd;
  300. drive->waiting_for_dma = 0;
  301. /* get DMA command mode */
  302. dma_cmd = scc_ide_inb(hwif->dma_base);
  303. /* stop DMA */
  304. scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
  305. /* get DMA status */
  306. dma_stat = scc_dma_sff_read_status(hwif);
  307. /* clear the INTR & ERROR bits */
  308. scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
  309. /* verify good DMA status */
  310. wmb();
  311. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  312. }
  313. /**
  314. * scc_dma_end - Stop DMA
  315. * @drive: IDE drive
  316. *
  317. * Check and clear INT Status register.
  318. * Then call __scc_dma_end().
  319. */
  320. static int scc_dma_end(ide_drive_t *drive)
  321. {
  322. ide_hwif_t *hwif = drive->hwif;
  323. void __iomem *dma_base = (void __iomem *)hwif->dma_base;
  324. unsigned long intsts_port = hwif->dma_base + 0x014;
  325. u32 reg;
  326. int dma_stat, data_loss = 0;
  327. static int retry = 0;
  328. /* errata A308 workaround: Step5 (check data loss) */
  329. /* We don't check non ide_disk because it is limited to UDMA4 */
  330. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  331. & ATA_ERR) &&
  332. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  333. reg = in_be32((void __iomem *)intsts_port);
  334. if (!(reg & INTSTS_ACTEINT)) {
  335. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  336. drive->name);
  337. data_loss = 1;
  338. if (retry++) {
  339. struct request *rq = hwif->rq;
  340. ide_drive_t *drive;
  341. int i;
  342. /* ERROR_RESET and drive->crc_count are needed
  343. * to reduce DMA transfer mode in retry process.
  344. */
  345. if (rq)
  346. rq->errors |= ERROR_RESET;
  347. ide_port_for_each_dev(i, drive, hwif)
  348. drive->crc_count++;
  349. }
  350. }
  351. }
  352. while (1) {
  353. reg = in_be32((void __iomem *)intsts_port);
  354. if (reg & INTSTS_SERROR) {
  355. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  356. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  357. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  358. continue;
  359. }
  360. if (reg & INTSTS_PRERR) {
  361. u32 maea0, maec0;
  362. unsigned long ctl_base = hwif->config_data;
  363. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  364. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  365. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  366. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  367. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  368. continue;
  369. }
  370. if (reg & INTSTS_RERR) {
  371. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  372. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  373. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  374. continue;
  375. }
  376. if (reg & INTSTS_ICERR) {
  377. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  378. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  379. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  380. continue;
  381. }
  382. if (reg & INTSTS_BMSINT) {
  383. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  384. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  385. ide_do_reset(drive);
  386. continue;
  387. }
  388. if (reg & INTSTS_BMHE) {
  389. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  390. continue;
  391. }
  392. if (reg & INTSTS_ACTEINT) {
  393. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  394. continue;
  395. }
  396. if (reg & INTSTS_IOIRQS) {
  397. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  398. continue;
  399. }
  400. break;
  401. }
  402. dma_stat = __scc_dma_end(drive);
  403. if (data_loss)
  404. dma_stat |= 2; /* emulate DMA error (to retry command) */
  405. return dma_stat;
  406. }
  407. /* returns 1 if dma irq issued, 0 otherwise */
  408. static int scc_dma_test_irq(ide_drive_t *drive)
  409. {
  410. ide_hwif_t *hwif = drive->hwif;
  411. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  412. /* SCC errata A252,A308 workaround: Step4 */
  413. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  414. & ATA_ERR) &&
  415. (int_stat & INTSTS_INTRQ))
  416. return 1;
  417. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  418. if (int_stat & INTSTS_IOIRQS)
  419. return 1;
  420. return 0;
  421. }
  422. static u8 scc_udma_filter(ide_drive_t *drive)
  423. {
  424. ide_hwif_t *hwif = drive->hwif;
  425. u8 mask = hwif->ultra_mask;
  426. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  427. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  428. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  429. SCC_PATA_NAME, drive->name);
  430. mask = ATA_UDMA4;
  431. }
  432. return mask;
  433. }
  434. /**
  435. * setup_mmio_scc - map CTRL/BMID region
  436. * @dev: PCI device we are configuring
  437. * @name: device name
  438. *
  439. */
  440. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  441. {
  442. void __iomem *ctl_addr;
  443. void __iomem *dma_addr;
  444. int i, ret;
  445. for (i = 0; i < MAX_HWIFS; i++) {
  446. if (scc_ports[i].ctl == 0)
  447. break;
  448. }
  449. if (i >= MAX_HWIFS)
  450. return -ENOMEM;
  451. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  452. if (ret < 0) {
  453. printk(KERN_ERR "%s: can't reserve resources\n", name);
  454. return ret;
  455. }
  456. ctl_addr = pci_ioremap_bar(dev, 0);
  457. if (!ctl_addr)
  458. goto fail_0;
  459. dma_addr = pci_ioremap_bar(dev, 1);
  460. if (!dma_addr)
  461. goto fail_1;
  462. pci_set_master(dev);
  463. scc_ports[i].ctl = (unsigned long)ctl_addr;
  464. scc_ports[i].dma = (unsigned long)dma_addr;
  465. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  466. return 1;
  467. fail_1:
  468. iounmap(ctl_addr);
  469. fail_0:
  470. return -ENOMEM;
  471. }
  472. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  473. const struct ide_port_info *d)
  474. {
  475. struct scc_ports *ports = pci_get_drvdata(dev);
  476. struct ide_host *host;
  477. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  478. int i, rc;
  479. memset(&hw, 0, sizeof(hw));
  480. for (i = 0; i <= 8; i++)
  481. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  482. hw.irq = dev->irq;
  483. hw.dev = &dev->dev;
  484. hw.chipset = ide_pci;
  485. rc = ide_host_add(d, hws, &host);
  486. if (rc)
  487. return rc;
  488. ports->host = host;
  489. return 0;
  490. }
  491. /**
  492. * init_setup_scc - set up an SCC PATA Controller
  493. * @dev: PCI device
  494. * @d: IDE port info
  495. *
  496. * Perform the initial set up for this device.
  497. */
  498. static int __devinit init_setup_scc(struct pci_dev *dev,
  499. const struct ide_port_info *d)
  500. {
  501. unsigned long ctl_base;
  502. unsigned long dma_base;
  503. unsigned long cckctrl_port;
  504. unsigned long intmask_port;
  505. unsigned long mode_port;
  506. unsigned long ecmode_port;
  507. u32 reg = 0;
  508. struct scc_ports *ports;
  509. int rc;
  510. rc = pci_enable_device(dev);
  511. if (rc)
  512. goto end;
  513. rc = setup_mmio_scc(dev, d->name);
  514. if (rc < 0)
  515. goto end;
  516. ports = pci_get_drvdata(dev);
  517. ctl_base = ports->ctl;
  518. dma_base = ports->dma;
  519. cckctrl_port = ctl_base + 0xff0;
  520. intmask_port = dma_base + 0x010;
  521. mode_port = ctl_base + 0x024;
  522. ecmode_port = ctl_base + 0xf00;
  523. /* controller initialization */
  524. reg = 0;
  525. out_be32((void*)cckctrl_port, reg);
  526. reg |= CCKCTRL_ATACLKOEN;
  527. out_be32((void*)cckctrl_port, reg);
  528. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  529. out_be32((void*)cckctrl_port, reg);
  530. reg |= CCKCTRL_CRST;
  531. out_be32((void*)cckctrl_port, reg);
  532. for (;;) {
  533. reg = in_be32((void*)cckctrl_port);
  534. if (reg & CCKCTRL_CRST)
  535. break;
  536. udelay(5000);
  537. }
  538. reg |= CCKCTRL_ATARESET;
  539. out_be32((void*)cckctrl_port, reg);
  540. out_be32((void*)ecmode_port, ECMODE_VALUE);
  541. out_be32((void*)mode_port, MODE_JCUSFEN);
  542. out_be32((void*)intmask_port, INTMASK_MSK);
  543. rc = scc_ide_setup_pci_device(dev, d);
  544. end:
  545. return rc;
  546. }
  547. static void scc_tf_load(ide_drive_t *drive, struct ide_cmd *cmd)
  548. {
  549. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  550. struct ide_taskfile *tf = &cmd->tf;
  551. u8 HIHI = (cmd->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
  552. if (cmd->ftf_flags & IDE_FTFLAG_FLAGGED)
  553. HIHI = 0xFF;
  554. if (cmd->ftf_flags & IDE_FTFLAG_OUT_DATA)
  555. out_be32((void *)io_ports->data_addr,
  556. (tf->hob_data << 8) | tf->data);
  557. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  558. scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
  559. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  560. scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  561. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  562. scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  563. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  564. scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  565. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  566. scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  567. if (cmd->tf_flags & IDE_TFLAG_OUT_FEATURE)
  568. scc_ide_outb(tf->feature, io_ports->feature_addr);
  569. if (cmd->tf_flags & IDE_TFLAG_OUT_NSECT)
  570. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  571. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAL)
  572. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  573. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAM)
  574. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  575. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAH)
  576. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  577. if (cmd->tf_flags & IDE_TFLAG_OUT_DEVICE)
  578. scc_ide_outb((tf->device & HIHI) | drive->select,
  579. io_ports->device_addr);
  580. }
  581. static void scc_tf_read(ide_drive_t *drive, struct ide_cmd *cmd)
  582. {
  583. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  584. struct ide_taskfile *tf = &cmd->tf;
  585. if (cmd->ftf_flags & IDE_FTFLAG_IN_DATA) {
  586. u16 data = (u16)in_be32((void *)io_ports->data_addr);
  587. tf->data = data & 0xff;
  588. tf->hob_data = (data >> 8) & 0xff;
  589. }
  590. /* be sure we're looking at the low order bits */
  591. scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  592. if (cmd->tf_flags & IDE_TFLAG_IN_FEATURE)
  593. tf->feature = scc_ide_inb(io_ports->feature_addr);
  594. if (cmd->tf_flags & IDE_TFLAG_IN_NSECT)
  595. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  596. if (cmd->tf_flags & IDE_TFLAG_IN_LBAL)
  597. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  598. if (cmd->tf_flags & IDE_TFLAG_IN_LBAM)
  599. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  600. if (cmd->tf_flags & IDE_TFLAG_IN_LBAH)
  601. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  602. if (cmd->tf_flags & IDE_TFLAG_IN_DEVICE)
  603. tf->device = scc_ide_inb(io_ports->device_addr);
  604. if (cmd->tf_flags & IDE_TFLAG_LBA48) {
  605. scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  606. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  607. tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
  608. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  609. tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
  610. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  611. tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
  612. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  613. tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
  614. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  615. tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
  616. }
  617. }
  618. static void scc_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  619. void *buf, unsigned int len)
  620. {
  621. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  622. len++;
  623. if (drive->io_32bit) {
  624. scc_ide_insl(data_addr, buf, len / 4);
  625. if ((len & 3) >= 2)
  626. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  627. } else
  628. scc_ide_insw(data_addr, buf, len / 2);
  629. }
  630. static void scc_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  631. void *buf, unsigned int len)
  632. {
  633. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  634. len++;
  635. if (drive->io_32bit) {
  636. scc_ide_outsl(data_addr, buf, len / 4);
  637. if ((len & 3) >= 2)
  638. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  639. } else
  640. scc_ide_outsw(data_addr, buf, len / 2);
  641. }
  642. /**
  643. * init_mmio_iops_scc - set up the iops for MMIO
  644. * @hwif: interface to set up
  645. *
  646. */
  647. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  648. {
  649. struct pci_dev *dev = to_pci_dev(hwif->dev);
  650. struct scc_ports *ports = pci_get_drvdata(dev);
  651. unsigned long dma_base = ports->dma;
  652. ide_set_hwifdata(hwif, ports);
  653. hwif->dma_base = dma_base;
  654. hwif->config_data = ports->ctl;
  655. }
  656. /**
  657. * init_iops_scc - set up iops
  658. * @hwif: interface to set up
  659. *
  660. * Do the basic setup for the SCC hardware interface
  661. * and then do the MMIO setup.
  662. */
  663. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  664. {
  665. struct pci_dev *dev = to_pci_dev(hwif->dev);
  666. hwif->hwif_data = NULL;
  667. if (pci_get_drvdata(dev) == NULL)
  668. return;
  669. init_mmio_iops_scc(hwif);
  670. }
  671. static int __devinit scc_init_dma(ide_hwif_t *hwif,
  672. const struct ide_port_info *d)
  673. {
  674. return ide_allocate_dma_engine(hwif);
  675. }
  676. static u8 scc_cable_detect(ide_hwif_t *hwif)
  677. {
  678. return ATA_CBL_PATA80;
  679. }
  680. /**
  681. * init_hwif_scc - set up hwif
  682. * @hwif: interface to set up
  683. *
  684. * We do the basic set up of the interface structure. The SCC
  685. * requires several custom handlers so we override the default
  686. * ide DMA handlers appropriately.
  687. */
  688. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  689. {
  690. /* PTERADD */
  691. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  692. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  693. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  694. else
  695. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  696. }
  697. static const struct ide_tp_ops scc_tp_ops = {
  698. .exec_command = scc_exec_command,
  699. .read_status = scc_read_status,
  700. .read_altstatus = scc_read_altstatus,
  701. .set_irq = scc_set_irq,
  702. .tf_load = scc_tf_load,
  703. .tf_read = scc_tf_read,
  704. .input_data = scc_input_data,
  705. .output_data = scc_output_data,
  706. };
  707. static const struct ide_port_ops scc_port_ops = {
  708. .set_pio_mode = scc_set_pio_mode,
  709. .set_dma_mode = scc_set_dma_mode,
  710. .udma_filter = scc_udma_filter,
  711. .cable_detect = scc_cable_detect,
  712. };
  713. static const struct ide_dma_ops scc_dma_ops = {
  714. .dma_host_set = scc_dma_host_set,
  715. .dma_setup = scc_dma_setup,
  716. .dma_start = scc_dma_start,
  717. .dma_end = scc_dma_end,
  718. .dma_test_irq = scc_dma_test_irq,
  719. .dma_lost_irq = ide_dma_lost_irq,
  720. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  721. .dma_sff_read_status = scc_dma_sff_read_status,
  722. };
  723. static const struct ide_port_info scc_chipset __devinitdata = {
  724. .name = "sccIDE",
  725. .init_iops = init_iops_scc,
  726. .init_dma = scc_init_dma,
  727. .init_hwif = init_hwif_scc,
  728. .tp_ops = &scc_tp_ops,
  729. .port_ops = &scc_port_ops,
  730. .dma_ops = &scc_dma_ops,
  731. .host_flags = IDE_HFLAG_SINGLE,
  732. .irq_flags = IRQF_SHARED,
  733. .pio_mask = ATA_PIO4,
  734. };
  735. /**
  736. * scc_init_one - pci layer discovery entry
  737. * @dev: PCI device
  738. * @id: ident table entry
  739. *
  740. * Called by the PCI code when it finds an SCC PATA controller.
  741. * We then use the IDE PCI generic helper to do most of the work.
  742. */
  743. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  744. {
  745. return init_setup_scc(dev, &scc_chipset);
  746. }
  747. /**
  748. * scc_remove - pci layer remove entry
  749. * @dev: PCI device
  750. *
  751. * Called by the PCI code when it removes an SCC PATA controller.
  752. */
  753. static void __devexit scc_remove(struct pci_dev *dev)
  754. {
  755. struct scc_ports *ports = pci_get_drvdata(dev);
  756. struct ide_host *host = ports->host;
  757. ide_host_remove(host);
  758. iounmap((void*)ports->dma);
  759. iounmap((void*)ports->ctl);
  760. pci_release_selected_regions(dev, (1 << 2) - 1);
  761. memset(ports, 0, sizeof(*ports));
  762. }
  763. static const struct pci_device_id scc_pci_tbl[] = {
  764. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  765. { 0, },
  766. };
  767. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  768. static struct pci_driver scc_pci_driver = {
  769. .name = "SCC IDE",
  770. .id_table = scc_pci_tbl,
  771. .probe = scc_init_one,
  772. .remove = __devexit_p(scc_remove),
  773. };
  774. static int scc_ide_init(void)
  775. {
  776. return ide_pci_register_driver(&scc_pci_driver);
  777. }
  778. module_init(scc_ide_init);
  779. /* -- No exit code?
  780. static void scc_ide_exit(void)
  781. {
  782. ide_pci_unregister_driver(&scc_pci_driver);
  783. }
  784. module_exit(scc_ide_exit);
  785. */
  786. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  787. MODULE_LICENSE("GPL");