dss.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <video/omapdss.h>
  33. #include <plat/cpu.h>
  34. #include <plat/clock.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static struct {
  54. struct platform_device *pdev;
  55. void __iomem *base;
  56. struct clk *dpll4_m4_ck;
  57. struct clk *dss_clk;
  58. unsigned long cache_req_pck;
  59. unsigned long cache_prate;
  60. struct dss_clock_info cache_dss_cinfo;
  61. struct dispc_clock_info cache_dispc_cinfo;
  62. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  63. enum omap_dss_clk_source dispc_clk_source;
  64. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  65. bool ctx_valid;
  66. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  67. } dss;
  68. static const char * const dss_generic_clk_source_names[] = {
  69. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  70. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  71. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  72. };
  73. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  74. {
  75. __raw_writel(val, dss.base + idx.idx);
  76. }
  77. static inline u32 dss_read_reg(const struct dss_reg idx)
  78. {
  79. return __raw_readl(dss.base + idx.idx);
  80. }
  81. #define SR(reg) \
  82. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  83. #define RR(reg) \
  84. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  85. static void dss_save_context(void)
  86. {
  87. DSSDBG("dss_save_context\n");
  88. SR(CONTROL);
  89. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  90. OMAP_DISPLAY_TYPE_SDI) {
  91. SR(SDI_CONTROL);
  92. SR(PLL_CONTROL);
  93. }
  94. dss.ctx_valid = true;
  95. DSSDBG("context saved\n");
  96. }
  97. static void dss_restore_context(void)
  98. {
  99. DSSDBG("dss_restore_context\n");
  100. if (!dss.ctx_valid)
  101. return;
  102. RR(CONTROL);
  103. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  104. OMAP_DISPLAY_TYPE_SDI) {
  105. RR(SDI_CONTROL);
  106. RR(PLL_CONTROL);
  107. }
  108. DSSDBG("context restored\n");
  109. }
  110. #undef SR
  111. #undef RR
  112. void dss_sdi_init(u8 datapairs)
  113. {
  114. u32 l;
  115. BUG_ON(datapairs > 3 || datapairs < 1);
  116. l = dss_read_reg(DSS_SDI_CONTROL);
  117. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  118. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  119. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  120. dss_write_reg(DSS_SDI_CONTROL, l);
  121. l = dss_read_reg(DSS_PLL_CONTROL);
  122. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  123. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  124. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  125. dss_write_reg(DSS_PLL_CONTROL, l);
  126. }
  127. int dss_sdi_enable(void)
  128. {
  129. unsigned long timeout;
  130. dispc_pck_free_enable(1);
  131. /* Reset SDI PLL */
  132. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  133. udelay(1); /* wait 2x PCLK */
  134. /* Lock SDI PLL */
  135. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  136. /* Waiting for PLL lock request to complete */
  137. timeout = jiffies + msecs_to_jiffies(500);
  138. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  139. if (time_after_eq(jiffies, timeout)) {
  140. DSSERR("PLL lock request timed out\n");
  141. goto err1;
  142. }
  143. }
  144. /* Clearing PLL_GO bit */
  145. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  146. /* Waiting for PLL to lock */
  147. timeout = jiffies + msecs_to_jiffies(500);
  148. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  149. if (time_after_eq(jiffies, timeout)) {
  150. DSSERR("PLL lock timed out\n");
  151. goto err1;
  152. }
  153. }
  154. dispc_lcd_enable_signal(1);
  155. /* Waiting for SDI reset to complete */
  156. timeout = jiffies + msecs_to_jiffies(500);
  157. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  158. if (time_after_eq(jiffies, timeout)) {
  159. DSSERR("SDI reset timed out\n");
  160. goto err2;
  161. }
  162. }
  163. return 0;
  164. err2:
  165. dispc_lcd_enable_signal(0);
  166. err1:
  167. /* Reset SDI PLL */
  168. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  169. dispc_pck_free_enable(0);
  170. return -ETIMEDOUT;
  171. }
  172. void dss_sdi_disable(void)
  173. {
  174. dispc_lcd_enable_signal(0);
  175. dispc_pck_free_enable(0);
  176. /* Reset SDI PLL */
  177. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  178. }
  179. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  180. {
  181. return dss_generic_clk_source_names[clk_src];
  182. }
  183. void dss_dump_clocks(struct seq_file *s)
  184. {
  185. unsigned long dpll4_ck_rate;
  186. unsigned long dpll4_m4_ck_rate;
  187. const char *fclk_name, *fclk_real_name;
  188. unsigned long fclk_rate;
  189. if (dss_runtime_get())
  190. return;
  191. seq_printf(s, "- DSS -\n");
  192. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  193. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  194. fclk_rate = clk_get_rate(dss.dss_clk);
  195. if (dss.dpll4_m4_ck) {
  196. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  197. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  198. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  199. if (cpu_is_omap3630() || cpu_is_omap44xx())
  200. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  201. fclk_name, fclk_real_name,
  202. dpll4_ck_rate,
  203. dpll4_ck_rate / dpll4_m4_ck_rate,
  204. fclk_rate);
  205. else
  206. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  207. fclk_name, fclk_real_name,
  208. dpll4_ck_rate,
  209. dpll4_ck_rate / dpll4_m4_ck_rate,
  210. fclk_rate);
  211. } else {
  212. seq_printf(s, "%s (%s) = %lu\n",
  213. fclk_name, fclk_real_name,
  214. fclk_rate);
  215. }
  216. dss_runtime_put();
  217. }
  218. void dss_dump_regs(struct seq_file *s)
  219. {
  220. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  221. if (dss_runtime_get())
  222. return;
  223. DUMPREG(DSS_REVISION);
  224. DUMPREG(DSS_SYSCONFIG);
  225. DUMPREG(DSS_SYSSTATUS);
  226. DUMPREG(DSS_CONTROL);
  227. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  228. OMAP_DISPLAY_TYPE_SDI) {
  229. DUMPREG(DSS_SDI_CONTROL);
  230. DUMPREG(DSS_PLL_CONTROL);
  231. DUMPREG(DSS_SDI_STATUS);
  232. }
  233. dss_runtime_put();
  234. #undef DUMPREG
  235. }
  236. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  237. {
  238. struct platform_device *dsidev;
  239. int b;
  240. u8 start, end;
  241. switch (clk_src) {
  242. case OMAP_DSS_CLK_SRC_FCK:
  243. b = 0;
  244. break;
  245. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  246. b = 1;
  247. dsidev = dsi_get_dsidev_from_id(0);
  248. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  249. break;
  250. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  251. b = 2;
  252. dsidev = dsi_get_dsidev_from_id(1);
  253. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  254. break;
  255. default:
  256. BUG();
  257. }
  258. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  259. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  260. dss.dispc_clk_source = clk_src;
  261. }
  262. void dss_select_dsi_clk_source(int dsi_module,
  263. enum omap_dss_clk_source clk_src)
  264. {
  265. struct platform_device *dsidev;
  266. int b, pos;
  267. switch (clk_src) {
  268. case OMAP_DSS_CLK_SRC_FCK:
  269. b = 0;
  270. break;
  271. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  272. BUG_ON(dsi_module != 0);
  273. b = 1;
  274. dsidev = dsi_get_dsidev_from_id(0);
  275. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  276. break;
  277. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  278. BUG_ON(dsi_module != 1);
  279. b = 1;
  280. dsidev = dsi_get_dsidev_from_id(1);
  281. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  282. break;
  283. default:
  284. BUG();
  285. }
  286. pos = dsi_module == 0 ? 1 : 10;
  287. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  288. dss.dsi_clk_source[dsi_module] = clk_src;
  289. }
  290. void dss_select_lcd_clk_source(enum omap_channel channel,
  291. enum omap_dss_clk_source clk_src)
  292. {
  293. struct platform_device *dsidev;
  294. int b, ix, pos;
  295. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  296. return;
  297. switch (clk_src) {
  298. case OMAP_DSS_CLK_SRC_FCK:
  299. b = 0;
  300. break;
  301. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  302. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  303. b = 1;
  304. dsidev = dsi_get_dsidev_from_id(0);
  305. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  306. break;
  307. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  308. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  309. b = 1;
  310. dsidev = dsi_get_dsidev_from_id(1);
  311. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  312. break;
  313. default:
  314. BUG();
  315. }
  316. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  317. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  318. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  319. dss.lcd_clk_source[ix] = clk_src;
  320. }
  321. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  322. {
  323. return dss.dispc_clk_source;
  324. }
  325. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  326. {
  327. return dss.dsi_clk_source[dsi_module];
  328. }
  329. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  330. {
  331. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  332. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  333. return dss.lcd_clk_source[ix];
  334. } else {
  335. /* LCD_CLK source is the same as DISPC_FCLK source for
  336. * OMAP2 and OMAP3 */
  337. return dss.dispc_clk_source;
  338. }
  339. }
  340. /* calculate clock rates using dividers in cinfo */
  341. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  342. {
  343. if (dss.dpll4_m4_ck) {
  344. unsigned long prate;
  345. u16 fck_div_max = 16;
  346. if (cpu_is_omap3630() || cpu_is_omap44xx())
  347. fck_div_max = 32;
  348. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  349. return -EINVAL;
  350. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  351. cinfo->fck = prate / cinfo->fck_div;
  352. } else {
  353. if (cinfo->fck_div != 0)
  354. return -EINVAL;
  355. cinfo->fck = clk_get_rate(dss.dss_clk);
  356. }
  357. return 0;
  358. }
  359. int dss_set_clock_div(struct dss_clock_info *cinfo)
  360. {
  361. if (dss.dpll4_m4_ck) {
  362. unsigned long prate;
  363. int r;
  364. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  365. DSSDBG("dpll4_m4 = %ld\n", prate);
  366. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  367. if (r)
  368. return r;
  369. } else {
  370. if (cinfo->fck_div != 0)
  371. return -EINVAL;
  372. }
  373. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  374. return 0;
  375. }
  376. int dss_get_clock_div(struct dss_clock_info *cinfo)
  377. {
  378. cinfo->fck = clk_get_rate(dss.dss_clk);
  379. if (dss.dpll4_m4_ck) {
  380. unsigned long prate;
  381. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  382. if (cpu_is_omap3630() || cpu_is_omap44xx())
  383. cinfo->fck_div = prate / (cinfo->fck);
  384. else
  385. cinfo->fck_div = prate / (cinfo->fck / 2);
  386. } else {
  387. cinfo->fck_div = 0;
  388. }
  389. return 0;
  390. }
  391. unsigned long dss_get_dpll4_rate(void)
  392. {
  393. if (dss.dpll4_m4_ck)
  394. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  395. else
  396. return 0;
  397. }
  398. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  399. struct dss_clock_info *dss_cinfo,
  400. struct dispc_clock_info *dispc_cinfo)
  401. {
  402. unsigned long prate;
  403. struct dss_clock_info best_dss;
  404. struct dispc_clock_info best_dispc;
  405. unsigned long fck, max_dss_fck;
  406. u16 fck_div, fck_div_max = 16;
  407. int match = 0;
  408. int min_fck_per_pck;
  409. prate = dss_get_dpll4_rate();
  410. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  411. fck = clk_get_rate(dss.dss_clk);
  412. if (req_pck == dss.cache_req_pck &&
  413. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  414. dss.cache_dss_cinfo.fck == fck)) {
  415. DSSDBG("dispc clock info found from cache.\n");
  416. *dss_cinfo = dss.cache_dss_cinfo;
  417. *dispc_cinfo = dss.cache_dispc_cinfo;
  418. return 0;
  419. }
  420. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  421. if (min_fck_per_pck &&
  422. req_pck * min_fck_per_pck > max_dss_fck) {
  423. DSSERR("Requested pixel clock not possible with the current "
  424. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  425. "the constraint off.\n");
  426. min_fck_per_pck = 0;
  427. }
  428. retry:
  429. memset(&best_dss, 0, sizeof(best_dss));
  430. memset(&best_dispc, 0, sizeof(best_dispc));
  431. if (dss.dpll4_m4_ck == NULL) {
  432. struct dispc_clock_info cur_dispc;
  433. /* XXX can we change the clock on omap2? */
  434. fck = clk_get_rate(dss.dss_clk);
  435. fck_div = 1;
  436. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  437. match = 1;
  438. best_dss.fck = fck;
  439. best_dss.fck_div = fck_div;
  440. best_dispc = cur_dispc;
  441. goto found;
  442. } else {
  443. if (cpu_is_omap3630() || cpu_is_omap44xx())
  444. fck_div_max = 32;
  445. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  446. struct dispc_clock_info cur_dispc;
  447. if (fck_div_max == 32)
  448. fck = prate / fck_div;
  449. else
  450. fck = prate / fck_div * 2;
  451. if (fck > max_dss_fck)
  452. continue;
  453. if (min_fck_per_pck &&
  454. fck < req_pck * min_fck_per_pck)
  455. continue;
  456. match = 1;
  457. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  458. if (abs(cur_dispc.pck - req_pck) <
  459. abs(best_dispc.pck - req_pck)) {
  460. best_dss.fck = fck;
  461. best_dss.fck_div = fck_div;
  462. best_dispc = cur_dispc;
  463. if (cur_dispc.pck == req_pck)
  464. goto found;
  465. }
  466. }
  467. }
  468. found:
  469. if (!match) {
  470. if (min_fck_per_pck) {
  471. DSSERR("Could not find suitable clock settings.\n"
  472. "Turning FCK/PCK constraint off and"
  473. "trying again.\n");
  474. min_fck_per_pck = 0;
  475. goto retry;
  476. }
  477. DSSERR("Could not find suitable clock settings.\n");
  478. return -EINVAL;
  479. }
  480. if (dss_cinfo)
  481. *dss_cinfo = best_dss;
  482. if (dispc_cinfo)
  483. *dispc_cinfo = best_dispc;
  484. dss.cache_req_pck = req_pck;
  485. dss.cache_prate = prate;
  486. dss.cache_dss_cinfo = best_dss;
  487. dss.cache_dispc_cinfo = best_dispc;
  488. return 0;
  489. }
  490. void dss_set_venc_output(enum omap_dss_venc_type type)
  491. {
  492. int l = 0;
  493. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  494. l = 0;
  495. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  496. l = 1;
  497. else
  498. BUG();
  499. /* venc out selection. 0 = comp, 1 = svideo */
  500. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  501. }
  502. void dss_set_dac_pwrdn_bgz(bool enable)
  503. {
  504. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  505. }
  506. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  507. {
  508. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  509. }
  510. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  511. {
  512. enum omap_display_type displays;
  513. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  514. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  515. return DSS_VENC_TV_CLK;
  516. return REG_GET(DSS_CONTROL, 15, 15);
  517. }
  518. static int dss_get_clocks(void)
  519. {
  520. struct clk *clk;
  521. int r;
  522. clk = clk_get(&dss.pdev->dev, "fck");
  523. if (IS_ERR(clk)) {
  524. DSSERR("can't get clock fck\n");
  525. r = PTR_ERR(clk);
  526. goto err;
  527. }
  528. dss.dss_clk = clk;
  529. if (cpu_is_omap34xx()) {
  530. clk = clk_get(NULL, "dpll4_m4_ck");
  531. if (IS_ERR(clk)) {
  532. DSSERR("Failed to get dpll4_m4_ck\n");
  533. r = PTR_ERR(clk);
  534. goto err;
  535. }
  536. } else if (cpu_is_omap44xx()) {
  537. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  538. if (IS_ERR(clk)) {
  539. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  540. r = PTR_ERR(clk);
  541. goto err;
  542. }
  543. } else { /* omap24xx */
  544. clk = NULL;
  545. }
  546. dss.dpll4_m4_ck = clk;
  547. return 0;
  548. err:
  549. if (dss.dss_clk)
  550. clk_put(dss.dss_clk);
  551. if (dss.dpll4_m4_ck)
  552. clk_put(dss.dpll4_m4_ck);
  553. return r;
  554. }
  555. static void dss_put_clocks(void)
  556. {
  557. if (dss.dpll4_m4_ck)
  558. clk_put(dss.dpll4_m4_ck);
  559. clk_put(dss.dss_clk);
  560. }
  561. int dss_runtime_get(void)
  562. {
  563. int r;
  564. DSSDBG("dss_runtime_get\n");
  565. r = pm_runtime_get_sync(&dss.pdev->dev);
  566. WARN_ON(r < 0);
  567. return r < 0 ? r : 0;
  568. }
  569. void dss_runtime_put(void)
  570. {
  571. int r;
  572. DSSDBG("dss_runtime_put\n");
  573. r = pm_runtime_put_sync(&dss.pdev->dev);
  574. WARN_ON(r < 0);
  575. }
  576. /* DEBUGFS */
  577. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  578. void dss_debug_dump_clocks(struct seq_file *s)
  579. {
  580. dss_dump_clocks(s);
  581. dispc_dump_clocks(s);
  582. #ifdef CONFIG_OMAP2_DSS_DSI
  583. dsi_dump_clocks(s);
  584. #endif
  585. }
  586. #endif
  587. /* DSS HW IP initialisation */
  588. static int omap_dsshw_probe(struct platform_device *pdev)
  589. {
  590. struct resource *dss_mem;
  591. u32 rev;
  592. int r;
  593. dss.pdev = pdev;
  594. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  595. if (!dss_mem) {
  596. DSSERR("can't get IORESOURCE_MEM DSS\n");
  597. return -EINVAL;
  598. }
  599. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  600. resource_size(dss_mem));
  601. if (!dss.base) {
  602. DSSERR("can't ioremap DSS\n");
  603. return -ENOMEM;
  604. }
  605. r = dss_get_clocks();
  606. if (r)
  607. return r;
  608. pm_runtime_enable(&pdev->dev);
  609. r = dss_runtime_get();
  610. if (r)
  611. goto err_runtime_get;
  612. /* Select DPLL */
  613. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  614. #ifdef CONFIG_OMAP2_DSS_VENC
  615. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  616. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  617. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  618. #endif
  619. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  620. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  621. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  622. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  623. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  624. r = dpi_init();
  625. if (r) {
  626. DSSERR("Failed to initialize DPI\n");
  627. goto err_dpi;
  628. }
  629. r = sdi_init();
  630. if (r) {
  631. DSSERR("Failed to initialize SDI\n");
  632. goto err_sdi;
  633. }
  634. rev = dss_read_reg(DSS_REVISION);
  635. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  636. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  637. dss_runtime_put();
  638. return 0;
  639. err_sdi:
  640. dpi_exit();
  641. err_dpi:
  642. dss_runtime_put();
  643. err_runtime_get:
  644. pm_runtime_disable(&pdev->dev);
  645. dss_put_clocks();
  646. return r;
  647. }
  648. static int omap_dsshw_remove(struct platform_device *pdev)
  649. {
  650. dpi_exit();
  651. sdi_exit();
  652. pm_runtime_disable(&pdev->dev);
  653. dss_put_clocks();
  654. return 0;
  655. }
  656. static int dss_runtime_suspend(struct device *dev)
  657. {
  658. dss_save_context();
  659. dss_set_min_bus_tput(dev, 0);
  660. return 0;
  661. }
  662. static int dss_runtime_resume(struct device *dev)
  663. {
  664. int r;
  665. /*
  666. * Set an arbitrarily high tput request to ensure OPP100.
  667. * What we should really do is to make a request to stay in OPP100,
  668. * without any tput requirements, but that is not currently possible
  669. * via the PM layer.
  670. */
  671. r = dss_set_min_bus_tput(dev, 1000000000);
  672. if (r)
  673. return r;
  674. dss_restore_context();
  675. return 0;
  676. }
  677. static const struct dev_pm_ops dss_pm_ops = {
  678. .runtime_suspend = dss_runtime_suspend,
  679. .runtime_resume = dss_runtime_resume,
  680. };
  681. static struct platform_driver omap_dsshw_driver = {
  682. .remove = omap_dsshw_remove,
  683. .driver = {
  684. .name = "omapdss_dss",
  685. .owner = THIS_MODULE,
  686. .pm = &dss_pm_ops,
  687. },
  688. };
  689. int dss_init_platform_driver(void)
  690. {
  691. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  692. }
  693. void dss_uninit_platform_driver(void)
  694. {
  695. platform_driver_unregister(&omap_dsshw_driver);
  696. }