amd64-agp.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Copyright 2001-2003 SuSE Labs.
  3. * Distributed under the GNU public license, v2.
  4. *
  5. * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
  6. * It also includes support for the AMD 8151 AGP bridge,
  7. * although it doesn't actually do much, as all the real
  8. * work is done in the northbridge(s).
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/agp_backend.h>
  14. #include <linux/mmzone.h>
  15. #include <asm/page.h> /* PAGE_SIZE */
  16. #include <asm/e820.h>
  17. #include <asm/k8.h>
  18. #include <asm/gart.h>
  19. #include "agp.h"
  20. /* NVIDIA K8 registers */
  21. #define NVIDIA_X86_64_0_APBASE 0x10
  22. #define NVIDIA_X86_64_1_APBASE1 0x50
  23. #define NVIDIA_X86_64_1_APLIMIT1 0x54
  24. #define NVIDIA_X86_64_1_APSIZE 0xa8
  25. #define NVIDIA_X86_64_1_APBASE2 0xd8
  26. #define NVIDIA_X86_64_1_APLIMIT2 0xdc
  27. /* ULi K8 registers */
  28. #define ULI_X86_64_BASE_ADDR 0x10
  29. #define ULI_X86_64_HTT_FEA_REG 0x50
  30. #define ULI_X86_64_ENU_SCR_REG 0x54
  31. static struct resource *aperture_resource;
  32. static int __initdata agp_try_unsupported = 1;
  33. static int agp_bridges_found;
  34. static void amd64_tlbflush(struct agp_memory *temp)
  35. {
  36. k8_flush_garts();
  37. }
  38. static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  39. {
  40. int i, j, num_entries;
  41. long long tmp;
  42. int mask_type;
  43. struct agp_bridge_data *bridge = mem->bridge;
  44. u32 pte;
  45. num_entries = agp_num_entries();
  46. if (type != mem->type)
  47. return -EINVAL;
  48. mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
  49. if (mask_type != 0)
  50. return -EINVAL;
  51. /* Make sure we can fit the range in the gatt table. */
  52. /* FIXME: could wrap */
  53. if (((unsigned long)pg_start + mem->page_count) > num_entries)
  54. return -EINVAL;
  55. j = pg_start;
  56. /* gatt table should be empty. */
  57. while (j < (pg_start + mem->page_count)) {
  58. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  59. return -EBUSY;
  60. j++;
  61. }
  62. if (!mem->is_flushed) {
  63. global_cache_flush();
  64. mem->is_flushed = true;
  65. }
  66. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  67. tmp = agp_bridge->driver->mask_memory(agp_bridge,
  68. mem->memory[i], mask_type);
  69. BUG_ON(tmp & 0xffffff0000000ffcULL);
  70. pte = (tmp & 0x000000ff00000000ULL) >> 28;
  71. pte |=(tmp & 0x00000000fffff000ULL);
  72. pte |= GPTE_VALID | GPTE_COHERENT;
  73. writel(pte, agp_bridge->gatt_table+j);
  74. readl(agp_bridge->gatt_table+j); /* PCI Posting. */
  75. }
  76. amd64_tlbflush(mem);
  77. return 0;
  78. }
  79. /*
  80. * This hack alters the order element according
  81. * to the size of a long. It sucks. I totally disown this, even
  82. * though it does appear to work for the most part.
  83. */
  84. static struct aper_size_info_32 amd64_aperture_sizes[7] =
  85. {
  86. {32, 8192, 3+(sizeof(long)/8), 0 },
  87. {64, 16384, 4+(sizeof(long)/8), 1<<1 },
  88. {128, 32768, 5+(sizeof(long)/8), 1<<2 },
  89. {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 },
  90. {512, 131072, 7+(sizeof(long)/8), 1<<3 },
  91. {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
  92. {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
  93. };
  94. /*
  95. * Get the current Aperture size from the x86-64.
  96. * Note, that there may be multiple x86-64's, but we just return
  97. * the value from the first one we find. The set_size functions
  98. * keep the rest coherent anyway. Or at least should do.
  99. */
  100. static int amd64_fetch_size(void)
  101. {
  102. struct pci_dev *dev;
  103. int i;
  104. u32 temp;
  105. struct aper_size_info_32 *values;
  106. dev = k8_northbridges[0];
  107. if (dev==NULL)
  108. return 0;
  109. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
  110. temp = (temp & 0xe);
  111. values = A_SIZE_32(amd64_aperture_sizes);
  112. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  113. if (temp == values[i].size_value) {
  114. agp_bridge->previous_size =
  115. agp_bridge->current_size = (void *) (values + i);
  116. agp_bridge->aperture_size_idx = i;
  117. return values[i].size;
  118. }
  119. }
  120. return 0;
  121. }
  122. /*
  123. * In a multiprocessor x86-64 system, this function gets
  124. * called once for each CPU.
  125. */
  126. static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
  127. {
  128. u64 aperturebase;
  129. u32 tmp;
  130. u64 aper_base;
  131. /* Address to map to */
  132. pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
  133. aperturebase = tmp << 25;
  134. aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
  135. enable_gart_translation(hammer, gatt_table);
  136. return aper_base;
  137. }
  138. static const struct aper_size_info_32 amd_8151_sizes[7] =
  139. {
  140. {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */
  141. {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */
  142. {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */
  143. {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */
  144. {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */
  145. {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */
  146. {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */
  147. };
  148. static int amd_8151_configure(void)
  149. {
  150. unsigned long gatt_bus = virt_to_gart(agp_bridge->gatt_table_real);
  151. int i;
  152. /* Configure AGP regs in each x86-64 host bridge. */
  153. for (i = 0; i < num_k8_northbridges; i++) {
  154. agp_bridge->gart_bus_addr =
  155. amd64_configure(k8_northbridges[i], gatt_bus);
  156. }
  157. k8_flush_garts();
  158. return 0;
  159. }
  160. static void amd64_cleanup(void)
  161. {
  162. u32 tmp;
  163. int i;
  164. for (i = 0; i < num_k8_northbridges; i++) {
  165. struct pci_dev *dev = k8_northbridges[i];
  166. /* disable gart translation */
  167. pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
  168. tmp &= ~AMD64_GARTEN;
  169. pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
  170. }
  171. }
  172. static const struct agp_bridge_driver amd_8151_driver = {
  173. .owner = THIS_MODULE,
  174. .aperture_sizes = amd_8151_sizes,
  175. .size_type = U32_APER_SIZE,
  176. .num_aperture_sizes = 7,
  177. .configure = amd_8151_configure,
  178. .fetch_size = amd64_fetch_size,
  179. .cleanup = amd64_cleanup,
  180. .tlb_flush = amd64_tlbflush,
  181. .mask_memory = agp_generic_mask_memory,
  182. .masks = NULL,
  183. .agp_enable = agp_generic_enable,
  184. .cache_flush = global_cache_flush,
  185. .create_gatt_table = agp_generic_create_gatt_table,
  186. .free_gatt_table = agp_generic_free_gatt_table,
  187. .insert_memory = amd64_insert_memory,
  188. .remove_memory = agp_generic_remove_memory,
  189. .alloc_by_type = agp_generic_alloc_by_type,
  190. .free_by_type = agp_generic_free_by_type,
  191. .agp_alloc_page = agp_generic_alloc_page,
  192. .agp_destroy_page = agp_generic_destroy_page,
  193. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  194. };
  195. /* Some basic sanity checks for the aperture. */
  196. static int __devinit agp_aperture_valid(u64 aper, u32 size)
  197. {
  198. if (!aperture_valid(aper, size, 32*1024*1024))
  199. return 0;
  200. /* Request the Aperture. This catches cases when someone else
  201. already put a mapping in there - happens with some very broken BIOS
  202. Maybe better to use pci_assign_resource/pci_enable_device instead
  203. trusting the bridges? */
  204. if (!aperture_resource &&
  205. !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
  206. printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
  207. return 0;
  208. }
  209. return 1;
  210. }
  211. /*
  212. * W*s centric BIOS sometimes only set up the aperture in the AGP
  213. * bridge, not the northbridge. On AMD64 this is handled early
  214. * in aperture.c, but when IOMMU is not enabled or we run
  215. * on a 32bit kernel this needs to be redone.
  216. * Unfortunately it is impossible to fix the aperture here because it's too late
  217. * to allocate that much memory. But at least error out cleanly instead of
  218. * crashing.
  219. */
  220. static __devinit int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp,
  221. u16 cap)
  222. {
  223. u32 aper_low, aper_hi;
  224. u64 aper, nb_aper;
  225. int order = 0;
  226. u32 nb_order, nb_base;
  227. u16 apsize;
  228. pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
  229. nb_order = (nb_order >> 1) & 7;
  230. pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
  231. nb_aper = nb_base << 25;
  232. if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order)) {
  233. return 0;
  234. }
  235. /* Northbridge seems to contain crap. Try the AGP bridge. */
  236. pci_read_config_word(agp, cap+0x14, &apsize);
  237. if (apsize == 0xffff)
  238. return -1;
  239. apsize &= 0xfff;
  240. /* Some BIOS use weird encodings not in the AGPv3 table. */
  241. if (apsize & 0xff)
  242. apsize |= 0xf00;
  243. order = 7 - hweight16(apsize);
  244. pci_read_config_dword(agp, 0x10, &aper_low);
  245. pci_read_config_dword(agp, 0x14, &aper_hi);
  246. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  247. /*
  248. * On some sick chips APSIZE is 0. This means it wants 4G
  249. * so let double check that order, and lets trust the AMD NB settings
  250. */
  251. if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
  252. dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
  253. 32 << order);
  254. order = nb_order;
  255. }
  256. dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
  257. aper, 32 << order);
  258. if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
  259. return -1;
  260. pci_write_config_dword(nb, AMD64_GARTAPERTURECTL, order << 1);
  261. pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
  262. return 0;
  263. }
  264. static __devinit int cache_nbs (struct pci_dev *pdev, u32 cap_ptr)
  265. {
  266. int i;
  267. if (cache_k8_northbridges() < 0)
  268. return -ENODEV;
  269. i = 0;
  270. for (i = 0; i < num_k8_northbridges; i++) {
  271. struct pci_dev *dev = k8_northbridges[i];
  272. if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
  273. dev_err(&dev->dev, "no usable aperture found\n");
  274. #ifdef __x86_64__
  275. /* should port this to i386 */
  276. dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
  277. #endif
  278. return -1;
  279. }
  280. }
  281. return 0;
  282. }
  283. /* Handle AMD 8151 quirks */
  284. static void __devinit amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
  285. {
  286. char *revstring;
  287. switch (pdev->revision) {
  288. case 0x01: revstring="A0"; break;
  289. case 0x02: revstring="A1"; break;
  290. case 0x11: revstring="B0"; break;
  291. case 0x12: revstring="B1"; break;
  292. case 0x13: revstring="B2"; break;
  293. case 0x14: revstring="B3"; break;
  294. default: revstring="??"; break;
  295. }
  296. dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
  297. /*
  298. * Work around errata.
  299. * Chips before B2 stepping incorrectly reporting v3.5
  300. */
  301. if (pdev->revision < 0x13) {
  302. dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
  303. bridge->major_version = 3;
  304. bridge->minor_version = 0;
  305. }
  306. }
  307. static const struct aper_size_info_32 uli_sizes[7] =
  308. {
  309. {256, 65536, 6, 10},
  310. {128, 32768, 5, 9},
  311. {64, 16384, 4, 8},
  312. {32, 8192, 3, 7},
  313. {16, 4096, 2, 6},
  314. {8, 2048, 1, 4},
  315. {4, 1024, 0, 3}
  316. };
  317. static int __devinit uli_agp_init(struct pci_dev *pdev)
  318. {
  319. u32 httfea,baseaddr,enuscr;
  320. struct pci_dev *dev1;
  321. int i;
  322. unsigned size = amd64_fetch_size();
  323. dev_info(&pdev->dev, "setting up ULi AGP\n");
  324. dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
  325. if (dev1 == NULL) {
  326. dev_info(&pdev->dev, "can't find ULi secondary device\n");
  327. return -ENODEV;
  328. }
  329. for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
  330. if (uli_sizes[i].size == size)
  331. break;
  332. if (i == ARRAY_SIZE(uli_sizes)) {
  333. dev_info(&pdev->dev, "no ULi size found for %d\n", size);
  334. return -ENODEV;
  335. }
  336. /* shadow x86-64 registers into ULi registers */
  337. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &httfea);
  338. /* if x86-64 aperture base is beyond 4G, exit here */
  339. if ((httfea & 0x7fff) >> (32 - 25))
  340. return -ENODEV;
  341. httfea = (httfea& 0x7fff) << 25;
  342. pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
  343. baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
  344. baseaddr|= httfea;
  345. pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
  346. enuscr= httfea+ (size * 1024 * 1024) - 1;
  347. pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
  348. pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
  349. pci_dev_put(dev1);
  350. return 0;
  351. }
  352. static const struct aper_size_info_32 nforce3_sizes[5] =
  353. {
  354. {512, 131072, 7, 0x00000000 },
  355. {256, 65536, 6, 0x00000008 },
  356. {128, 32768, 5, 0x0000000C },
  357. {64, 16384, 4, 0x0000000E },
  358. {32, 8192, 3, 0x0000000F }
  359. };
  360. /* Handle shadow device of the Nvidia NForce3 */
  361. /* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
  362. static int nforce3_agp_init(struct pci_dev *pdev)
  363. {
  364. u32 tmp, apbase, apbar, aplimit;
  365. struct pci_dev *dev1;
  366. int i;
  367. unsigned size = amd64_fetch_size();
  368. dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
  369. dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
  370. if (dev1 == NULL) {
  371. dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
  372. return -ENODEV;
  373. }
  374. for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
  375. if (nforce3_sizes[i].size == size)
  376. break;
  377. if (i == ARRAY_SIZE(nforce3_sizes)) {
  378. dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
  379. return -ENODEV;
  380. }
  381. pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
  382. tmp &= ~(0xf);
  383. tmp |= nforce3_sizes[i].size_value;
  384. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
  385. /* shadow x86-64 registers into NVIDIA registers */
  386. pci_read_config_dword (k8_northbridges[0], AMD64_GARTAPERTUREBASE, &apbase);
  387. /* if x86-64 aperture base is beyond 4G, exit here */
  388. if ( (apbase & 0x7fff) >> (32 - 25) ) {
  389. dev_info(&pdev->dev, "aperture base > 4G\n");
  390. return -ENODEV;
  391. }
  392. apbase = (apbase & 0x7fff) << 25;
  393. pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
  394. apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
  395. apbar |= apbase;
  396. pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
  397. aplimit = apbase + (size * 1024 * 1024) - 1;
  398. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
  399. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
  400. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
  401. pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
  402. pci_dev_put(dev1);
  403. return 0;
  404. }
  405. static int __devinit agp_amd64_probe(struct pci_dev *pdev,
  406. const struct pci_device_id *ent)
  407. {
  408. struct agp_bridge_data *bridge;
  409. u8 cap_ptr;
  410. int err;
  411. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  412. if (!cap_ptr)
  413. return -ENODEV;
  414. /* Could check for AGPv3 here */
  415. bridge = agp_alloc_bridge();
  416. if (!bridge)
  417. return -ENOMEM;
  418. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  419. pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
  420. amd8151_init(pdev, bridge);
  421. } else {
  422. dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
  423. pdev->vendor, pdev->device);
  424. }
  425. bridge->driver = &amd_8151_driver;
  426. bridge->dev = pdev;
  427. bridge->capndx = cap_ptr;
  428. /* Fill in the mode register */
  429. pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
  430. if (cache_nbs(pdev, cap_ptr) == -1) {
  431. agp_put_bridge(bridge);
  432. return -ENODEV;
  433. }
  434. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
  435. int ret = nforce3_agp_init(pdev);
  436. if (ret) {
  437. agp_put_bridge(bridge);
  438. return ret;
  439. }
  440. }
  441. if (pdev->vendor == PCI_VENDOR_ID_AL) {
  442. int ret = uli_agp_init(pdev);
  443. if (ret) {
  444. agp_put_bridge(bridge);
  445. return ret;
  446. }
  447. }
  448. pci_set_drvdata(pdev, bridge);
  449. err = agp_add_bridge(bridge);
  450. if (err < 0)
  451. return err;
  452. agp_bridges_found++;
  453. return 0;
  454. }
  455. static void __devexit agp_amd64_remove(struct pci_dev *pdev)
  456. {
  457. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  458. release_mem_region(virt_to_gart(bridge->gatt_table_real),
  459. amd64_aperture_sizes[bridge->aperture_size_idx].size);
  460. agp_remove_bridge(bridge);
  461. agp_put_bridge(bridge);
  462. }
  463. #ifdef CONFIG_PM
  464. static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
  465. {
  466. pci_save_state(pdev);
  467. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  468. return 0;
  469. }
  470. static int agp_amd64_resume(struct pci_dev *pdev)
  471. {
  472. pci_set_power_state(pdev, PCI_D0);
  473. pci_restore_state(pdev);
  474. if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
  475. nforce3_agp_init(pdev);
  476. return amd_8151_configure();
  477. }
  478. #endif /* CONFIG_PM */
  479. static struct pci_device_id agp_amd64_pci_table[] = {
  480. {
  481. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  482. .class_mask = ~0,
  483. .vendor = PCI_VENDOR_ID_AMD,
  484. .device = PCI_DEVICE_ID_AMD_8151_0,
  485. .subvendor = PCI_ANY_ID,
  486. .subdevice = PCI_ANY_ID,
  487. },
  488. /* ULi M1689 */
  489. {
  490. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  491. .class_mask = ~0,
  492. .vendor = PCI_VENDOR_ID_AL,
  493. .device = PCI_DEVICE_ID_AL_M1689,
  494. .subvendor = PCI_ANY_ID,
  495. .subdevice = PCI_ANY_ID,
  496. },
  497. /* VIA K8T800Pro */
  498. {
  499. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  500. .class_mask = ~0,
  501. .vendor = PCI_VENDOR_ID_VIA,
  502. .device = PCI_DEVICE_ID_VIA_K8T800PRO_0,
  503. .subvendor = PCI_ANY_ID,
  504. .subdevice = PCI_ANY_ID,
  505. },
  506. /* VIA K8T800 */
  507. {
  508. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  509. .class_mask = ~0,
  510. .vendor = PCI_VENDOR_ID_VIA,
  511. .device = PCI_DEVICE_ID_VIA_8385_0,
  512. .subvendor = PCI_ANY_ID,
  513. .subdevice = PCI_ANY_ID,
  514. },
  515. /* VIA K8M800 / K8N800 */
  516. {
  517. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  518. .class_mask = ~0,
  519. .vendor = PCI_VENDOR_ID_VIA,
  520. .device = PCI_DEVICE_ID_VIA_8380_0,
  521. .subvendor = PCI_ANY_ID,
  522. .subdevice = PCI_ANY_ID,
  523. },
  524. /* VIA K8M890 / K8N890 */
  525. {
  526. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  527. .class_mask = ~0,
  528. .vendor = PCI_VENDOR_ID_VIA,
  529. .device = PCI_DEVICE_ID_VIA_VT3336,
  530. .subvendor = PCI_ANY_ID,
  531. .subdevice = PCI_ANY_ID,
  532. },
  533. /* VIA K8T890 */
  534. {
  535. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  536. .class_mask = ~0,
  537. .vendor = PCI_VENDOR_ID_VIA,
  538. .device = PCI_DEVICE_ID_VIA_3238_0,
  539. .subvendor = PCI_ANY_ID,
  540. .subdevice = PCI_ANY_ID,
  541. },
  542. /* VIA K8T800/K8M800/K8N800 */
  543. {
  544. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  545. .class_mask = ~0,
  546. .vendor = PCI_VENDOR_ID_VIA,
  547. .device = PCI_DEVICE_ID_VIA_838X_1,
  548. .subvendor = PCI_ANY_ID,
  549. .subdevice = PCI_ANY_ID,
  550. },
  551. /* NForce3 */
  552. {
  553. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  554. .class_mask = ~0,
  555. .vendor = PCI_VENDOR_ID_NVIDIA,
  556. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3,
  557. .subvendor = PCI_ANY_ID,
  558. .subdevice = PCI_ANY_ID,
  559. },
  560. {
  561. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  562. .class_mask = ~0,
  563. .vendor = PCI_VENDOR_ID_NVIDIA,
  564. .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S,
  565. .subvendor = PCI_ANY_ID,
  566. .subdevice = PCI_ANY_ID,
  567. },
  568. /* SIS 755 */
  569. {
  570. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  571. .class_mask = ~0,
  572. .vendor = PCI_VENDOR_ID_SI,
  573. .device = PCI_DEVICE_ID_SI_755,
  574. .subvendor = PCI_ANY_ID,
  575. .subdevice = PCI_ANY_ID,
  576. },
  577. /* SIS 760 */
  578. {
  579. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  580. .class_mask = ~0,
  581. .vendor = PCI_VENDOR_ID_SI,
  582. .device = PCI_DEVICE_ID_SI_760,
  583. .subvendor = PCI_ANY_ID,
  584. .subdevice = PCI_ANY_ID,
  585. },
  586. /* ALI/ULI M1695 */
  587. {
  588. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  589. .class_mask = ~0,
  590. .vendor = PCI_VENDOR_ID_AL,
  591. .device = 0x1695,
  592. .subvendor = PCI_ANY_ID,
  593. .subdevice = PCI_ANY_ID,
  594. },
  595. { }
  596. };
  597. MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
  598. static struct pci_driver agp_amd64_pci_driver = {
  599. .name = "agpgart-amd64",
  600. .id_table = agp_amd64_pci_table,
  601. .probe = agp_amd64_probe,
  602. .remove = agp_amd64_remove,
  603. #ifdef CONFIG_PM
  604. .suspend = agp_amd64_suspend,
  605. .resume = agp_amd64_resume,
  606. #endif
  607. };
  608. /* Not static due to IOMMU code calling it early. */
  609. int __init agp_amd64_init(void)
  610. {
  611. int err = 0;
  612. if (agp_off)
  613. return -EINVAL;
  614. err = pci_register_driver(&agp_amd64_pci_driver);
  615. if (err < 0)
  616. return err;
  617. if (agp_bridges_found == 0) {
  618. struct pci_dev *dev;
  619. if (!agp_try_unsupported && !agp_try_unsupported_boot) {
  620. printk(KERN_INFO PFX "No supported AGP bridge found.\n");
  621. #ifdef MODULE
  622. printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
  623. #else
  624. printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
  625. #endif
  626. return -ENODEV;
  627. }
  628. /* First check that we have at least one AMD64 NB */
  629. if (!pci_dev_present(k8_nb_ids))
  630. return -ENODEV;
  631. /* Look for any AGP bridge */
  632. dev = NULL;
  633. err = -ENODEV;
  634. for_each_pci_dev(dev) {
  635. if (!pci_find_capability(dev, PCI_CAP_ID_AGP))
  636. continue;
  637. /* Only one bridge supported right now */
  638. if (agp_amd64_probe(dev, NULL) == 0) {
  639. err = 0;
  640. break;
  641. }
  642. }
  643. }
  644. return err;
  645. }
  646. static void __exit agp_amd64_cleanup(void)
  647. {
  648. if (aperture_resource)
  649. release_resource(aperture_resource);
  650. pci_unregister_driver(&agp_amd64_pci_driver);
  651. }
  652. /* On AMD64 the PCI driver needs to initialize this driver early
  653. for the IOMMU, so it has to be called via a backdoor. */
  654. #ifndef CONFIG_GART_IOMMU
  655. module_init(agp_amd64_init);
  656. module_exit(agp_amd64_cleanup);
  657. #endif
  658. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>, Andi Kleen");
  659. module_param(agp_try_unsupported, bool, 0);
  660. MODULE_LICENSE("GPL");