iommu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /*
  2. * IOMMU implementation for Cell Broadband Processor Architecture
  3. *
  4. * (C) Copyright IBM Corporation 2006
  5. *
  6. * Author: Jeremy Kerr <jk@ozlabs.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #undef DEBUG
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/notifier.h>
  27. #include <linux/of_platform.h>
  28. #include <asm/prom.h>
  29. #include <asm/iommu.h>
  30. #include <asm/machdep.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/udbg.h>
  33. #include <asm/lmb.h>
  34. #include <asm/firmware.h>
  35. #include <asm/cell-regs.h>
  36. #include "interrupt.h"
  37. /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
  38. * instead of leaving them mapped to some dummy page. This can be
  39. * enabled once the appropriate workarounds for spider bugs have
  40. * been enabled
  41. */
  42. #define CELL_IOMMU_REAL_UNMAP
  43. /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
  44. * IO PTEs based on the transfer direction. That can be enabled
  45. * once spider-net has been fixed to pass the correct direction
  46. * to the DMA mapping functions
  47. */
  48. #define CELL_IOMMU_STRICT_PROTECTION
  49. #define NR_IOMMUS 2
  50. /* IOC mmap registers */
  51. #define IOC_Reg_Size 0x2000
  52. #define IOC_IOPT_CacheInvd 0x908
  53. #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
  54. #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
  55. #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
  56. #define IOC_IOST_Origin 0x918
  57. #define IOC_IOST_Origin_E 0x8000000000000000ul
  58. #define IOC_IOST_Origin_HW 0x0000000000000800ul
  59. #define IOC_IOST_Origin_HL 0x0000000000000400ul
  60. #define IOC_IO_ExcpStat 0x920
  61. #define IOC_IO_ExcpStat_V 0x8000000000000000ul
  62. #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
  63. #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
  64. #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
  65. #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
  66. #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
  67. #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
  68. #define IOC_IO_ExcpMask 0x928
  69. #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
  70. #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
  71. #define IOC_IOCmd_Offset 0x1000
  72. #define IOC_IOCmd_Cfg 0xc00
  73. #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
  74. /* Segment table entries */
  75. #define IOSTE_V 0x8000000000000000ul /* valid */
  76. #define IOSTE_H 0x4000000000000000ul /* cache hint */
  77. #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
  78. #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
  79. #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
  80. #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
  81. #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
  82. #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
  83. #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
  84. /* Page table entries */
  85. #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
  86. #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
  87. #define IOPTE_M 0x2000000000000000ul /* coherency required */
  88. #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
  89. #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
  90. #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
  91. #define IOPTE_H 0x0000000000000800ul /* cache hint */
  92. #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
  93. /* IOMMU sizing */
  94. #define IO_SEGMENT_SHIFT 28
  95. #define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
  96. /* The high bit needs to be set on every DMA address */
  97. #define SPIDER_DMA_OFFSET 0x80000000ul
  98. struct iommu_window {
  99. struct list_head list;
  100. struct cbe_iommu *iommu;
  101. unsigned long offset;
  102. unsigned long size;
  103. unsigned long pte_offset;
  104. unsigned int ioid;
  105. struct iommu_table table;
  106. };
  107. #define NAMESIZE 8
  108. struct cbe_iommu {
  109. int nid;
  110. char name[NAMESIZE];
  111. void __iomem *xlate_regs;
  112. void __iomem *cmd_regs;
  113. unsigned long *stab;
  114. unsigned long *ptab;
  115. void *pad_page;
  116. struct list_head windows;
  117. };
  118. /* Static array of iommus, one per node
  119. * each contains a list of windows, keyed from dma_window property
  120. * - on bus setup, look for a matching window, or create one
  121. * - on dev setup, assign iommu_table ptr
  122. */
  123. static struct cbe_iommu iommus[NR_IOMMUS];
  124. static int cbe_nr_iommus;
  125. static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
  126. long n_ptes)
  127. {
  128. unsigned long __iomem *reg;
  129. unsigned long val;
  130. long n;
  131. reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
  132. while (n_ptes > 0) {
  133. /* we can invalidate up to 1 << 11 PTEs at once */
  134. n = min(n_ptes, 1l << 11);
  135. val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
  136. | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
  137. | IOC_IOPT_CacheInvd_Busy;
  138. out_be64(reg, val);
  139. while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
  140. ;
  141. n_ptes -= n;
  142. pte += n;
  143. }
  144. }
  145. static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
  146. unsigned long uaddr, enum dma_data_direction direction)
  147. {
  148. int i;
  149. unsigned long *io_pte, base_pte;
  150. struct iommu_window *window =
  151. container_of(tbl, struct iommu_window, table);
  152. /* implementing proper protection causes problems with the spidernet
  153. * driver - check mapping directions later, but allow read & write by
  154. * default for now.*/
  155. #ifdef CELL_IOMMU_STRICT_PROTECTION
  156. /* to avoid referencing a global, we use a trick here to setup the
  157. * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
  158. * together for each of the 3 supported direction values. It is then
  159. * shifted left so that the fields matching the desired direction
  160. * lands on the appropriate bits, and other bits are masked out.
  161. */
  162. const unsigned long prot = 0xc48;
  163. base_pte =
  164. ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
  165. | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
  166. #else
  167. base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
  168. (window->ioid & IOPTE_IOID_Mask);
  169. #endif
  170. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  171. for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
  172. io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
  173. mb();
  174. invalidate_tce_cache(window->iommu, io_pte, npages);
  175. pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
  176. index, npages, direction, base_pte);
  177. }
  178. static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
  179. {
  180. int i;
  181. unsigned long *io_pte, pte;
  182. struct iommu_window *window =
  183. container_of(tbl, struct iommu_window, table);
  184. pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
  185. #ifdef CELL_IOMMU_REAL_UNMAP
  186. pte = 0;
  187. #else
  188. /* spider bridge does PCI reads after freeing - insert a mapping
  189. * to a scratch page instead of an invalid entry */
  190. pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
  191. | (window->ioid & IOPTE_IOID_Mask);
  192. #endif
  193. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  194. for (i = 0; i < npages; i++)
  195. io_pte[i] = pte;
  196. mb();
  197. invalidate_tce_cache(window->iommu, io_pte, npages);
  198. }
  199. static irqreturn_t ioc_interrupt(int irq, void *data)
  200. {
  201. unsigned long stat;
  202. struct cbe_iommu *iommu = data;
  203. stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  204. /* Might want to rate limit it */
  205. printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
  206. printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
  207. !!(stat & IOC_IO_ExcpStat_V),
  208. (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
  209. (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
  210. (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
  211. (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
  212. printk(KERN_ERR " page=0x%016lx\n",
  213. stat & IOC_IO_ExcpStat_ADDR_Mask);
  214. /* clear interrupt */
  215. stat &= ~IOC_IO_ExcpStat_V;
  216. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
  217. return IRQ_HANDLED;
  218. }
  219. static int cell_iommu_find_ioc(int nid, unsigned long *base)
  220. {
  221. struct device_node *np;
  222. struct resource r;
  223. *base = 0;
  224. /* First look for new style /be nodes */
  225. for_each_node_by_name(np, "ioc") {
  226. if (of_node_to_nid(np) != nid)
  227. continue;
  228. if (of_address_to_resource(np, 0, &r)) {
  229. printk(KERN_ERR "iommu: can't get address for %s\n",
  230. np->full_name);
  231. continue;
  232. }
  233. *base = r.start;
  234. of_node_put(np);
  235. return 0;
  236. }
  237. /* Ok, let's try the old way */
  238. for_each_node_by_type(np, "cpu") {
  239. const unsigned int *nidp;
  240. const unsigned long *tmp;
  241. nidp = of_get_property(np, "node-id", NULL);
  242. if (nidp && *nidp == nid) {
  243. tmp = of_get_property(np, "ioc-translation", NULL);
  244. if (tmp) {
  245. *base = *tmp;
  246. of_node_put(np);
  247. return 0;
  248. }
  249. }
  250. }
  251. return -ENODEV;
  252. }
  253. static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, unsigned long size)
  254. {
  255. struct page *page;
  256. int ret, i;
  257. unsigned long reg, segments, pages_per_segment, ptab_size, n_pte_pages;
  258. unsigned long xlate_base;
  259. unsigned int virq;
  260. if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
  261. panic("%s: missing IOC register mappings for node %d\n",
  262. __FUNCTION__, iommu->nid);
  263. iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
  264. iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
  265. segments = size >> IO_SEGMENT_SHIFT;
  266. pages_per_segment = 1ull << IO_PAGENO_BITS;
  267. pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n",
  268. __FUNCTION__, iommu->nid, segments, pages_per_segment);
  269. /* set up the segment table */
  270. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  271. BUG_ON(!page);
  272. iommu->stab = page_address(page);
  273. clear_page(iommu->stab);
  274. /* ... and the page tables. Since these are contiguous, we can treat
  275. * the page tables as one array of ptes, like pSeries does.
  276. */
  277. ptab_size = segments * pages_per_segment * sizeof(unsigned long);
  278. pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
  279. iommu->nid, ptab_size, get_order(ptab_size));
  280. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
  281. BUG_ON(!page);
  282. iommu->ptab = page_address(page);
  283. memset(iommu->ptab, 0, ptab_size);
  284. /* allocate a bogus page for the end of each mapping */
  285. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  286. BUG_ON(!page);
  287. iommu->pad_page = page_address(page);
  288. clear_page(iommu->pad_page);
  289. /* number of pages needed for a page table */
  290. n_pte_pages = (pages_per_segment *
  291. sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT;
  292. pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
  293. __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab,
  294. n_pte_pages);
  295. /* initialise the STEs */
  296. reg = IOSTE_V | ((n_pte_pages - 1) << 5);
  297. if (IOMMU_PAGE_SIZE == 0x1000)
  298. reg |= IOSTE_PS_4K;
  299. else if (IOMMU_PAGE_SIZE == 0x10000)
  300. reg |= IOSTE_PS_64K;
  301. else {
  302. extern void __unknown_page_size_error(void);
  303. __unknown_page_size_error();
  304. }
  305. pr_debug("Setting up IOMMU stab:\n");
  306. for (i = 0; i * (1ul << IO_SEGMENT_SHIFT) < size; i++) {
  307. iommu->stab[i] = reg |
  308. (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i);
  309. pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
  310. }
  311. /* ensure that the STEs have updated */
  312. mb();
  313. /* setup interrupts for the iommu. */
  314. reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  315. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
  316. reg & ~IOC_IO_ExcpStat_V);
  317. out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
  318. IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
  319. virq = irq_create_mapping(NULL,
  320. IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
  321. BUG_ON(virq == NO_IRQ);
  322. ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
  323. iommu->name, iommu);
  324. BUG_ON(ret);
  325. /* set the IOC segment table origin register (and turn on the iommu) */
  326. reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
  327. out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
  328. in_be64(iommu->xlate_regs + IOC_IOST_Origin);
  329. /* turn on IO translation */
  330. reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
  331. out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
  332. }
  333. #if 0/* Unused for now */
  334. static struct iommu_window *find_window(struct cbe_iommu *iommu,
  335. unsigned long offset, unsigned long size)
  336. {
  337. struct iommu_window *window;
  338. /* todo: check for overlapping (but not equal) windows) */
  339. list_for_each_entry(window, &(iommu->windows), list) {
  340. if (window->offset == offset && window->size == size)
  341. return window;
  342. }
  343. return NULL;
  344. }
  345. #endif
  346. static struct iommu_window * __init
  347. cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
  348. unsigned long offset, unsigned long size,
  349. unsigned long pte_offset)
  350. {
  351. struct iommu_window *window;
  352. const unsigned int *ioid;
  353. ioid = of_get_property(np, "ioid", NULL);
  354. if (ioid == NULL)
  355. printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
  356. np->full_name);
  357. window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
  358. BUG_ON(window == NULL);
  359. window->offset = offset;
  360. window->size = size;
  361. window->ioid = ioid ? *ioid : 0;
  362. window->iommu = iommu;
  363. window->pte_offset = pte_offset;
  364. window->table.it_blocksize = 16;
  365. window->table.it_base = (unsigned long)iommu->ptab;
  366. window->table.it_index = iommu->nid;
  367. window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) +
  368. window->pte_offset;
  369. window->table.it_size = size >> IOMMU_PAGE_SHIFT;
  370. iommu_init_table(&window->table, iommu->nid);
  371. pr_debug("\tioid %d\n", window->ioid);
  372. pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
  373. pr_debug("\tbase 0x%016lx\n", window->table.it_base);
  374. pr_debug("\toffset 0x%lx\n", window->table.it_offset);
  375. pr_debug("\tsize %ld\n", window->table.it_size);
  376. list_add(&window->list, &iommu->windows);
  377. if (offset != 0)
  378. return window;
  379. /* We need to map and reserve the first IOMMU page since it's used
  380. * by the spider workaround. In theory, we only need to do that when
  381. * running on spider but it doesn't really matter.
  382. *
  383. * This code also assumes that we have a window that starts at 0,
  384. * which is the case on all spider based blades.
  385. */
  386. __set_bit(0, window->table.it_map);
  387. tce_build_cell(&window->table, window->table.it_offset, 1,
  388. (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
  389. window->table.it_hint = window->table.it_blocksize;
  390. return window;
  391. }
  392. static struct cbe_iommu *cell_iommu_for_node(int nid)
  393. {
  394. int i;
  395. for (i = 0; i < cbe_nr_iommus; i++)
  396. if (iommus[i].nid == nid)
  397. return &iommus[i];
  398. return NULL;
  399. }
  400. static void cell_dma_dev_setup(struct device *dev)
  401. {
  402. struct iommu_window *window;
  403. struct cbe_iommu *iommu;
  404. struct dev_archdata *archdata = &dev->archdata;
  405. if (get_pci_dma_ops() == &dma_direct_ops) {
  406. archdata->dma_data = (void *)dma_direct_offset;
  407. return;
  408. }
  409. /* Current implementation uses the first window available in that
  410. * node's iommu. We -might- do something smarter later though it may
  411. * never be necessary
  412. */
  413. iommu = cell_iommu_for_node(archdata->numa_node);
  414. if (iommu == NULL || list_empty(&iommu->windows)) {
  415. printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
  416. archdata->of_node ? archdata->of_node->full_name : "?",
  417. archdata->numa_node);
  418. return;
  419. }
  420. window = list_entry(iommu->windows.next, struct iommu_window, list);
  421. archdata->dma_data = &window->table;
  422. }
  423. static void cell_pci_dma_dev_setup(struct pci_dev *dev)
  424. {
  425. cell_dma_dev_setup(&dev->dev);
  426. }
  427. static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
  428. void *data)
  429. {
  430. struct device *dev = data;
  431. /* We are only intereted in device addition */
  432. if (action != BUS_NOTIFY_ADD_DEVICE)
  433. return 0;
  434. /* We use the PCI DMA ops */
  435. dev->archdata.dma_ops = get_pci_dma_ops();
  436. cell_dma_dev_setup(dev);
  437. return 0;
  438. }
  439. static struct notifier_block cell_of_bus_notifier = {
  440. .notifier_call = cell_of_bus_notify
  441. };
  442. static int __init cell_iommu_get_window(struct device_node *np,
  443. unsigned long *base,
  444. unsigned long *size)
  445. {
  446. const void *dma_window;
  447. unsigned long index;
  448. /* Use ibm,dma-window if available, else, hard code ! */
  449. dma_window = of_get_property(np, "ibm,dma-window", NULL);
  450. if (dma_window == NULL) {
  451. *base = 0;
  452. *size = 0x80000000u;
  453. return -ENODEV;
  454. }
  455. of_parse_dma_window(np, dma_window, &index, base, size);
  456. return 0;
  457. }
  458. static void __init cell_iommu_init_one(struct device_node *np, unsigned long offset)
  459. {
  460. struct cbe_iommu *iommu;
  461. unsigned long base, size;
  462. int nid, i;
  463. /* Get node ID */
  464. nid = of_node_to_nid(np);
  465. if (nid < 0) {
  466. printk(KERN_ERR "iommu: failed to get node for %s\n",
  467. np->full_name);
  468. return;
  469. }
  470. pr_debug("iommu: setting up iommu for node %d (%s)\n",
  471. nid, np->full_name);
  472. /* XXX todo: If we can have multiple windows on the same IOMMU, which
  473. * isn't the case today, we probably want here to check wether the
  474. * iommu for that node is already setup.
  475. * However, there might be issue with getting the size right so let's
  476. * ignore that for now. We might want to completely get rid of the
  477. * multiple window support since the cell iommu supports per-page ioids
  478. */
  479. if (cbe_nr_iommus >= NR_IOMMUS) {
  480. printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
  481. np->full_name);
  482. return;
  483. }
  484. /* Init base fields */
  485. i = cbe_nr_iommus++;
  486. iommu = &iommus[i];
  487. iommu->stab = NULL;
  488. iommu->nid = nid;
  489. snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
  490. INIT_LIST_HEAD(&iommu->windows);
  491. /* Obtain a window for it */
  492. cell_iommu_get_window(np, &base, &size);
  493. pr_debug("\ttranslating window 0x%lx...0x%lx\n",
  494. base, base + size - 1);
  495. /* Initialize the hardware */
  496. cell_iommu_setup_hardware(iommu, size);
  497. /* Setup the iommu_table */
  498. cell_iommu_setup_window(iommu, np, base, size,
  499. offset >> IOMMU_PAGE_SHIFT);
  500. }
  501. static void __init cell_disable_iommus(void)
  502. {
  503. int node;
  504. unsigned long base, val;
  505. void __iomem *xregs, *cregs;
  506. /* Make sure IOC translation is disabled on all nodes */
  507. for_each_online_node(node) {
  508. if (cell_iommu_find_ioc(node, &base))
  509. continue;
  510. xregs = ioremap(base, IOC_Reg_Size);
  511. if (xregs == NULL)
  512. continue;
  513. cregs = xregs + IOC_IOCmd_Offset;
  514. pr_debug("iommu: cleaning up iommu on node %d\n", node);
  515. out_be64(xregs + IOC_IOST_Origin, 0);
  516. (void)in_be64(xregs + IOC_IOST_Origin);
  517. val = in_be64(cregs + IOC_IOCmd_Cfg);
  518. val &= ~IOC_IOCmd_Cfg_TE;
  519. out_be64(cregs + IOC_IOCmd_Cfg, val);
  520. (void)in_be64(cregs + IOC_IOCmd_Cfg);
  521. iounmap(xregs);
  522. }
  523. }
  524. static int __init cell_iommu_init_disabled(void)
  525. {
  526. struct device_node *np = NULL;
  527. unsigned long base = 0, size;
  528. /* When no iommu is present, we use direct DMA ops */
  529. set_pci_dma_ops(&dma_direct_ops);
  530. /* First make sure all IOC translation is turned off */
  531. cell_disable_iommus();
  532. /* If we have no Axon, we set up the spider DMA magic offset */
  533. if (of_find_node_by_name(NULL, "axon") == NULL)
  534. dma_direct_offset = SPIDER_DMA_OFFSET;
  535. /* Now we need to check to see where the memory is mapped
  536. * in PCI space. We assume that all busses use the same dma
  537. * window which is always the case so far on Cell, thus we
  538. * pick up the first pci-internal node we can find and check
  539. * the DMA window from there.
  540. */
  541. for_each_node_by_name(np, "axon") {
  542. if (np->parent == NULL || np->parent->parent != NULL)
  543. continue;
  544. if (cell_iommu_get_window(np, &base, &size) == 0)
  545. break;
  546. }
  547. if (np == NULL) {
  548. for_each_node_by_name(np, "pci-internal") {
  549. if (np->parent == NULL || np->parent->parent != NULL)
  550. continue;
  551. if (cell_iommu_get_window(np, &base, &size) == 0)
  552. break;
  553. }
  554. }
  555. of_node_put(np);
  556. /* If we found a DMA window, we check if it's big enough to enclose
  557. * all of physical memory. If not, we force enable IOMMU
  558. */
  559. if (np && size < lmb_end_of_DRAM()) {
  560. printk(KERN_WARNING "iommu: force-enabled, dma window"
  561. " (%ldMB) smaller than total memory (%ldMB)\n",
  562. size >> 20, lmb_end_of_DRAM() >> 20);
  563. return -ENODEV;
  564. }
  565. dma_direct_offset += base;
  566. if (dma_direct_offset != 0)
  567. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  568. printk("iommu: disabled, direct DMA offset is 0x%lx\n",
  569. dma_direct_offset);
  570. return 0;
  571. }
  572. static int __init cell_iommu_init(void)
  573. {
  574. struct device_node *np;
  575. /* If IOMMU is disabled or we have little enough RAM to not need
  576. * to enable it, we setup a direct mapping.
  577. *
  578. * Note: should we make sure we have the IOMMU actually disabled ?
  579. */
  580. if (iommu_is_off ||
  581. (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
  582. if (cell_iommu_init_disabled() == 0)
  583. goto bail;
  584. /* Setup various ppc_md. callbacks */
  585. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  586. ppc_md.tce_build = tce_build_cell;
  587. ppc_md.tce_free = tce_free_cell;
  588. /* Create an iommu for each /axon node. */
  589. for_each_node_by_name(np, "axon") {
  590. if (np->parent == NULL || np->parent->parent != NULL)
  591. continue;
  592. cell_iommu_init_one(np, 0);
  593. }
  594. /* Create an iommu for each toplevel /pci-internal node for
  595. * old hardware/firmware
  596. */
  597. for_each_node_by_name(np, "pci-internal") {
  598. if (np->parent == NULL || np->parent->parent != NULL)
  599. continue;
  600. cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
  601. }
  602. /* Setup default PCI iommu ops */
  603. set_pci_dma_ops(&dma_iommu_ops);
  604. bail:
  605. /* Register callbacks on OF platform device addition/removal
  606. * to handle linking them to the right DMA operations
  607. */
  608. bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
  609. return 0;
  610. }
  611. machine_arch_initcall(cell, cell_iommu_init);
  612. machine_arch_initcall(celleb_native, cell_iommu_init);