uncompress.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /* arch/arm/plat-samsung/include/plat/uncompress.h
  2. *
  3. * Copyright 2003, 2007 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C - uncompress code
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef __ASM_PLAT_UNCOMPRESS_H
  14. #define __ASM_PLAT_UNCOMPRESS_H
  15. typedef unsigned int upf_t; /* cannot include linux/serial_core.h */
  16. /* uart setup */
  17. unsigned int fifo_mask;
  18. unsigned int fifo_max;
  19. /* forward declerations */
  20. static void arch_detect_cpu(void);
  21. /* defines for UART registers */
  22. #include <plat/regs-serial.h>
  23. #include <plat/regs-watchdog.h>
  24. /* working in physical space... */
  25. #undef S3C2410_WDOGREG
  26. #define S3C2410_WDOGREG(x) ((S3C24XX_PA_WATCHDOG + (x)))
  27. /* how many bytes we allow into the FIFO at a time in FIFO mode */
  28. #define FIFO_MAX (14)
  29. #ifdef S3C_PA_UART
  30. #define uart_base S3C_PA_UART + (S3C_UART_OFFSET * CONFIG_S3C_LOWLEVEL_UART_PORT)
  31. #endif
  32. static __inline__ void
  33. uart_wr(unsigned int reg, unsigned int val)
  34. {
  35. volatile unsigned int *ptr;
  36. ptr = (volatile unsigned int *)(reg + uart_base);
  37. *ptr = val;
  38. }
  39. static __inline__ unsigned int
  40. uart_rd(unsigned int reg)
  41. {
  42. volatile unsigned int *ptr;
  43. ptr = (volatile unsigned int *)(reg + uart_base);
  44. return *ptr;
  45. }
  46. /* we can deal with the case the UARTs are being run
  47. * in FIFO mode, so that we don't hold up our execution
  48. * waiting for tx to happen...
  49. */
  50. static void putc(int ch)
  51. {
  52. if (!config_enabled(CONFIG_DEBUG_LL))
  53. return;
  54. if (uart_rd(S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE) {
  55. int level;
  56. while (1) {
  57. level = uart_rd(S3C2410_UFSTAT);
  58. level &= fifo_mask;
  59. if (level < fifo_max)
  60. break;
  61. }
  62. } else {
  63. /* not using fifos */
  64. while ((uart_rd(S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE) != S3C2410_UTRSTAT_TXE)
  65. barrier();
  66. }
  67. /* write byte to transmission register */
  68. uart_wr(S3C2410_UTXH, ch);
  69. }
  70. static inline void flush(void)
  71. {
  72. }
  73. #define __raw_writel(d, ad) \
  74. do { \
  75. *((volatile unsigned int __force *)(ad)) = (d); \
  76. } while (0)
  77. #ifdef CONFIG_S3C_BOOT_ERROR_RESET
  78. static void arch_decomp_error(const char *x)
  79. {
  80. putstr("\n\n");
  81. putstr(x);
  82. putstr("\n\n -- System resetting\n");
  83. __raw_writel(0x4000, S3C2410_WTDAT);
  84. __raw_writel(0x4000, S3C2410_WTCNT);
  85. __raw_writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128 | S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x40), S3C2410_WTCON);
  86. while(1);
  87. }
  88. #define arch_error arch_decomp_error
  89. #endif
  90. #ifdef CONFIG_S3C_BOOT_UART_FORCE_FIFO
  91. static inline void arch_enable_uart_fifo(void)
  92. {
  93. u32 fifocon;
  94. if (!config_enabled(CONFIG_DEBUG_LL))
  95. return;
  96. fifocon = uart_rd(S3C2410_UFCON);
  97. if (!(fifocon & S3C2410_UFCON_FIFOMODE)) {
  98. fifocon |= S3C2410_UFCON_RESETBOTH;
  99. uart_wr(S3C2410_UFCON, fifocon);
  100. /* wait for fifo reset to complete */
  101. while (1) {
  102. fifocon = uart_rd(S3C2410_UFCON);
  103. if (!(fifocon & S3C2410_UFCON_RESETBOTH))
  104. break;
  105. }
  106. }
  107. }
  108. #else
  109. #define arch_enable_uart_fifo() do { } while(0)
  110. #endif
  111. static void
  112. arch_decomp_setup(void)
  113. {
  114. /* we may need to setup the uart(s) here if we are not running
  115. * on an BAST... the BAST will have left the uarts configured
  116. * after calling linux.
  117. */
  118. arch_detect_cpu();
  119. /* Enable the UART FIFOs if they where not enabled and our
  120. * configuration says we should turn them on.
  121. */
  122. arch_enable_uart_fifo();
  123. }
  124. #endif /* __ASM_PLAT_UNCOMPRESS_H */