gpio.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * drivers/mtd/nand/gpio.c
  3. *
  4. * Updated, and converted to generic GPIO based driver by Russell King.
  5. *
  6. * Written by Ben Dooks <ben@simtec.co.uk>
  7. * Based on 2.4 version by Mark Whittaker
  8. *
  9. * © 2004 Simtec Electronics
  10. *
  11. * Device driver for NAND connected via GPIO
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/slab.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/gpio.h>
  24. #include <linux/io.h>
  25. #include <linux/mtd/mtd.h>
  26. #include <linux/mtd/nand.h>
  27. #include <linux/mtd/partitions.h>
  28. #include <linux/mtd/nand-gpio.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_gpio.h>
  32. struct gpiomtd {
  33. void __iomem *io_sync;
  34. struct mtd_info mtd_info;
  35. struct nand_chip nand_chip;
  36. struct gpio_nand_platdata plat;
  37. };
  38. #define gpio_nand_getpriv(x) container_of(x, struct gpiomtd, mtd_info)
  39. #ifdef CONFIG_ARM
  40. /* gpio_nand_dosync()
  41. *
  42. * Make sure the GPIO state changes occur in-order with writes to NAND
  43. * memory region.
  44. * Needed on PXA due to bus-reordering within the SoC itself (see section on
  45. * I/O ordering in PXA manual (section 2.3, p35)
  46. */
  47. static void gpio_nand_dosync(struct gpiomtd *gpiomtd)
  48. {
  49. unsigned long tmp;
  50. if (gpiomtd->io_sync) {
  51. /*
  52. * Linux memory barriers don't cater for what's required here.
  53. * What's required is what's here - a read from a separate
  54. * region with a dependency on that read.
  55. */
  56. tmp = readl(gpiomtd->io_sync);
  57. asm volatile("mov %1, %0\n" : "=r" (tmp) : "r" (tmp));
  58. }
  59. }
  60. #else
  61. static inline void gpio_nand_dosync(struct gpiomtd *gpiomtd) {}
  62. #endif
  63. static void gpio_nand_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  64. {
  65. struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
  66. gpio_nand_dosync(gpiomtd);
  67. if (ctrl & NAND_CTRL_CHANGE) {
  68. gpio_set_value(gpiomtd->plat.gpio_nce, !(ctrl & NAND_NCE));
  69. gpio_set_value(gpiomtd->plat.gpio_cle, !!(ctrl & NAND_CLE));
  70. gpio_set_value(gpiomtd->plat.gpio_ale, !!(ctrl & NAND_ALE));
  71. gpio_nand_dosync(gpiomtd);
  72. }
  73. if (cmd == NAND_CMD_NONE)
  74. return;
  75. writeb(cmd, gpiomtd->nand_chip.IO_ADDR_W);
  76. gpio_nand_dosync(gpiomtd);
  77. }
  78. static void gpio_nand_writebuf(struct mtd_info *mtd, const u_char *buf, int len)
  79. {
  80. struct nand_chip *this = mtd->priv;
  81. writesb(this->IO_ADDR_W, buf, len);
  82. }
  83. static void gpio_nand_readbuf(struct mtd_info *mtd, u_char *buf, int len)
  84. {
  85. struct nand_chip *this = mtd->priv;
  86. readsb(this->IO_ADDR_R, buf, len);
  87. }
  88. static void gpio_nand_writebuf16(struct mtd_info *mtd, const u_char *buf,
  89. int len)
  90. {
  91. struct nand_chip *this = mtd->priv;
  92. if (IS_ALIGNED((unsigned long)buf, 2)) {
  93. writesw(this->IO_ADDR_W, buf, len>>1);
  94. } else {
  95. int i;
  96. unsigned short *ptr = (unsigned short *)buf;
  97. for (i = 0; i < len; i += 2, ptr++)
  98. writew(*ptr, this->IO_ADDR_W);
  99. }
  100. }
  101. static void gpio_nand_readbuf16(struct mtd_info *mtd, u_char *buf, int len)
  102. {
  103. struct nand_chip *this = mtd->priv;
  104. if (IS_ALIGNED((unsigned long)buf, 2)) {
  105. readsw(this->IO_ADDR_R, buf, len>>1);
  106. } else {
  107. int i;
  108. unsigned short *ptr = (unsigned short *)buf;
  109. for (i = 0; i < len; i += 2, ptr++)
  110. *ptr = readw(this->IO_ADDR_R);
  111. }
  112. }
  113. static int gpio_nand_devready(struct mtd_info *mtd)
  114. {
  115. struct gpiomtd *gpiomtd = gpio_nand_getpriv(mtd);
  116. return gpio_get_value(gpiomtd->plat.gpio_rdy);
  117. }
  118. #ifdef CONFIG_OF
  119. static const struct of_device_id gpio_nand_id_table[] = {
  120. { .compatible = "gpio-control-nand" },
  121. {}
  122. };
  123. MODULE_DEVICE_TABLE(of, gpio_nand_id_table);
  124. static int gpio_nand_get_config_of(const struct device *dev,
  125. struct gpio_nand_platdata *plat)
  126. {
  127. u32 val;
  128. if (!of_property_read_u32(dev->of_node, "bank-width", &val)) {
  129. if (val == 2) {
  130. plat->options |= NAND_BUSWIDTH_16;
  131. } else if (val != 1) {
  132. dev_err(dev, "invalid bank-width %u\n", val);
  133. return -EINVAL;
  134. }
  135. }
  136. plat->gpio_rdy = of_get_gpio(dev->of_node, 0);
  137. plat->gpio_nce = of_get_gpio(dev->of_node, 1);
  138. plat->gpio_ale = of_get_gpio(dev->of_node, 2);
  139. plat->gpio_cle = of_get_gpio(dev->of_node, 3);
  140. plat->gpio_nwp = of_get_gpio(dev->of_node, 4);
  141. if (!of_property_read_u32(dev->of_node, "chip-delay", &val))
  142. plat->chip_delay = val;
  143. return 0;
  144. }
  145. static struct resource *gpio_nand_get_io_sync_of(struct platform_device *pdev)
  146. {
  147. struct resource *r = devm_kzalloc(&pdev->dev, sizeof(*r), GFP_KERNEL);
  148. u64 addr;
  149. if (!r || of_property_read_u64(pdev->dev.of_node,
  150. "gpio-control-nand,io-sync-reg", &addr))
  151. return NULL;
  152. r->start = addr;
  153. r->end = r->start + 0x3;
  154. r->flags = IORESOURCE_MEM;
  155. return r;
  156. }
  157. #else /* CONFIG_OF */
  158. #define gpio_nand_id_table NULL
  159. static inline int gpio_nand_get_config_of(const struct device *dev,
  160. struct gpio_nand_platdata *plat)
  161. {
  162. return -ENOSYS;
  163. }
  164. static inline struct resource *
  165. gpio_nand_get_io_sync_of(struct platform_device *pdev)
  166. {
  167. return NULL;
  168. }
  169. #endif /* CONFIG_OF */
  170. static inline int gpio_nand_get_config(const struct device *dev,
  171. struct gpio_nand_platdata *plat)
  172. {
  173. int ret = gpio_nand_get_config_of(dev, plat);
  174. if (!ret)
  175. return ret;
  176. if (dev->platform_data) {
  177. memcpy(plat, dev->platform_data, sizeof(*plat));
  178. return 0;
  179. }
  180. return -EINVAL;
  181. }
  182. static inline struct resource *
  183. gpio_nand_get_io_sync(struct platform_device *pdev)
  184. {
  185. struct resource *r = gpio_nand_get_io_sync_of(pdev);
  186. if (r)
  187. return r;
  188. return platform_get_resource(pdev, IORESOURCE_MEM, 1);
  189. }
  190. static int __devexit gpio_nand_remove(struct platform_device *dev)
  191. {
  192. struct gpiomtd *gpiomtd = platform_get_drvdata(dev);
  193. struct resource *res;
  194. nand_release(&gpiomtd->mtd_info);
  195. res = gpio_nand_get_io_sync(dev);
  196. iounmap(gpiomtd->io_sync);
  197. if (res)
  198. release_mem_region(res->start, resource_size(res));
  199. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  200. iounmap(gpiomtd->nand_chip.IO_ADDR_R);
  201. release_mem_region(res->start, resource_size(res));
  202. if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
  203. gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
  204. gpio_set_value(gpiomtd->plat.gpio_nce, 1);
  205. gpio_free(gpiomtd->plat.gpio_cle);
  206. gpio_free(gpiomtd->plat.gpio_ale);
  207. gpio_free(gpiomtd->plat.gpio_nce);
  208. if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
  209. gpio_free(gpiomtd->plat.gpio_nwp);
  210. gpio_free(gpiomtd->plat.gpio_rdy);
  211. kfree(gpiomtd);
  212. return 0;
  213. }
  214. static void __iomem *request_and_remap(struct resource *res, size_t size,
  215. const char *name, int *err)
  216. {
  217. void __iomem *ptr;
  218. if (!request_mem_region(res->start, resource_size(res), name)) {
  219. *err = -EBUSY;
  220. return NULL;
  221. }
  222. ptr = ioremap(res->start, size);
  223. if (!ptr) {
  224. release_mem_region(res->start, resource_size(res));
  225. *err = -ENOMEM;
  226. }
  227. return ptr;
  228. }
  229. static int __devinit gpio_nand_probe(struct platform_device *dev)
  230. {
  231. struct gpiomtd *gpiomtd;
  232. struct nand_chip *this;
  233. struct resource *res0, *res1;
  234. struct mtd_part_parser_data ppdata = {};
  235. int ret = 0;
  236. if (!dev->dev.of_node && !dev->dev.platform_data)
  237. return -EINVAL;
  238. res0 = platform_get_resource(dev, IORESOURCE_MEM, 0);
  239. if (!res0)
  240. return -EINVAL;
  241. gpiomtd = kzalloc(sizeof(*gpiomtd), GFP_KERNEL);
  242. if (gpiomtd == NULL) {
  243. dev_err(&dev->dev, "failed to create NAND MTD\n");
  244. return -ENOMEM;
  245. }
  246. this = &gpiomtd->nand_chip;
  247. this->IO_ADDR_R = request_and_remap(res0, 2, "NAND", &ret);
  248. if (!this->IO_ADDR_R) {
  249. dev_err(&dev->dev, "unable to map NAND\n");
  250. goto err_map;
  251. }
  252. res1 = gpio_nand_get_io_sync(dev);
  253. if (res1) {
  254. gpiomtd->io_sync = request_and_remap(res1, 4, "NAND sync", &ret);
  255. if (!gpiomtd->io_sync) {
  256. dev_err(&dev->dev, "unable to map sync NAND\n");
  257. goto err_sync;
  258. }
  259. }
  260. ret = gpio_nand_get_config(&dev->dev, &gpiomtd->plat);
  261. if (ret)
  262. goto err_nce;
  263. ret = gpio_request(gpiomtd->plat.gpio_nce, "NAND NCE");
  264. if (ret)
  265. goto err_nce;
  266. gpio_direction_output(gpiomtd->plat.gpio_nce, 1);
  267. if (gpio_is_valid(gpiomtd->plat.gpio_nwp)) {
  268. ret = gpio_request(gpiomtd->plat.gpio_nwp, "NAND NWP");
  269. if (ret)
  270. goto err_nwp;
  271. gpio_direction_output(gpiomtd->plat.gpio_nwp, 1);
  272. }
  273. ret = gpio_request(gpiomtd->plat.gpio_ale, "NAND ALE");
  274. if (ret)
  275. goto err_ale;
  276. gpio_direction_output(gpiomtd->plat.gpio_ale, 0);
  277. ret = gpio_request(gpiomtd->plat.gpio_cle, "NAND CLE");
  278. if (ret)
  279. goto err_cle;
  280. gpio_direction_output(gpiomtd->plat.gpio_cle, 0);
  281. ret = gpio_request(gpiomtd->plat.gpio_rdy, "NAND RDY");
  282. if (ret)
  283. goto err_rdy;
  284. gpio_direction_input(gpiomtd->plat.gpio_rdy);
  285. this->IO_ADDR_W = this->IO_ADDR_R;
  286. this->ecc.mode = NAND_ECC_SOFT;
  287. this->options = gpiomtd->plat.options;
  288. this->chip_delay = gpiomtd->plat.chip_delay;
  289. /* install our routines */
  290. this->cmd_ctrl = gpio_nand_cmd_ctrl;
  291. this->dev_ready = gpio_nand_devready;
  292. if (this->options & NAND_BUSWIDTH_16) {
  293. this->read_buf = gpio_nand_readbuf16;
  294. this->write_buf = gpio_nand_writebuf16;
  295. } else {
  296. this->read_buf = gpio_nand_readbuf;
  297. this->write_buf = gpio_nand_writebuf;
  298. }
  299. /* set the mtd private data for the nand driver */
  300. gpiomtd->mtd_info.priv = this;
  301. gpiomtd->mtd_info.owner = THIS_MODULE;
  302. if (nand_scan(&gpiomtd->mtd_info, 1)) {
  303. dev_err(&dev->dev, "no nand chips found?\n");
  304. ret = -ENXIO;
  305. goto err_wp;
  306. }
  307. if (gpiomtd->plat.adjust_parts)
  308. gpiomtd->plat.adjust_parts(&gpiomtd->plat,
  309. gpiomtd->mtd_info.size);
  310. ppdata.of_node = dev->dev.of_node;
  311. ret = mtd_device_parse_register(&gpiomtd->mtd_info, NULL, &ppdata,
  312. gpiomtd->plat.parts,
  313. gpiomtd->plat.num_parts);
  314. if (ret)
  315. goto err_wp;
  316. platform_set_drvdata(dev, gpiomtd);
  317. return 0;
  318. err_wp:
  319. if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
  320. gpio_set_value(gpiomtd->plat.gpio_nwp, 0);
  321. gpio_free(gpiomtd->plat.gpio_rdy);
  322. err_rdy:
  323. gpio_free(gpiomtd->plat.gpio_cle);
  324. err_cle:
  325. gpio_free(gpiomtd->plat.gpio_ale);
  326. err_ale:
  327. if (gpio_is_valid(gpiomtd->plat.gpio_nwp))
  328. gpio_free(gpiomtd->plat.gpio_nwp);
  329. err_nwp:
  330. gpio_free(gpiomtd->plat.gpio_nce);
  331. err_nce:
  332. iounmap(gpiomtd->io_sync);
  333. if (res1)
  334. release_mem_region(res1->start, resource_size(res1));
  335. err_sync:
  336. iounmap(gpiomtd->nand_chip.IO_ADDR_R);
  337. release_mem_region(res0->start, resource_size(res0));
  338. err_map:
  339. kfree(gpiomtd);
  340. return ret;
  341. }
  342. static struct platform_driver gpio_nand_driver = {
  343. .probe = gpio_nand_probe,
  344. .remove = gpio_nand_remove,
  345. .driver = {
  346. .name = "gpio-nand",
  347. .of_match_table = gpio_nand_id_table,
  348. },
  349. };
  350. module_platform_driver(gpio_nand_driver);
  351. MODULE_LICENSE("GPL");
  352. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  353. MODULE_DESCRIPTION("GPIO NAND Driver");