mpi2.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /*
  2. * Copyright (c) 2000-2012 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.27
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * Added Hard Reset delay timings.
  78. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * --------------------------------------------------------------------------
  81. */
  82. #ifndef MPI2_H
  83. #define MPI2_H
  84. /*****************************************************************************
  85. *
  86. * MPI Version Definitions
  87. *
  88. *****************************************************************************/
  89. #define MPI2_VERSION_MAJOR (0x02)
  90. #define MPI2_VERSION_MINOR (0x00)
  91. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  92. #define MPI2_VERSION_MAJOR_SHIFT (8)
  93. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  94. #define MPI2_VERSION_MINOR_SHIFT (0)
  95. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  96. MPI2_VERSION_MINOR)
  97. #define MPI2_VERSION_02_00 (0x0200)
  98. /* versioning for this MPI header set */
  99. #define MPI2_HEADER_VERSION_UNIT (0x1B)
  100. #define MPI2_HEADER_VERSION_DEV (0x00)
  101. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  102. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  103. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  104. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  105. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  106. /*****************************************************************************
  107. *
  108. * IOC State Definitions
  109. *
  110. *****************************************************************************/
  111. #define MPI2_IOC_STATE_RESET (0x00000000)
  112. #define MPI2_IOC_STATE_READY (0x10000000)
  113. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  114. #define MPI2_IOC_STATE_FAULT (0x40000000)
  115. #define MPI2_IOC_STATE_MASK (0xF0000000)
  116. #define MPI2_IOC_STATE_SHIFT (28)
  117. /* Fault state range for prodcut specific codes */
  118. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  119. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  120. /*****************************************************************************
  121. *
  122. * System Interface Register Definitions
  123. *
  124. *****************************************************************************/
  125. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  126. {
  127. U32 Doorbell; /* 0x00 */
  128. U32 WriteSequence; /* 0x04 */
  129. U32 HostDiagnostic; /* 0x08 */
  130. U32 Reserved1; /* 0x0C */
  131. U32 DiagRWData; /* 0x10 */
  132. U32 DiagRWAddressLow; /* 0x14 */
  133. U32 DiagRWAddressHigh; /* 0x18 */
  134. U32 Reserved2[5]; /* 0x1C */
  135. U32 HostInterruptStatus; /* 0x30 */
  136. U32 HostInterruptMask; /* 0x34 */
  137. U32 DCRData; /* 0x38 */
  138. U32 DCRAddress; /* 0x3C */
  139. U32 Reserved3[2]; /* 0x40 */
  140. U32 ReplyFreeHostIndex; /* 0x48 */
  141. U32 Reserved4[8]; /* 0x4C */
  142. U32 ReplyPostHostIndex; /* 0x6C */
  143. U32 Reserved5; /* 0x70 */
  144. U32 HCBSize; /* 0x74 */
  145. U32 HCBAddressLow; /* 0x78 */
  146. U32 HCBAddressHigh; /* 0x7C */
  147. U32 Reserved6[16]; /* 0x80 */
  148. U32 RequestDescriptorPostLow; /* 0xC0 */
  149. U32 RequestDescriptorPostHigh; /* 0xC4 */
  150. U32 Reserved7[14]; /* 0xC8 */
  151. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  152. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  153. /*
  154. * Defines for working with the Doorbell register.
  155. */
  156. #define MPI2_DOORBELL_OFFSET (0x00000000)
  157. /* IOC --> System values */
  158. #define MPI2_DOORBELL_USED (0x08000000)
  159. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  160. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  161. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  162. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  163. /* System --> IOC values */
  164. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  165. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  166. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  167. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  168. /*
  169. * Defines for the WriteSequence register
  170. */
  171. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  172. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  173. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  174. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  175. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  176. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  177. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  178. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  179. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  180. /*
  181. * Defines for the HostDiagnostic register
  182. */
  183. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  184. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  185. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  186. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  187. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  188. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  189. #define MPI2_DIAG_HCB_MODE (0x00000100)
  190. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  191. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  192. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  193. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  194. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  195. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  196. /*
  197. * Offsets for DiagRWData and address
  198. */
  199. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  200. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  201. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  202. /*
  203. * Defines for the HostInterruptStatus register
  204. */
  205. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  206. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  207. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  208. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  209. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  210. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  211. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  212. /*
  213. * Defines for the HostInterruptMask register
  214. */
  215. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  216. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  217. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  218. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  219. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  220. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  221. /*
  222. * Offsets for DCRData and address
  223. */
  224. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  225. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  226. /*
  227. * Offset for the Reply Free Queue
  228. */
  229. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  230. /*
  231. * Defines for the Reply Descriptor Post Queue
  232. */
  233. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  234. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  235. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  236. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  237. /*
  238. * Defines for the HCBSize and address
  239. */
  240. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  241. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  242. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  243. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  244. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  245. /*
  246. * Offsets for the Request Queue
  247. */
  248. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  249. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  250. /* Hard Reset delay timings */
  251. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  252. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  253. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  254. /*****************************************************************************
  255. *
  256. * Message Descriptors
  257. *
  258. *****************************************************************************/
  259. /* Request Descriptors */
  260. /* Default Request Descriptor */
  261. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  262. {
  263. U8 RequestFlags; /* 0x00 */
  264. U8 MSIxIndex; /* 0x01 */
  265. U16 SMID; /* 0x02 */
  266. U16 LMID; /* 0x04 */
  267. U16 DescriptorTypeDependent; /* 0x06 */
  268. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  269. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  270. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  271. /* defines for the RequestFlags field */
  272. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  273. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  274. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  275. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  276. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  277. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  278. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  279. /* High Priority Request Descriptor */
  280. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  281. {
  282. U8 RequestFlags; /* 0x00 */
  283. U8 MSIxIndex; /* 0x01 */
  284. U16 SMID; /* 0x02 */
  285. U16 LMID; /* 0x04 */
  286. U16 Reserved1; /* 0x06 */
  287. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  288. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  289. Mpi2HighPriorityRequestDescriptor_t,
  290. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  291. /* SCSI IO Request Descriptor */
  292. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  293. {
  294. U8 RequestFlags; /* 0x00 */
  295. U8 MSIxIndex; /* 0x01 */
  296. U16 SMID; /* 0x02 */
  297. U16 LMID; /* 0x04 */
  298. U16 DevHandle; /* 0x06 */
  299. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  300. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  301. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  302. /* SCSI Target Request Descriptor */
  303. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  304. {
  305. U8 RequestFlags; /* 0x00 */
  306. U8 MSIxIndex; /* 0x01 */
  307. U16 SMID; /* 0x02 */
  308. U16 LMID; /* 0x04 */
  309. U16 IoIndex; /* 0x06 */
  310. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  311. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  312. Mpi2SCSITargetRequestDescriptor_t,
  313. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  314. /* RAID Accelerator Request Descriptor */
  315. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  316. U8 RequestFlags; /* 0x00 */
  317. U8 MSIxIndex; /* 0x01 */
  318. U16 SMID; /* 0x02 */
  319. U16 LMID; /* 0x04 */
  320. U16 Reserved; /* 0x06 */
  321. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  322. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  323. Mpi2RAIDAcceleratorRequestDescriptor_t,
  324. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  325. /* union of Request Descriptors */
  326. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  327. {
  328. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  329. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  330. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  331. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  332. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  333. U64 Words;
  334. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  335. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  336. /* Reply Descriptors */
  337. /* Default Reply Descriptor */
  338. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  339. {
  340. U8 ReplyFlags; /* 0x00 */
  341. U8 MSIxIndex; /* 0x01 */
  342. U16 DescriptorTypeDependent1; /* 0x02 */
  343. U32 DescriptorTypeDependent2; /* 0x04 */
  344. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  345. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  346. /* defines for the ReplyFlags field */
  347. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  348. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  349. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  350. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  351. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  352. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  353. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  354. /* values for marking a reply descriptor as unused */
  355. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  356. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  357. /* Address Reply Descriptor */
  358. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  359. {
  360. U8 ReplyFlags; /* 0x00 */
  361. U8 MSIxIndex; /* 0x01 */
  362. U16 SMID; /* 0x02 */
  363. U32 ReplyFrameAddress; /* 0x04 */
  364. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  365. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  366. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  367. /* SCSI IO Success Reply Descriptor */
  368. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  369. {
  370. U8 ReplyFlags; /* 0x00 */
  371. U8 MSIxIndex; /* 0x01 */
  372. U16 SMID; /* 0x02 */
  373. U16 TaskTag; /* 0x04 */
  374. U16 Reserved1; /* 0x06 */
  375. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  376. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  377. Mpi2SCSIIOSuccessReplyDescriptor_t,
  378. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  379. /* TargetAssist Success Reply Descriptor */
  380. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  381. {
  382. U8 ReplyFlags; /* 0x00 */
  383. U8 MSIxIndex; /* 0x01 */
  384. U16 SMID; /* 0x02 */
  385. U8 SequenceNumber; /* 0x04 */
  386. U8 Reserved1; /* 0x05 */
  387. U16 IoIndex; /* 0x06 */
  388. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  389. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  390. Mpi2TargetAssistSuccessReplyDescriptor_t,
  391. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  392. /* Target Command Buffer Reply Descriptor */
  393. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  394. {
  395. U8 ReplyFlags; /* 0x00 */
  396. U8 MSIxIndex; /* 0x01 */
  397. U8 VP_ID; /* 0x02 */
  398. U8 Flags; /* 0x03 */
  399. U16 InitiatorDevHandle; /* 0x04 */
  400. U16 IoIndex; /* 0x06 */
  401. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  402. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  403. Mpi2TargetCommandBufferReplyDescriptor_t,
  404. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  405. /* defines for Flags field */
  406. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  407. /* RAID Accelerator Success Reply Descriptor */
  408. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  409. U8 ReplyFlags; /* 0x00 */
  410. U8 MSIxIndex; /* 0x01 */
  411. U16 SMID; /* 0x02 */
  412. U32 Reserved; /* 0x04 */
  413. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  414. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  415. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  416. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  417. /* union of Reply Descriptors */
  418. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  419. {
  420. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  421. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  422. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  423. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  424. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  425. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  426. U64 Words;
  427. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  428. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  429. /*****************************************************************************
  430. *
  431. * Message Functions
  432. *
  433. *****************************************************************************/
  434. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  435. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  436. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  437. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  438. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  439. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  440. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  441. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  442. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  443. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  444. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  445. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  446. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  447. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  448. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  449. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  450. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  451. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  452. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  453. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  454. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  455. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  456. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  457. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  458. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  459. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  460. /* Host Based Discovery Action */
  461. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  462. /* Power Management Control */
  463. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  464. /* Send Host Message */
  465. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  466. /* beginning of product-specific range */
  467. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  468. /* end of product-specific range */
  469. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  470. /* Doorbell functions */
  471. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  472. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  473. /*****************************************************************************
  474. *
  475. * IOC Status Values
  476. *
  477. *****************************************************************************/
  478. /* mask for IOCStatus status value */
  479. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  480. /****************************************************************************
  481. * Common IOCStatus values for all replies
  482. ****************************************************************************/
  483. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  484. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  485. #define MPI2_IOCSTATUS_BUSY (0x0002)
  486. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  487. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  488. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  489. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  490. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  491. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  492. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  493. /****************************************************************************
  494. * Config IOCStatus values
  495. ****************************************************************************/
  496. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  497. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  498. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  499. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  500. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  501. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  502. /****************************************************************************
  503. * SCSI IO Reply
  504. ****************************************************************************/
  505. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  506. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  507. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  508. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  509. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  510. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  511. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  512. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  513. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  514. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  515. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  516. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  517. /****************************************************************************
  518. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  519. ****************************************************************************/
  520. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  521. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  522. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  523. /****************************************************************************
  524. * SCSI Target values
  525. ****************************************************************************/
  526. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  527. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  528. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  529. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  530. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  531. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  532. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  533. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  534. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  535. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  536. /****************************************************************************
  537. * Serial Attached SCSI values
  538. ****************************************************************************/
  539. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  540. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  541. /****************************************************************************
  542. * Diagnostic Buffer Post / Diagnostic Release values
  543. ****************************************************************************/
  544. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  545. /****************************************************************************
  546. * RAID Accelerator values
  547. ****************************************************************************/
  548. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  549. /****************************************************************************
  550. * IOCStatus flag to indicate that log info is available
  551. ****************************************************************************/
  552. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  553. /****************************************************************************
  554. * IOCLogInfo Types
  555. ****************************************************************************/
  556. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  557. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  558. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  559. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  560. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  561. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  562. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  563. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  564. /*****************************************************************************
  565. *
  566. * Standard Message Structures
  567. *
  568. *****************************************************************************/
  569. /****************************************************************************
  570. * Request Message Header for all request messages
  571. ****************************************************************************/
  572. typedef struct _MPI2_REQUEST_HEADER
  573. {
  574. U16 FunctionDependent1; /* 0x00 */
  575. U8 ChainOffset; /* 0x02 */
  576. U8 Function; /* 0x03 */
  577. U16 FunctionDependent2; /* 0x04 */
  578. U8 FunctionDependent3; /* 0x06 */
  579. U8 MsgFlags; /* 0x07 */
  580. U8 VP_ID; /* 0x08 */
  581. U8 VF_ID; /* 0x09 */
  582. U16 Reserved1; /* 0x0A */
  583. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  584. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  585. /****************************************************************************
  586. * Default Reply
  587. ****************************************************************************/
  588. typedef struct _MPI2_DEFAULT_REPLY
  589. {
  590. U16 FunctionDependent1; /* 0x00 */
  591. U8 MsgLength; /* 0x02 */
  592. U8 Function; /* 0x03 */
  593. U16 FunctionDependent2; /* 0x04 */
  594. U8 FunctionDependent3; /* 0x06 */
  595. U8 MsgFlags; /* 0x07 */
  596. U8 VP_ID; /* 0x08 */
  597. U8 VF_ID; /* 0x09 */
  598. U16 Reserved1; /* 0x0A */
  599. U16 FunctionDependent5; /* 0x0C */
  600. U16 IOCStatus; /* 0x0E */
  601. U32 IOCLogInfo; /* 0x10 */
  602. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  603. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  604. /* common version structure/union used in messages and configuration pages */
  605. typedef struct _MPI2_VERSION_STRUCT
  606. {
  607. U8 Dev; /* 0x00 */
  608. U8 Unit; /* 0x01 */
  609. U8 Minor; /* 0x02 */
  610. U8 Major; /* 0x03 */
  611. } MPI2_VERSION_STRUCT;
  612. typedef union _MPI2_VERSION_UNION
  613. {
  614. MPI2_VERSION_STRUCT Struct;
  615. U32 Word;
  616. } MPI2_VERSION_UNION;
  617. /* LUN field defines, common to many structures */
  618. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  619. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  620. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  621. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  622. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  623. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  624. /*****************************************************************************
  625. *
  626. * Fusion-MPT MPI Scatter Gather Elements
  627. *
  628. *****************************************************************************/
  629. /****************************************************************************
  630. * MPI Simple Element structures
  631. ****************************************************************************/
  632. typedef struct _MPI2_SGE_SIMPLE32
  633. {
  634. U32 FlagsLength;
  635. U32 Address;
  636. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  637. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  638. typedef struct _MPI2_SGE_SIMPLE64
  639. {
  640. U32 FlagsLength;
  641. U64 Address;
  642. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  643. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  644. typedef struct _MPI2_SGE_SIMPLE_UNION
  645. {
  646. U32 FlagsLength;
  647. union
  648. {
  649. U32 Address32;
  650. U64 Address64;
  651. } u;
  652. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  653. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  654. /****************************************************************************
  655. * MPI Chain Element structures
  656. ****************************************************************************/
  657. typedef struct _MPI2_SGE_CHAIN32
  658. {
  659. U16 Length;
  660. U8 NextChainOffset;
  661. U8 Flags;
  662. U32 Address;
  663. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  664. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  665. typedef struct _MPI2_SGE_CHAIN64
  666. {
  667. U16 Length;
  668. U8 NextChainOffset;
  669. U8 Flags;
  670. U64 Address;
  671. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  672. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  673. typedef struct _MPI2_SGE_CHAIN_UNION
  674. {
  675. U16 Length;
  676. U8 NextChainOffset;
  677. U8 Flags;
  678. union
  679. {
  680. U32 Address32;
  681. U64 Address64;
  682. } u;
  683. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  684. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  685. /****************************************************************************
  686. * MPI Transaction Context Element structures
  687. ****************************************************************************/
  688. typedef struct _MPI2_SGE_TRANSACTION32
  689. {
  690. U8 Reserved;
  691. U8 ContextSize;
  692. U8 DetailsLength;
  693. U8 Flags;
  694. U32 TransactionContext[1];
  695. U32 TransactionDetails[1];
  696. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  697. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  698. typedef struct _MPI2_SGE_TRANSACTION64
  699. {
  700. U8 Reserved;
  701. U8 ContextSize;
  702. U8 DetailsLength;
  703. U8 Flags;
  704. U32 TransactionContext[2];
  705. U32 TransactionDetails[1];
  706. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  707. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  708. typedef struct _MPI2_SGE_TRANSACTION96
  709. {
  710. U8 Reserved;
  711. U8 ContextSize;
  712. U8 DetailsLength;
  713. U8 Flags;
  714. U32 TransactionContext[3];
  715. U32 TransactionDetails[1];
  716. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  717. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  718. typedef struct _MPI2_SGE_TRANSACTION128
  719. {
  720. U8 Reserved;
  721. U8 ContextSize;
  722. U8 DetailsLength;
  723. U8 Flags;
  724. U32 TransactionContext[4];
  725. U32 TransactionDetails[1];
  726. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  727. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  728. typedef struct _MPI2_SGE_TRANSACTION_UNION
  729. {
  730. U8 Reserved;
  731. U8 ContextSize;
  732. U8 DetailsLength;
  733. U8 Flags;
  734. union
  735. {
  736. U32 TransactionContext32[1];
  737. U32 TransactionContext64[2];
  738. U32 TransactionContext96[3];
  739. U32 TransactionContext128[4];
  740. } u;
  741. U32 TransactionDetails[1];
  742. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  743. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  744. /****************************************************************************
  745. * MPI SGE union for IO SGL's
  746. ****************************************************************************/
  747. typedef struct _MPI2_MPI_SGE_IO_UNION
  748. {
  749. union
  750. {
  751. MPI2_SGE_SIMPLE_UNION Simple;
  752. MPI2_SGE_CHAIN_UNION Chain;
  753. } u;
  754. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  755. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  756. /****************************************************************************
  757. * MPI SGE union for SGL's with Simple and Transaction elements
  758. ****************************************************************************/
  759. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  760. {
  761. union
  762. {
  763. MPI2_SGE_SIMPLE_UNION Simple;
  764. MPI2_SGE_TRANSACTION_UNION Transaction;
  765. } u;
  766. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  767. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  768. /****************************************************************************
  769. * All MPI SGE types union
  770. ****************************************************************************/
  771. typedef struct _MPI2_MPI_SGE_UNION
  772. {
  773. union
  774. {
  775. MPI2_SGE_SIMPLE_UNION Simple;
  776. MPI2_SGE_CHAIN_UNION Chain;
  777. MPI2_SGE_TRANSACTION_UNION Transaction;
  778. } u;
  779. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  780. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  781. /****************************************************************************
  782. * MPI SGE field definition and masks
  783. ****************************************************************************/
  784. /* Flags field bit definitions */
  785. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  786. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  787. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  788. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  789. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  790. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  791. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  792. #define MPI2_SGE_FLAGS_SHIFT (24)
  793. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  794. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  795. /* Element Type */
  796. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  797. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  798. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  799. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  800. /* Address location */
  801. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  802. /* Direction */
  803. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  804. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  805. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  806. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  807. /* Address Size */
  808. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  809. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  810. /* Context Size */
  811. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  812. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  813. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  814. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  815. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  816. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  817. /****************************************************************************
  818. * MPI SGE operation Macros
  819. ****************************************************************************/
  820. /* SIMPLE FlagsLength manipulations... */
  821. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  822. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  823. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  824. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  825. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  826. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  827. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  828. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  829. /* CAUTION - The following are READ-MODIFY-WRITE! */
  830. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  831. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  832. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  833. /*****************************************************************************
  834. *
  835. * Fusion-MPT IEEE Scatter Gather Elements
  836. *
  837. *****************************************************************************/
  838. /****************************************************************************
  839. * IEEE Simple Element structures
  840. ****************************************************************************/
  841. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  842. {
  843. U32 Address;
  844. U32 FlagsLength;
  845. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  846. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  847. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  848. {
  849. U64 Address;
  850. U32 Length;
  851. U16 Reserved1;
  852. U8 Reserved2;
  853. U8 Flags;
  854. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  855. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  856. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  857. {
  858. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  859. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  860. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  861. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  862. /****************************************************************************
  863. * IEEE Chain Element structures
  864. ****************************************************************************/
  865. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  866. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  867. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  868. {
  869. MPI2_IEEE_SGE_CHAIN32 Chain32;
  870. MPI2_IEEE_SGE_CHAIN64 Chain64;
  871. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  872. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  873. /****************************************************************************
  874. * All IEEE SGE types union
  875. ****************************************************************************/
  876. typedef struct _MPI2_IEEE_SGE_UNION
  877. {
  878. union
  879. {
  880. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  881. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  882. } u;
  883. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  884. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  885. /****************************************************************************
  886. * IEEE SGE field definitions and masks
  887. ****************************************************************************/
  888. /* Flags field bit definitions */
  889. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  890. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  891. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  892. /* Element Type */
  893. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  894. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  895. /* Data Location Address Space */
  896. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  897. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  898. /* IEEE Simple Element only */
  899. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  900. /* IEEE Simple Element only */
  901. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  902. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  903. /* IEEE Simple Element only */
  904. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  905. /* IEEE Chain Element only */
  906. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  907. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  908. /****************************************************************************
  909. * IEEE SGE operation Macros
  910. ****************************************************************************/
  911. /* SIMPLE FlagsLength manipulations... */
  912. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  913. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  914. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  915. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  916. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  917. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  918. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  919. /* CAUTION - The following are READ-MODIFY-WRITE! */
  920. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  921. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  922. /*****************************************************************************
  923. *
  924. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  925. *
  926. *****************************************************************************/
  927. typedef union _MPI2_SIMPLE_SGE_UNION
  928. {
  929. MPI2_SGE_SIMPLE_UNION MpiSimple;
  930. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  931. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  932. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  933. typedef union _MPI2_SGE_IO_UNION
  934. {
  935. MPI2_SGE_SIMPLE_UNION MpiSimple;
  936. MPI2_SGE_CHAIN_UNION MpiChain;
  937. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  938. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  939. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  940. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  941. /****************************************************************************
  942. *
  943. * Values for SGLFlags field, used in many request messages with an SGL
  944. *
  945. ****************************************************************************/
  946. /* values for MPI SGL Data Location Address Space subfield */
  947. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  948. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  949. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  950. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  951. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  952. /* values for SGL Type subfield */
  953. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  954. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  955. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  956. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  957. #endif