bmac.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * Network device driver for the BMAC ethernet controller on
  3. * Apple Powermacs. Assumes it's under a DBDMA controller.
  4. *
  5. * Copyright (C) 1998 Randy Gobbel.
  6. *
  7. * May 1999, Al Viro: proper release of /proc/net/bmac entry, switched to
  8. * dynamic procfs inode.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/delay.h>
  15. #include <linux/string.h>
  16. #include <linux/timer.h>
  17. #include <linux/proc_fs.h>
  18. #include <linux/init.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/crc32.h>
  21. #include <linux/bitrev.h>
  22. #include <linux/ethtool.h>
  23. #include <asm/prom.h>
  24. #include <asm/dbdma.h>
  25. #include <asm/io.h>
  26. #include <asm/page.h>
  27. #include <asm/pgtable.h>
  28. #include <asm/machdep.h>
  29. #include <asm/pmac_feature.h>
  30. #include <asm/macio.h>
  31. #include <asm/irq.h>
  32. #include "bmac.h"
  33. #define trunc_page(x) ((void *)(((unsigned long)(x)) & ~((unsigned long)(PAGE_SIZE - 1))))
  34. #define round_page(x) trunc_page(((unsigned long)(x)) + ((unsigned long)(PAGE_SIZE - 1)))
  35. /*
  36. * CRC polynomial - used in working out multicast filter bits.
  37. */
  38. #define ENET_CRCPOLY 0x04c11db7
  39. /* switch to use multicast code lifted from sunhme driver */
  40. #define SUNHME_MULTICAST
  41. #define N_RX_RING 64
  42. #define N_TX_RING 32
  43. #define MAX_TX_ACTIVE 1
  44. #define ETHERCRC 4
  45. #define ETHERMINPACKET 64
  46. #define ETHERMTU 1500
  47. #define RX_BUFLEN (ETHERMTU + 14 + ETHERCRC + 2)
  48. #define TX_TIMEOUT HZ /* 1 second */
  49. /* Bits in transmit DMA status */
  50. #define TX_DMA_ERR 0x80
  51. #define XXDEBUG(args)
  52. struct bmac_data {
  53. /* volatile struct bmac *bmac; */
  54. struct sk_buff_head *queue;
  55. volatile struct dbdma_regs __iomem *tx_dma;
  56. int tx_dma_intr;
  57. volatile struct dbdma_regs __iomem *rx_dma;
  58. int rx_dma_intr;
  59. volatile struct dbdma_cmd *tx_cmds; /* xmit dma command list */
  60. volatile struct dbdma_cmd *rx_cmds; /* recv dma command list */
  61. struct macio_dev *mdev;
  62. int is_bmac_plus;
  63. struct sk_buff *rx_bufs[N_RX_RING];
  64. int rx_fill;
  65. int rx_empty;
  66. struct sk_buff *tx_bufs[N_TX_RING];
  67. int tx_fill;
  68. int tx_empty;
  69. unsigned char tx_fullup;
  70. struct net_device_stats stats;
  71. struct timer_list tx_timeout;
  72. int timeout_active;
  73. int sleeping;
  74. int opened;
  75. unsigned short hash_use_count[64];
  76. unsigned short hash_table_mask[4];
  77. spinlock_t lock;
  78. };
  79. #if 0 /* Move that to ethtool */
  80. typedef struct bmac_reg_entry {
  81. char *name;
  82. unsigned short reg_offset;
  83. } bmac_reg_entry_t;
  84. #define N_REG_ENTRIES 31
  85. static bmac_reg_entry_t reg_entries[N_REG_ENTRIES] = {
  86. {"MEMADD", MEMADD},
  87. {"MEMDATAHI", MEMDATAHI},
  88. {"MEMDATALO", MEMDATALO},
  89. {"TXPNTR", TXPNTR},
  90. {"RXPNTR", RXPNTR},
  91. {"IPG1", IPG1},
  92. {"IPG2", IPG2},
  93. {"ALIMIT", ALIMIT},
  94. {"SLOT", SLOT},
  95. {"PALEN", PALEN},
  96. {"PAPAT", PAPAT},
  97. {"TXSFD", TXSFD},
  98. {"JAM", JAM},
  99. {"TXCFG", TXCFG},
  100. {"TXMAX", TXMAX},
  101. {"TXMIN", TXMIN},
  102. {"PAREG", PAREG},
  103. {"DCNT", DCNT},
  104. {"NCCNT", NCCNT},
  105. {"NTCNT", NTCNT},
  106. {"EXCNT", EXCNT},
  107. {"LTCNT", LTCNT},
  108. {"TXSM", TXSM},
  109. {"RXCFG", RXCFG},
  110. {"RXMAX", RXMAX},
  111. {"RXMIN", RXMIN},
  112. {"FRCNT", FRCNT},
  113. {"AECNT", AECNT},
  114. {"FECNT", FECNT},
  115. {"RXSM", RXSM},
  116. {"RXCV", RXCV}
  117. };
  118. #endif
  119. static unsigned char *bmac_emergency_rxbuf;
  120. /*
  121. * Number of bytes of private data per BMAC: allow enough for
  122. * the rx and tx dma commands plus a branch dma command each,
  123. * and another 16 bytes to allow us to align the dma command
  124. * buffers on a 16 byte boundary.
  125. */
  126. #define PRIV_BYTES (sizeof(struct bmac_data) \
  127. + (N_RX_RING + N_TX_RING + 4) * sizeof(struct dbdma_cmd) \
  128. + sizeof(struct sk_buff_head))
  129. static int bmac_open(struct net_device *dev);
  130. static int bmac_close(struct net_device *dev);
  131. static int bmac_transmit_packet(struct sk_buff *skb, struct net_device *dev);
  132. static struct net_device_stats *bmac_stats(struct net_device *dev);
  133. static void bmac_set_multicast(struct net_device *dev);
  134. static void bmac_reset_and_enable(struct net_device *dev);
  135. static void bmac_start_chip(struct net_device *dev);
  136. static void bmac_init_chip(struct net_device *dev);
  137. static void bmac_init_registers(struct net_device *dev);
  138. static void bmac_enable_and_reset_chip(struct net_device *dev);
  139. static int bmac_set_address(struct net_device *dev, void *addr);
  140. static irqreturn_t bmac_misc_intr(int irq, void *dev_id);
  141. static irqreturn_t bmac_txdma_intr(int irq, void *dev_id);
  142. static irqreturn_t bmac_rxdma_intr(int irq, void *dev_id);
  143. static void bmac_set_timeout(struct net_device *dev);
  144. static void bmac_tx_timeout(unsigned long data);
  145. static int bmac_output(struct sk_buff *skb, struct net_device *dev);
  146. static void bmac_start(struct net_device *dev);
  147. #define DBDMA_SET(x) ( ((x) | (x) << 16) )
  148. #define DBDMA_CLEAR(x) ( (x) << 16)
  149. static inline void
  150. dbdma_st32(volatile __u32 __iomem *a, unsigned long x)
  151. {
  152. __asm__ volatile( "stwbrx %0,0,%1" : : "r" (x), "r" (a) : "memory");
  153. return;
  154. }
  155. static inline unsigned long
  156. dbdma_ld32(volatile __u32 __iomem *a)
  157. {
  158. __u32 swap;
  159. __asm__ volatile ("lwbrx %0,0,%1" : "=r" (swap) : "r" (a));
  160. return swap;
  161. }
  162. static void
  163. dbdma_continue(volatile struct dbdma_regs __iomem *dmap)
  164. {
  165. dbdma_st32(&dmap->control,
  166. DBDMA_SET(RUN|WAKE) | DBDMA_CLEAR(PAUSE|DEAD));
  167. eieio();
  168. }
  169. static void
  170. dbdma_reset(volatile struct dbdma_regs __iomem *dmap)
  171. {
  172. dbdma_st32(&dmap->control,
  173. DBDMA_CLEAR(ACTIVE|DEAD|WAKE|FLUSH|PAUSE|RUN));
  174. eieio();
  175. while (dbdma_ld32(&dmap->status) & RUN)
  176. eieio();
  177. }
  178. static void
  179. dbdma_setcmd(volatile struct dbdma_cmd *cp,
  180. unsigned short cmd, unsigned count, unsigned long addr,
  181. unsigned long cmd_dep)
  182. {
  183. out_le16(&cp->command, cmd);
  184. out_le16(&cp->req_count, count);
  185. out_le32(&cp->phy_addr, addr);
  186. out_le32(&cp->cmd_dep, cmd_dep);
  187. out_le16(&cp->xfer_status, 0);
  188. out_le16(&cp->res_count, 0);
  189. }
  190. static inline
  191. void bmwrite(struct net_device *dev, unsigned long reg_offset, unsigned data )
  192. {
  193. out_le16((void __iomem *)dev->base_addr + reg_offset, data);
  194. }
  195. static inline
  196. unsigned short bmread(struct net_device *dev, unsigned long reg_offset )
  197. {
  198. return in_le16((void __iomem *)dev->base_addr + reg_offset);
  199. }
  200. static void
  201. bmac_enable_and_reset_chip(struct net_device *dev)
  202. {
  203. struct bmac_data *bp = netdev_priv(dev);
  204. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  205. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  206. if (rd)
  207. dbdma_reset(rd);
  208. if (td)
  209. dbdma_reset(td);
  210. pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 1);
  211. }
  212. #define MIFDELAY udelay(10)
  213. static unsigned int
  214. bmac_mif_readbits(struct net_device *dev, int nb)
  215. {
  216. unsigned int val = 0;
  217. while (--nb >= 0) {
  218. bmwrite(dev, MIFCSR, 0);
  219. MIFDELAY;
  220. if (bmread(dev, MIFCSR) & 8)
  221. val |= 1 << nb;
  222. bmwrite(dev, MIFCSR, 1);
  223. MIFDELAY;
  224. }
  225. bmwrite(dev, MIFCSR, 0);
  226. MIFDELAY;
  227. bmwrite(dev, MIFCSR, 1);
  228. MIFDELAY;
  229. return val;
  230. }
  231. static void
  232. bmac_mif_writebits(struct net_device *dev, unsigned int val, int nb)
  233. {
  234. int b;
  235. while (--nb >= 0) {
  236. b = (val & (1 << nb))? 6: 4;
  237. bmwrite(dev, MIFCSR, b);
  238. MIFDELAY;
  239. bmwrite(dev, MIFCSR, b|1);
  240. MIFDELAY;
  241. }
  242. }
  243. static unsigned int
  244. bmac_mif_read(struct net_device *dev, unsigned int addr)
  245. {
  246. unsigned int val;
  247. bmwrite(dev, MIFCSR, 4);
  248. MIFDELAY;
  249. bmac_mif_writebits(dev, ~0U, 32);
  250. bmac_mif_writebits(dev, 6, 4);
  251. bmac_mif_writebits(dev, addr, 10);
  252. bmwrite(dev, MIFCSR, 2);
  253. MIFDELAY;
  254. bmwrite(dev, MIFCSR, 1);
  255. MIFDELAY;
  256. val = bmac_mif_readbits(dev, 17);
  257. bmwrite(dev, MIFCSR, 4);
  258. MIFDELAY;
  259. return val;
  260. }
  261. static void
  262. bmac_mif_write(struct net_device *dev, unsigned int addr, unsigned int val)
  263. {
  264. bmwrite(dev, MIFCSR, 4);
  265. MIFDELAY;
  266. bmac_mif_writebits(dev, ~0U, 32);
  267. bmac_mif_writebits(dev, 5, 4);
  268. bmac_mif_writebits(dev, addr, 10);
  269. bmac_mif_writebits(dev, 2, 2);
  270. bmac_mif_writebits(dev, val, 16);
  271. bmac_mif_writebits(dev, 3, 2);
  272. }
  273. static void
  274. bmac_init_registers(struct net_device *dev)
  275. {
  276. struct bmac_data *bp = netdev_priv(dev);
  277. volatile unsigned short regValue;
  278. unsigned short *pWord16;
  279. int i;
  280. /* XXDEBUG(("bmac: enter init_registers\n")); */
  281. bmwrite(dev, RXRST, RxResetValue);
  282. bmwrite(dev, TXRST, TxResetBit);
  283. i = 100;
  284. do {
  285. --i;
  286. udelay(10000);
  287. regValue = bmread(dev, TXRST); /* wait for reset to clear..acknowledge */
  288. } while ((regValue & TxResetBit) && i > 0);
  289. if (!bp->is_bmac_plus) {
  290. regValue = bmread(dev, XCVRIF);
  291. regValue |= ClkBit | SerialMode | COLActiveLow;
  292. bmwrite(dev, XCVRIF, regValue);
  293. udelay(10000);
  294. }
  295. bmwrite(dev, RSEED, (unsigned short)0x1968);
  296. regValue = bmread(dev, XIFC);
  297. regValue |= TxOutputEnable;
  298. bmwrite(dev, XIFC, regValue);
  299. bmread(dev, PAREG);
  300. /* set collision counters to 0 */
  301. bmwrite(dev, NCCNT, 0);
  302. bmwrite(dev, NTCNT, 0);
  303. bmwrite(dev, EXCNT, 0);
  304. bmwrite(dev, LTCNT, 0);
  305. /* set rx counters to 0 */
  306. bmwrite(dev, FRCNT, 0);
  307. bmwrite(dev, LECNT, 0);
  308. bmwrite(dev, AECNT, 0);
  309. bmwrite(dev, FECNT, 0);
  310. bmwrite(dev, RXCV, 0);
  311. /* set tx fifo information */
  312. bmwrite(dev, TXTH, 4); /* 4 octets before tx starts */
  313. bmwrite(dev, TXFIFOCSR, 0); /* first disable txFIFO */
  314. bmwrite(dev, TXFIFOCSR, TxFIFOEnable );
  315. /* set rx fifo information */
  316. bmwrite(dev, RXFIFOCSR, 0); /* first disable rxFIFO */
  317. bmwrite(dev, RXFIFOCSR, RxFIFOEnable );
  318. //bmwrite(dev, TXCFG, TxMACEnable); /* TxNeverGiveUp maybe later */
  319. bmread(dev, STATUS); /* read it just to clear it */
  320. /* zero out the chip Hash Filter registers */
  321. for (i=0; i<4; i++) bp->hash_table_mask[i] = 0;
  322. bmwrite(dev, BHASH3, bp->hash_table_mask[0]); /* bits 15 - 0 */
  323. bmwrite(dev, BHASH2, bp->hash_table_mask[1]); /* bits 31 - 16 */
  324. bmwrite(dev, BHASH1, bp->hash_table_mask[2]); /* bits 47 - 32 */
  325. bmwrite(dev, BHASH0, bp->hash_table_mask[3]); /* bits 63 - 48 */
  326. pWord16 = (unsigned short *)dev->dev_addr;
  327. bmwrite(dev, MADD0, *pWord16++);
  328. bmwrite(dev, MADD1, *pWord16++);
  329. bmwrite(dev, MADD2, *pWord16);
  330. bmwrite(dev, RXCFG, RxCRCNoStrip | RxHashFilterEnable | RxRejectOwnPackets);
  331. bmwrite(dev, INTDISABLE, EnableNormal);
  332. return;
  333. }
  334. #if 0
  335. static void
  336. bmac_disable_interrupts(struct net_device *dev)
  337. {
  338. bmwrite(dev, INTDISABLE, DisableAll);
  339. }
  340. static void
  341. bmac_enable_interrupts(struct net_device *dev)
  342. {
  343. bmwrite(dev, INTDISABLE, EnableNormal);
  344. }
  345. #endif
  346. static void
  347. bmac_start_chip(struct net_device *dev)
  348. {
  349. struct bmac_data *bp = netdev_priv(dev);
  350. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  351. unsigned short oldConfig;
  352. /* enable rx dma channel */
  353. dbdma_continue(rd);
  354. oldConfig = bmread(dev, TXCFG);
  355. bmwrite(dev, TXCFG, oldConfig | TxMACEnable );
  356. /* turn on rx plus any other bits already on (promiscuous possibly) */
  357. oldConfig = bmread(dev, RXCFG);
  358. bmwrite(dev, RXCFG, oldConfig | RxMACEnable );
  359. udelay(20000);
  360. }
  361. static void
  362. bmac_init_phy(struct net_device *dev)
  363. {
  364. unsigned int addr;
  365. struct bmac_data *bp = netdev_priv(dev);
  366. printk(KERN_DEBUG "phy registers:");
  367. for (addr = 0; addr < 32; ++addr) {
  368. if ((addr & 7) == 0)
  369. printk("\n" KERN_DEBUG);
  370. printk(" %.4x", bmac_mif_read(dev, addr));
  371. }
  372. printk("\n");
  373. if (bp->is_bmac_plus) {
  374. unsigned int capable, ctrl;
  375. ctrl = bmac_mif_read(dev, 0);
  376. capable = ((bmac_mif_read(dev, 1) & 0xf800) >> 6) | 1;
  377. if (bmac_mif_read(dev, 4) != capable
  378. || (ctrl & 0x1000) == 0) {
  379. bmac_mif_write(dev, 4, capable);
  380. bmac_mif_write(dev, 0, 0x1200);
  381. } else
  382. bmac_mif_write(dev, 0, 0x1000);
  383. }
  384. }
  385. static void bmac_init_chip(struct net_device *dev)
  386. {
  387. bmac_init_phy(dev);
  388. bmac_init_registers(dev);
  389. }
  390. #ifdef CONFIG_PM
  391. static int bmac_suspend(struct macio_dev *mdev, pm_message_t state)
  392. {
  393. struct net_device* dev = macio_get_drvdata(mdev);
  394. struct bmac_data *bp = netdev_priv(dev);
  395. unsigned long flags;
  396. unsigned short config;
  397. int i;
  398. netif_device_detach(dev);
  399. /* prolly should wait for dma to finish & turn off the chip */
  400. spin_lock_irqsave(&bp->lock, flags);
  401. if (bp->timeout_active) {
  402. del_timer(&bp->tx_timeout);
  403. bp->timeout_active = 0;
  404. }
  405. disable_irq(dev->irq);
  406. disable_irq(bp->tx_dma_intr);
  407. disable_irq(bp->rx_dma_intr);
  408. bp->sleeping = 1;
  409. spin_unlock_irqrestore(&bp->lock, flags);
  410. if (bp->opened) {
  411. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  412. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  413. config = bmread(dev, RXCFG);
  414. bmwrite(dev, RXCFG, (config & ~RxMACEnable));
  415. config = bmread(dev, TXCFG);
  416. bmwrite(dev, TXCFG, (config & ~TxMACEnable));
  417. bmwrite(dev, INTDISABLE, DisableAll); /* disable all intrs */
  418. /* disable rx and tx dma */
  419. st_le32(&rd->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
  420. st_le32(&td->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
  421. /* free some skb's */
  422. for (i=0; i<N_RX_RING; i++) {
  423. if (bp->rx_bufs[i] != NULL) {
  424. dev_kfree_skb(bp->rx_bufs[i]);
  425. bp->rx_bufs[i] = NULL;
  426. }
  427. }
  428. for (i = 0; i<N_TX_RING; i++) {
  429. if (bp->tx_bufs[i] != NULL) {
  430. dev_kfree_skb(bp->tx_bufs[i]);
  431. bp->tx_bufs[i] = NULL;
  432. }
  433. }
  434. }
  435. pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
  436. return 0;
  437. }
  438. static int bmac_resume(struct macio_dev *mdev)
  439. {
  440. struct net_device* dev = macio_get_drvdata(mdev);
  441. struct bmac_data *bp = netdev_priv(dev);
  442. /* see if this is enough */
  443. if (bp->opened)
  444. bmac_reset_and_enable(dev);
  445. enable_irq(dev->irq);
  446. enable_irq(bp->tx_dma_intr);
  447. enable_irq(bp->rx_dma_intr);
  448. netif_device_attach(dev);
  449. return 0;
  450. }
  451. #endif /* CONFIG_PM */
  452. static int bmac_set_address(struct net_device *dev, void *addr)
  453. {
  454. struct bmac_data *bp = netdev_priv(dev);
  455. unsigned char *p = addr;
  456. unsigned short *pWord16;
  457. unsigned long flags;
  458. int i;
  459. XXDEBUG(("bmac: enter set_address\n"));
  460. spin_lock_irqsave(&bp->lock, flags);
  461. for (i = 0; i < 6; ++i) {
  462. dev->dev_addr[i] = p[i];
  463. }
  464. /* load up the hardware address */
  465. pWord16 = (unsigned short *)dev->dev_addr;
  466. bmwrite(dev, MADD0, *pWord16++);
  467. bmwrite(dev, MADD1, *pWord16++);
  468. bmwrite(dev, MADD2, *pWord16);
  469. spin_unlock_irqrestore(&bp->lock, flags);
  470. XXDEBUG(("bmac: exit set_address\n"));
  471. return 0;
  472. }
  473. static inline void bmac_set_timeout(struct net_device *dev)
  474. {
  475. struct bmac_data *bp = netdev_priv(dev);
  476. unsigned long flags;
  477. spin_lock_irqsave(&bp->lock, flags);
  478. if (bp->timeout_active)
  479. del_timer(&bp->tx_timeout);
  480. bp->tx_timeout.expires = jiffies + TX_TIMEOUT;
  481. bp->tx_timeout.function = bmac_tx_timeout;
  482. bp->tx_timeout.data = (unsigned long) dev;
  483. add_timer(&bp->tx_timeout);
  484. bp->timeout_active = 1;
  485. spin_unlock_irqrestore(&bp->lock, flags);
  486. }
  487. static void
  488. bmac_construct_xmt(struct sk_buff *skb, volatile struct dbdma_cmd *cp)
  489. {
  490. void *vaddr;
  491. unsigned long baddr;
  492. unsigned long len;
  493. len = skb->len;
  494. vaddr = skb->data;
  495. baddr = virt_to_bus(vaddr);
  496. dbdma_setcmd(cp, (OUTPUT_LAST | INTR_ALWAYS | WAIT_IFCLR), len, baddr, 0);
  497. }
  498. static void
  499. bmac_construct_rxbuff(struct sk_buff *skb, volatile struct dbdma_cmd *cp)
  500. {
  501. unsigned char *addr = skb? skb->data: bmac_emergency_rxbuf;
  502. dbdma_setcmd(cp, (INPUT_LAST | INTR_ALWAYS), RX_BUFLEN,
  503. virt_to_bus(addr), 0);
  504. }
  505. static void
  506. bmac_init_tx_ring(struct bmac_data *bp)
  507. {
  508. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  509. memset((char *)bp->tx_cmds, 0, (N_TX_RING+1) * sizeof(struct dbdma_cmd));
  510. bp->tx_empty = 0;
  511. bp->tx_fill = 0;
  512. bp->tx_fullup = 0;
  513. /* put a branch at the end of the tx command list */
  514. dbdma_setcmd(&bp->tx_cmds[N_TX_RING],
  515. (DBDMA_NOP | BR_ALWAYS), 0, 0, virt_to_bus(bp->tx_cmds));
  516. /* reset tx dma */
  517. dbdma_reset(td);
  518. out_le32(&td->wait_sel, 0x00200020);
  519. out_le32(&td->cmdptr, virt_to_bus(bp->tx_cmds));
  520. }
  521. static int
  522. bmac_init_rx_ring(struct bmac_data *bp)
  523. {
  524. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  525. int i;
  526. struct sk_buff *skb;
  527. /* initialize list of sk_buffs for receiving and set up recv dma */
  528. memset((char *)bp->rx_cmds, 0,
  529. (N_RX_RING + 1) * sizeof(struct dbdma_cmd));
  530. for (i = 0; i < N_RX_RING; i++) {
  531. if ((skb = bp->rx_bufs[i]) == NULL) {
  532. bp->rx_bufs[i] = skb = dev_alloc_skb(RX_BUFLEN+2);
  533. if (skb != NULL)
  534. skb_reserve(skb, 2);
  535. }
  536. bmac_construct_rxbuff(skb, &bp->rx_cmds[i]);
  537. }
  538. bp->rx_empty = 0;
  539. bp->rx_fill = i;
  540. /* Put a branch back to the beginning of the receive command list */
  541. dbdma_setcmd(&bp->rx_cmds[N_RX_RING],
  542. (DBDMA_NOP | BR_ALWAYS), 0, 0, virt_to_bus(bp->rx_cmds));
  543. /* start rx dma */
  544. dbdma_reset(rd);
  545. out_le32(&rd->cmdptr, virt_to_bus(bp->rx_cmds));
  546. return 1;
  547. }
  548. static int bmac_transmit_packet(struct sk_buff *skb, struct net_device *dev)
  549. {
  550. struct bmac_data *bp = netdev_priv(dev);
  551. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  552. int i;
  553. /* see if there's a free slot in the tx ring */
  554. /* XXDEBUG(("bmac_xmit_start: empty=%d fill=%d\n", */
  555. /* bp->tx_empty, bp->tx_fill)); */
  556. i = bp->tx_fill + 1;
  557. if (i >= N_TX_RING)
  558. i = 0;
  559. if (i == bp->tx_empty) {
  560. netif_stop_queue(dev);
  561. bp->tx_fullup = 1;
  562. XXDEBUG(("bmac_transmit_packet: tx ring full\n"));
  563. return -1; /* can't take it at the moment */
  564. }
  565. dbdma_setcmd(&bp->tx_cmds[i], DBDMA_STOP, 0, 0, 0);
  566. bmac_construct_xmt(skb, &bp->tx_cmds[bp->tx_fill]);
  567. bp->tx_bufs[bp->tx_fill] = skb;
  568. bp->tx_fill = i;
  569. bp->stats.tx_bytes += skb->len;
  570. dbdma_continue(td);
  571. return 0;
  572. }
  573. static int rxintcount;
  574. static irqreturn_t bmac_rxdma_intr(int irq, void *dev_id)
  575. {
  576. struct net_device *dev = (struct net_device *) dev_id;
  577. struct bmac_data *bp = netdev_priv(dev);
  578. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  579. volatile struct dbdma_cmd *cp;
  580. int i, nb, stat;
  581. struct sk_buff *skb;
  582. unsigned int residual;
  583. int last;
  584. unsigned long flags;
  585. spin_lock_irqsave(&bp->lock, flags);
  586. if (++rxintcount < 10) {
  587. XXDEBUG(("bmac_rxdma_intr\n"));
  588. }
  589. last = -1;
  590. i = bp->rx_empty;
  591. while (1) {
  592. cp = &bp->rx_cmds[i];
  593. stat = ld_le16(&cp->xfer_status);
  594. residual = ld_le16(&cp->res_count);
  595. if ((stat & ACTIVE) == 0)
  596. break;
  597. nb = RX_BUFLEN - residual - 2;
  598. if (nb < (ETHERMINPACKET - ETHERCRC)) {
  599. skb = NULL;
  600. bp->stats.rx_length_errors++;
  601. bp->stats.rx_errors++;
  602. } else {
  603. skb = bp->rx_bufs[i];
  604. bp->rx_bufs[i] = NULL;
  605. }
  606. if (skb != NULL) {
  607. nb -= ETHERCRC;
  608. skb_put(skb, nb);
  609. skb->protocol = eth_type_trans(skb, dev);
  610. netif_rx(skb);
  611. dev->last_rx = jiffies;
  612. ++bp->stats.rx_packets;
  613. bp->stats.rx_bytes += nb;
  614. } else {
  615. ++bp->stats.rx_dropped;
  616. }
  617. dev->last_rx = jiffies;
  618. if ((skb = bp->rx_bufs[i]) == NULL) {
  619. bp->rx_bufs[i] = skb = dev_alloc_skb(RX_BUFLEN+2);
  620. if (skb != NULL)
  621. skb_reserve(bp->rx_bufs[i], 2);
  622. }
  623. bmac_construct_rxbuff(skb, &bp->rx_cmds[i]);
  624. st_le16(&cp->res_count, 0);
  625. st_le16(&cp->xfer_status, 0);
  626. last = i;
  627. if (++i >= N_RX_RING) i = 0;
  628. }
  629. if (last != -1) {
  630. bp->rx_fill = last;
  631. bp->rx_empty = i;
  632. }
  633. dbdma_continue(rd);
  634. spin_unlock_irqrestore(&bp->lock, flags);
  635. if (rxintcount < 10) {
  636. XXDEBUG(("bmac_rxdma_intr done\n"));
  637. }
  638. return IRQ_HANDLED;
  639. }
  640. static int txintcount;
  641. static irqreturn_t bmac_txdma_intr(int irq, void *dev_id)
  642. {
  643. struct net_device *dev = (struct net_device *) dev_id;
  644. struct bmac_data *bp = netdev_priv(dev);
  645. volatile struct dbdma_cmd *cp;
  646. int stat;
  647. unsigned long flags;
  648. spin_lock_irqsave(&bp->lock, flags);
  649. if (txintcount++ < 10) {
  650. XXDEBUG(("bmac_txdma_intr\n"));
  651. }
  652. /* del_timer(&bp->tx_timeout); */
  653. /* bp->timeout_active = 0; */
  654. while (1) {
  655. cp = &bp->tx_cmds[bp->tx_empty];
  656. stat = ld_le16(&cp->xfer_status);
  657. if (txintcount < 10) {
  658. XXDEBUG(("bmac_txdma_xfer_stat=%#0x\n", stat));
  659. }
  660. if (!(stat & ACTIVE)) {
  661. /*
  662. * status field might not have been filled by DBDMA
  663. */
  664. if (cp == bus_to_virt(in_le32(&bp->tx_dma->cmdptr)))
  665. break;
  666. }
  667. if (bp->tx_bufs[bp->tx_empty]) {
  668. ++bp->stats.tx_packets;
  669. dev_kfree_skb_irq(bp->tx_bufs[bp->tx_empty]);
  670. }
  671. bp->tx_bufs[bp->tx_empty] = NULL;
  672. bp->tx_fullup = 0;
  673. netif_wake_queue(dev);
  674. if (++bp->tx_empty >= N_TX_RING)
  675. bp->tx_empty = 0;
  676. if (bp->tx_empty == bp->tx_fill)
  677. break;
  678. }
  679. spin_unlock_irqrestore(&bp->lock, flags);
  680. if (txintcount < 10) {
  681. XXDEBUG(("bmac_txdma_intr done->bmac_start\n"));
  682. }
  683. bmac_start(dev);
  684. return IRQ_HANDLED;
  685. }
  686. static struct net_device_stats *bmac_stats(struct net_device *dev)
  687. {
  688. struct bmac_data *p = netdev_priv(dev);
  689. return &p->stats;
  690. }
  691. #ifndef SUNHME_MULTICAST
  692. /* Real fast bit-reversal algorithm, 6-bit values */
  693. static int reverse6[64] = {
  694. 0x0,0x20,0x10,0x30,0x8,0x28,0x18,0x38,
  695. 0x4,0x24,0x14,0x34,0xc,0x2c,0x1c,0x3c,
  696. 0x2,0x22,0x12,0x32,0xa,0x2a,0x1a,0x3a,
  697. 0x6,0x26,0x16,0x36,0xe,0x2e,0x1e,0x3e,
  698. 0x1,0x21,0x11,0x31,0x9,0x29,0x19,0x39,
  699. 0x5,0x25,0x15,0x35,0xd,0x2d,0x1d,0x3d,
  700. 0x3,0x23,0x13,0x33,0xb,0x2b,0x1b,0x3b,
  701. 0x7,0x27,0x17,0x37,0xf,0x2f,0x1f,0x3f
  702. };
  703. static unsigned int
  704. crc416(unsigned int curval, unsigned short nxtval)
  705. {
  706. register unsigned int counter, cur = curval, next = nxtval;
  707. register int high_crc_set, low_data_set;
  708. /* Swap bytes */
  709. next = ((next & 0x00FF) << 8) | (next >> 8);
  710. /* Compute bit-by-bit */
  711. for (counter = 0; counter < 16; ++counter) {
  712. /* is high CRC bit set? */
  713. if ((cur & 0x80000000) == 0) high_crc_set = 0;
  714. else high_crc_set = 1;
  715. cur = cur << 1;
  716. if ((next & 0x0001) == 0) low_data_set = 0;
  717. else low_data_set = 1;
  718. next = next >> 1;
  719. /* do the XOR */
  720. if (high_crc_set ^ low_data_set) cur = cur ^ ENET_CRCPOLY;
  721. }
  722. return cur;
  723. }
  724. static unsigned int
  725. bmac_crc(unsigned short *address)
  726. {
  727. unsigned int newcrc;
  728. XXDEBUG(("bmac_crc: addr=%#04x, %#04x, %#04x\n", *address, address[1], address[2]));
  729. newcrc = crc416(0xffffffff, *address); /* address bits 47 - 32 */
  730. newcrc = crc416(newcrc, address[1]); /* address bits 31 - 16 */
  731. newcrc = crc416(newcrc, address[2]); /* address bits 15 - 0 */
  732. return(newcrc);
  733. }
  734. /*
  735. * Add requested mcast addr to BMac's hash table filter.
  736. *
  737. */
  738. static void
  739. bmac_addhash(struct bmac_data *bp, unsigned char *addr)
  740. {
  741. unsigned int crc;
  742. unsigned short mask;
  743. if (!(*addr)) return;
  744. crc = bmac_crc((unsigned short *)addr) & 0x3f; /* Big-endian alert! */
  745. crc = reverse6[crc]; /* Hyperfast bit-reversing algorithm */
  746. if (bp->hash_use_count[crc]++) return; /* This bit is already set */
  747. mask = crc % 16;
  748. mask = (unsigned char)1 << mask;
  749. bp->hash_use_count[crc/16] |= mask;
  750. }
  751. static void
  752. bmac_removehash(struct bmac_data *bp, unsigned char *addr)
  753. {
  754. unsigned int crc;
  755. unsigned char mask;
  756. /* Now, delete the address from the filter copy, as indicated */
  757. crc = bmac_crc((unsigned short *)addr) & 0x3f; /* Big-endian alert! */
  758. crc = reverse6[crc]; /* Hyperfast bit-reversing algorithm */
  759. if (bp->hash_use_count[crc] == 0) return; /* That bit wasn't in use! */
  760. if (--bp->hash_use_count[crc]) return; /* That bit is still in use */
  761. mask = crc % 16;
  762. mask = ((unsigned char)1 << mask) ^ 0xffff; /* To turn off bit */
  763. bp->hash_table_mask[crc/16] &= mask;
  764. }
  765. /*
  766. * Sync the adapter with the software copy of the multicast mask
  767. * (logical address filter).
  768. */
  769. static void
  770. bmac_rx_off(struct net_device *dev)
  771. {
  772. unsigned short rx_cfg;
  773. rx_cfg = bmread(dev, RXCFG);
  774. rx_cfg &= ~RxMACEnable;
  775. bmwrite(dev, RXCFG, rx_cfg);
  776. do {
  777. rx_cfg = bmread(dev, RXCFG);
  778. } while (rx_cfg & RxMACEnable);
  779. }
  780. unsigned short
  781. bmac_rx_on(struct net_device *dev, int hash_enable, int promisc_enable)
  782. {
  783. unsigned short rx_cfg;
  784. rx_cfg = bmread(dev, RXCFG);
  785. rx_cfg |= RxMACEnable;
  786. if (hash_enable) rx_cfg |= RxHashFilterEnable;
  787. else rx_cfg &= ~RxHashFilterEnable;
  788. if (promisc_enable) rx_cfg |= RxPromiscEnable;
  789. else rx_cfg &= ~RxPromiscEnable;
  790. bmwrite(dev, RXRST, RxResetValue);
  791. bmwrite(dev, RXFIFOCSR, 0); /* first disable rxFIFO */
  792. bmwrite(dev, RXFIFOCSR, RxFIFOEnable );
  793. bmwrite(dev, RXCFG, rx_cfg );
  794. return rx_cfg;
  795. }
  796. static void
  797. bmac_update_hash_table_mask(struct net_device *dev, struct bmac_data *bp)
  798. {
  799. bmwrite(dev, BHASH3, bp->hash_table_mask[0]); /* bits 15 - 0 */
  800. bmwrite(dev, BHASH2, bp->hash_table_mask[1]); /* bits 31 - 16 */
  801. bmwrite(dev, BHASH1, bp->hash_table_mask[2]); /* bits 47 - 32 */
  802. bmwrite(dev, BHASH0, bp->hash_table_mask[3]); /* bits 63 - 48 */
  803. }
  804. #if 0
  805. static void
  806. bmac_add_multi(struct net_device *dev,
  807. struct bmac_data *bp, unsigned char *addr)
  808. {
  809. /* XXDEBUG(("bmac: enter bmac_add_multi\n")); */
  810. bmac_addhash(bp, addr);
  811. bmac_rx_off(dev);
  812. bmac_update_hash_table_mask(dev, bp);
  813. bmac_rx_on(dev, 1, (dev->flags & IFF_PROMISC)? 1 : 0);
  814. /* XXDEBUG(("bmac: exit bmac_add_multi\n")); */
  815. }
  816. static void
  817. bmac_remove_multi(struct net_device *dev,
  818. struct bmac_data *bp, unsigned char *addr)
  819. {
  820. bmac_removehash(bp, addr);
  821. bmac_rx_off(dev);
  822. bmac_update_hash_table_mask(dev, bp);
  823. bmac_rx_on(dev, 1, (dev->flags & IFF_PROMISC)? 1 : 0);
  824. }
  825. #endif
  826. /* Set or clear the multicast filter for this adaptor.
  827. num_addrs == -1 Promiscuous mode, receive all packets
  828. num_addrs == 0 Normal mode, clear multicast list
  829. num_addrs > 0 Multicast mode, receive normal and MC packets, and do
  830. best-effort filtering.
  831. */
  832. static void bmac_set_multicast(struct net_device *dev)
  833. {
  834. struct dev_mc_list *dmi;
  835. struct bmac_data *bp = netdev_priv(dev);
  836. int num_addrs = dev->mc_count;
  837. unsigned short rx_cfg;
  838. int i;
  839. if (bp->sleeping)
  840. return;
  841. XXDEBUG(("bmac: enter bmac_set_multicast, n_addrs=%d\n", num_addrs));
  842. if((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
  843. for (i=0; i<4; i++) bp->hash_table_mask[i] = 0xffff;
  844. bmac_update_hash_table_mask(dev, bp);
  845. rx_cfg = bmac_rx_on(dev, 1, 0);
  846. XXDEBUG(("bmac: all multi, rx_cfg=%#08x\n"));
  847. } else if ((dev->flags & IFF_PROMISC) || (num_addrs < 0)) {
  848. rx_cfg = bmread(dev, RXCFG);
  849. rx_cfg |= RxPromiscEnable;
  850. bmwrite(dev, RXCFG, rx_cfg);
  851. rx_cfg = bmac_rx_on(dev, 0, 1);
  852. XXDEBUG(("bmac: promisc mode enabled, rx_cfg=%#08x\n", rx_cfg));
  853. } else {
  854. for (i=0; i<4; i++) bp->hash_table_mask[i] = 0;
  855. for (i=0; i<64; i++) bp->hash_use_count[i] = 0;
  856. if (num_addrs == 0) {
  857. rx_cfg = bmac_rx_on(dev, 0, 0);
  858. XXDEBUG(("bmac: multi disabled, rx_cfg=%#08x\n", rx_cfg));
  859. } else {
  860. for (dmi=dev->mc_list; dmi!=NULL; dmi=dmi->next)
  861. bmac_addhash(bp, dmi->dmi_addr);
  862. bmac_update_hash_table_mask(dev, bp);
  863. rx_cfg = bmac_rx_on(dev, 1, 0);
  864. XXDEBUG(("bmac: multi enabled, rx_cfg=%#08x\n", rx_cfg));
  865. }
  866. }
  867. /* XXDEBUG(("bmac: exit bmac_set_multicast\n")); */
  868. }
  869. #else /* ifdef SUNHME_MULTICAST */
  870. /* The version of set_multicast below was lifted from sunhme.c */
  871. static void bmac_set_multicast(struct net_device *dev)
  872. {
  873. struct dev_mc_list *dmi = dev->mc_list;
  874. char *addrs;
  875. int i;
  876. unsigned short rx_cfg;
  877. u32 crc;
  878. if((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
  879. bmwrite(dev, BHASH0, 0xffff);
  880. bmwrite(dev, BHASH1, 0xffff);
  881. bmwrite(dev, BHASH2, 0xffff);
  882. bmwrite(dev, BHASH3, 0xffff);
  883. } else if(dev->flags & IFF_PROMISC) {
  884. rx_cfg = bmread(dev, RXCFG);
  885. rx_cfg |= RxPromiscEnable;
  886. bmwrite(dev, RXCFG, rx_cfg);
  887. } else {
  888. u16 hash_table[4];
  889. rx_cfg = bmread(dev, RXCFG);
  890. rx_cfg &= ~RxPromiscEnable;
  891. bmwrite(dev, RXCFG, rx_cfg);
  892. for(i = 0; i < 4; i++) hash_table[i] = 0;
  893. for(i = 0; i < dev->mc_count; i++) {
  894. addrs = dmi->dmi_addr;
  895. dmi = dmi->next;
  896. if(!(*addrs & 1))
  897. continue;
  898. crc = ether_crc_le(6, addrs);
  899. crc >>= 26;
  900. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  901. }
  902. bmwrite(dev, BHASH0, hash_table[0]);
  903. bmwrite(dev, BHASH1, hash_table[1]);
  904. bmwrite(dev, BHASH2, hash_table[2]);
  905. bmwrite(dev, BHASH3, hash_table[3]);
  906. }
  907. }
  908. #endif /* SUNHME_MULTICAST */
  909. static int miscintcount;
  910. static irqreturn_t bmac_misc_intr(int irq, void *dev_id)
  911. {
  912. struct net_device *dev = (struct net_device *) dev_id;
  913. struct bmac_data *bp = netdev_priv(dev);
  914. unsigned int status = bmread(dev, STATUS);
  915. if (miscintcount++ < 10) {
  916. XXDEBUG(("bmac_misc_intr\n"));
  917. }
  918. /* XXDEBUG(("bmac_misc_intr, status=%#08x\n", status)); */
  919. /* bmac_txdma_intr_inner(irq, dev_id); */
  920. /* if (status & FrameReceived) bp->stats.rx_dropped++; */
  921. if (status & RxErrorMask) bp->stats.rx_errors++;
  922. if (status & RxCRCCntExp) bp->stats.rx_crc_errors++;
  923. if (status & RxLenCntExp) bp->stats.rx_length_errors++;
  924. if (status & RxOverFlow) bp->stats.rx_over_errors++;
  925. if (status & RxAlignCntExp) bp->stats.rx_frame_errors++;
  926. /* if (status & FrameSent) bp->stats.tx_dropped++; */
  927. if (status & TxErrorMask) bp->stats.tx_errors++;
  928. if (status & TxUnderrun) bp->stats.tx_fifo_errors++;
  929. if (status & TxNormalCollExp) bp->stats.collisions++;
  930. return IRQ_HANDLED;
  931. }
  932. /*
  933. * Procedure for reading EEPROM
  934. */
  935. #define SROMAddressLength 5
  936. #define DataInOn 0x0008
  937. #define DataInOff 0x0000
  938. #define Clk 0x0002
  939. #define ChipSelect 0x0001
  940. #define SDIShiftCount 3
  941. #define SD0ShiftCount 2
  942. #define DelayValue 1000 /* number of microseconds */
  943. #define SROMStartOffset 10 /* this is in words */
  944. #define SROMReadCount 3 /* number of words to read from SROM */
  945. #define SROMAddressBits 6
  946. #define EnetAddressOffset 20
  947. static unsigned char
  948. bmac_clock_out_bit(struct net_device *dev)
  949. {
  950. unsigned short data;
  951. unsigned short val;
  952. bmwrite(dev, SROMCSR, ChipSelect | Clk);
  953. udelay(DelayValue);
  954. data = bmread(dev, SROMCSR);
  955. udelay(DelayValue);
  956. val = (data >> SD0ShiftCount) & 1;
  957. bmwrite(dev, SROMCSR, ChipSelect);
  958. udelay(DelayValue);
  959. return val;
  960. }
  961. static void
  962. bmac_clock_in_bit(struct net_device *dev, unsigned int val)
  963. {
  964. unsigned short data;
  965. if (val != 0 && val != 1) return;
  966. data = (val << SDIShiftCount);
  967. bmwrite(dev, SROMCSR, data | ChipSelect );
  968. udelay(DelayValue);
  969. bmwrite(dev, SROMCSR, data | ChipSelect | Clk );
  970. udelay(DelayValue);
  971. bmwrite(dev, SROMCSR, data | ChipSelect);
  972. udelay(DelayValue);
  973. }
  974. static void
  975. reset_and_select_srom(struct net_device *dev)
  976. {
  977. /* first reset */
  978. bmwrite(dev, SROMCSR, 0);
  979. udelay(DelayValue);
  980. /* send it the read command (110) */
  981. bmac_clock_in_bit(dev, 1);
  982. bmac_clock_in_bit(dev, 1);
  983. bmac_clock_in_bit(dev, 0);
  984. }
  985. static unsigned short
  986. read_srom(struct net_device *dev, unsigned int addr, unsigned int addr_len)
  987. {
  988. unsigned short data, val;
  989. int i;
  990. /* send out the address we want to read from */
  991. for (i = 0; i < addr_len; i++) {
  992. val = addr >> (addr_len-i-1);
  993. bmac_clock_in_bit(dev, val & 1);
  994. }
  995. /* Now read in the 16-bit data */
  996. data = 0;
  997. for (i = 0; i < 16; i++) {
  998. val = bmac_clock_out_bit(dev);
  999. data <<= 1;
  1000. data |= val;
  1001. }
  1002. bmwrite(dev, SROMCSR, 0);
  1003. return data;
  1004. }
  1005. /*
  1006. * It looks like Cogent and SMC use different methods for calculating
  1007. * checksums. What a pain..
  1008. */
  1009. static int
  1010. bmac_verify_checksum(struct net_device *dev)
  1011. {
  1012. unsigned short data, storedCS;
  1013. reset_and_select_srom(dev);
  1014. data = read_srom(dev, 3, SROMAddressBits);
  1015. storedCS = ((data >> 8) & 0x0ff) | ((data << 8) & 0xff00);
  1016. return 0;
  1017. }
  1018. static void
  1019. bmac_get_station_address(struct net_device *dev, unsigned char *ea)
  1020. {
  1021. int i;
  1022. unsigned short data;
  1023. for (i = 0; i < 6; i++)
  1024. {
  1025. reset_and_select_srom(dev);
  1026. data = read_srom(dev, i + EnetAddressOffset/2, SROMAddressBits);
  1027. ea[2*i] = bitrev8(data & 0x0ff);
  1028. ea[2*i+1] = bitrev8((data >> 8) & 0x0ff);
  1029. }
  1030. }
  1031. static void bmac_reset_and_enable(struct net_device *dev)
  1032. {
  1033. struct bmac_data *bp = netdev_priv(dev);
  1034. unsigned long flags;
  1035. struct sk_buff *skb;
  1036. unsigned char *data;
  1037. spin_lock_irqsave(&bp->lock, flags);
  1038. bmac_enable_and_reset_chip(dev);
  1039. bmac_init_tx_ring(bp);
  1040. bmac_init_rx_ring(bp);
  1041. bmac_init_chip(dev);
  1042. bmac_start_chip(dev);
  1043. bmwrite(dev, INTDISABLE, EnableNormal);
  1044. bp->sleeping = 0;
  1045. /*
  1046. * It seems that the bmac can't receive until it's transmitted
  1047. * a packet. So we give it a dummy packet to transmit.
  1048. */
  1049. skb = dev_alloc_skb(ETHERMINPACKET);
  1050. if (skb != NULL) {
  1051. data = skb_put(skb, ETHERMINPACKET);
  1052. memset(data, 0, ETHERMINPACKET);
  1053. memcpy(data, dev->dev_addr, 6);
  1054. memcpy(data+6, dev->dev_addr, 6);
  1055. bmac_transmit_packet(skb, dev);
  1056. }
  1057. spin_unlock_irqrestore(&bp->lock, flags);
  1058. }
  1059. static void bmac_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1060. {
  1061. struct bmac_data *bp = netdev_priv(dev);
  1062. strcpy(info->driver, "bmac");
  1063. strcpy(info->bus_info, bp->mdev->ofdev.dev.bus_id);
  1064. }
  1065. static const struct ethtool_ops bmac_ethtool_ops = {
  1066. .get_drvinfo = bmac_get_drvinfo,
  1067. .get_link = ethtool_op_get_link,
  1068. };
  1069. static int __devinit bmac_probe(struct macio_dev *mdev, const struct of_device_id *match)
  1070. {
  1071. int j, rev, ret;
  1072. struct bmac_data *bp;
  1073. const unsigned char *prop_addr;
  1074. unsigned char addr[6];
  1075. struct net_device *dev;
  1076. int is_bmac_plus = ((int)match->data) != 0;
  1077. if (macio_resource_count(mdev) != 3 || macio_irq_count(mdev) != 3) {
  1078. printk(KERN_ERR "BMAC: can't use, need 3 addrs and 3 intrs\n");
  1079. return -ENODEV;
  1080. }
  1081. prop_addr = of_get_property(macio_get_of_node(mdev),
  1082. "mac-address", NULL);
  1083. if (prop_addr == NULL) {
  1084. prop_addr = of_get_property(macio_get_of_node(mdev),
  1085. "local-mac-address", NULL);
  1086. if (prop_addr == NULL) {
  1087. printk(KERN_ERR "BMAC: Can't get mac-address\n");
  1088. return -ENODEV;
  1089. }
  1090. }
  1091. memcpy(addr, prop_addr, sizeof(addr));
  1092. dev = alloc_etherdev(PRIV_BYTES);
  1093. if (!dev) {
  1094. printk(KERN_ERR "BMAC: alloc_etherdev failed, out of memory\n");
  1095. return -ENOMEM;
  1096. }
  1097. bp = netdev_priv(dev);
  1098. SET_NETDEV_DEV(dev, &mdev->ofdev.dev);
  1099. macio_set_drvdata(mdev, dev);
  1100. bp->mdev = mdev;
  1101. spin_lock_init(&bp->lock);
  1102. if (macio_request_resources(mdev, "bmac")) {
  1103. printk(KERN_ERR "BMAC: can't request IO resource !\n");
  1104. goto out_free;
  1105. }
  1106. dev->base_addr = (unsigned long)
  1107. ioremap(macio_resource_start(mdev, 0), macio_resource_len(mdev, 0));
  1108. if (dev->base_addr == 0)
  1109. goto out_release;
  1110. dev->irq = macio_irq(mdev, 0);
  1111. bmac_enable_and_reset_chip(dev);
  1112. bmwrite(dev, INTDISABLE, DisableAll);
  1113. rev = addr[0] == 0 && addr[1] == 0xA0;
  1114. for (j = 0; j < 6; ++j)
  1115. dev->dev_addr[j] = rev ? bitrev8(addr[j]): addr[j];
  1116. /* Enable chip without interrupts for now */
  1117. bmac_enable_and_reset_chip(dev);
  1118. bmwrite(dev, INTDISABLE, DisableAll);
  1119. dev->open = bmac_open;
  1120. dev->stop = bmac_close;
  1121. dev->ethtool_ops = &bmac_ethtool_ops;
  1122. dev->hard_start_xmit = bmac_output;
  1123. dev->get_stats = bmac_stats;
  1124. dev->set_multicast_list = bmac_set_multicast;
  1125. dev->set_mac_address = bmac_set_address;
  1126. bmac_get_station_address(dev, addr);
  1127. if (bmac_verify_checksum(dev) != 0)
  1128. goto err_out_iounmap;
  1129. bp->is_bmac_plus = is_bmac_plus;
  1130. bp->tx_dma = ioremap(macio_resource_start(mdev, 1), macio_resource_len(mdev, 1));
  1131. if (!bp->tx_dma)
  1132. goto err_out_iounmap;
  1133. bp->tx_dma_intr = macio_irq(mdev, 1);
  1134. bp->rx_dma = ioremap(macio_resource_start(mdev, 2), macio_resource_len(mdev, 2));
  1135. if (!bp->rx_dma)
  1136. goto err_out_iounmap_tx;
  1137. bp->rx_dma_intr = macio_irq(mdev, 2);
  1138. bp->tx_cmds = (volatile struct dbdma_cmd *) DBDMA_ALIGN(bp + 1);
  1139. bp->rx_cmds = bp->tx_cmds + N_TX_RING + 1;
  1140. bp->queue = (struct sk_buff_head *)(bp->rx_cmds + N_RX_RING + 1);
  1141. skb_queue_head_init(bp->queue);
  1142. init_timer(&bp->tx_timeout);
  1143. ret = request_irq(dev->irq, bmac_misc_intr, 0, "BMAC-misc", dev);
  1144. if (ret) {
  1145. printk(KERN_ERR "BMAC: can't get irq %d\n", dev->irq);
  1146. goto err_out_iounmap_rx;
  1147. }
  1148. ret = request_irq(bp->tx_dma_intr, bmac_txdma_intr, 0, "BMAC-txdma", dev);
  1149. if (ret) {
  1150. printk(KERN_ERR "BMAC: can't get irq %d\n", bp->tx_dma_intr);
  1151. goto err_out_irq0;
  1152. }
  1153. ret = request_irq(bp->rx_dma_intr, bmac_rxdma_intr, 0, "BMAC-rxdma", dev);
  1154. if (ret) {
  1155. printk(KERN_ERR "BMAC: can't get irq %d\n", bp->rx_dma_intr);
  1156. goto err_out_irq1;
  1157. }
  1158. /* Mask chip interrupts and disable chip, will be
  1159. * re-enabled on open()
  1160. */
  1161. disable_irq(dev->irq);
  1162. pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
  1163. if (register_netdev(dev) != 0) {
  1164. printk(KERN_ERR "BMAC: Ethernet registration failed\n");
  1165. goto err_out_irq2;
  1166. }
  1167. printk(KERN_INFO "%s: BMAC%s at", dev->name, (is_bmac_plus? "+": ""));
  1168. for (j = 0; j < 6; ++j)
  1169. printk("%c%.2x", (j? ':': ' '), dev->dev_addr[j]);
  1170. XXDEBUG((", base_addr=%#0lx", dev->base_addr));
  1171. printk("\n");
  1172. return 0;
  1173. err_out_irq2:
  1174. free_irq(bp->rx_dma_intr, dev);
  1175. err_out_irq1:
  1176. free_irq(bp->tx_dma_intr, dev);
  1177. err_out_irq0:
  1178. free_irq(dev->irq, dev);
  1179. err_out_iounmap_rx:
  1180. iounmap(bp->rx_dma);
  1181. err_out_iounmap_tx:
  1182. iounmap(bp->tx_dma);
  1183. err_out_iounmap:
  1184. iounmap((void __iomem *)dev->base_addr);
  1185. out_release:
  1186. macio_release_resources(mdev);
  1187. out_free:
  1188. pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
  1189. free_netdev(dev);
  1190. return -ENODEV;
  1191. }
  1192. static int bmac_open(struct net_device *dev)
  1193. {
  1194. struct bmac_data *bp = netdev_priv(dev);
  1195. /* XXDEBUG(("bmac: enter open\n")); */
  1196. /* reset the chip */
  1197. bp->opened = 1;
  1198. bmac_reset_and_enable(dev);
  1199. enable_irq(dev->irq);
  1200. return 0;
  1201. }
  1202. static int bmac_close(struct net_device *dev)
  1203. {
  1204. struct bmac_data *bp = netdev_priv(dev);
  1205. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  1206. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  1207. unsigned short config;
  1208. int i;
  1209. bp->sleeping = 1;
  1210. /* disable rx and tx */
  1211. config = bmread(dev, RXCFG);
  1212. bmwrite(dev, RXCFG, (config & ~RxMACEnable));
  1213. config = bmread(dev, TXCFG);
  1214. bmwrite(dev, TXCFG, (config & ~TxMACEnable));
  1215. bmwrite(dev, INTDISABLE, DisableAll); /* disable all intrs */
  1216. /* disable rx and tx dma */
  1217. st_le32(&rd->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
  1218. st_le32(&td->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE)); /* clear run bit */
  1219. /* free some skb's */
  1220. XXDEBUG(("bmac: free rx bufs\n"));
  1221. for (i=0; i<N_RX_RING; i++) {
  1222. if (bp->rx_bufs[i] != NULL) {
  1223. dev_kfree_skb(bp->rx_bufs[i]);
  1224. bp->rx_bufs[i] = NULL;
  1225. }
  1226. }
  1227. XXDEBUG(("bmac: free tx bufs\n"));
  1228. for (i = 0; i<N_TX_RING; i++) {
  1229. if (bp->tx_bufs[i] != NULL) {
  1230. dev_kfree_skb(bp->tx_bufs[i]);
  1231. bp->tx_bufs[i] = NULL;
  1232. }
  1233. }
  1234. XXDEBUG(("bmac: all bufs freed\n"));
  1235. bp->opened = 0;
  1236. disable_irq(dev->irq);
  1237. pmac_call_feature(PMAC_FTR_BMAC_ENABLE, macio_get_of_node(bp->mdev), 0, 0);
  1238. return 0;
  1239. }
  1240. static void
  1241. bmac_start(struct net_device *dev)
  1242. {
  1243. struct bmac_data *bp = netdev_priv(dev);
  1244. int i;
  1245. struct sk_buff *skb;
  1246. unsigned long flags;
  1247. if (bp->sleeping)
  1248. return;
  1249. spin_lock_irqsave(&bp->lock, flags);
  1250. while (1) {
  1251. i = bp->tx_fill + 1;
  1252. if (i >= N_TX_RING)
  1253. i = 0;
  1254. if (i == bp->tx_empty)
  1255. break;
  1256. skb = skb_dequeue(bp->queue);
  1257. if (skb == NULL)
  1258. break;
  1259. bmac_transmit_packet(skb, dev);
  1260. }
  1261. spin_unlock_irqrestore(&bp->lock, flags);
  1262. }
  1263. static int
  1264. bmac_output(struct sk_buff *skb, struct net_device *dev)
  1265. {
  1266. struct bmac_data *bp = netdev_priv(dev);
  1267. skb_queue_tail(bp->queue, skb);
  1268. bmac_start(dev);
  1269. return 0;
  1270. }
  1271. static void bmac_tx_timeout(unsigned long data)
  1272. {
  1273. struct net_device *dev = (struct net_device *) data;
  1274. struct bmac_data *bp = netdev_priv(dev);
  1275. volatile struct dbdma_regs __iomem *td = bp->tx_dma;
  1276. volatile struct dbdma_regs __iomem *rd = bp->rx_dma;
  1277. volatile struct dbdma_cmd *cp;
  1278. unsigned long flags;
  1279. unsigned short config, oldConfig;
  1280. int i;
  1281. XXDEBUG(("bmac: tx_timeout called\n"));
  1282. spin_lock_irqsave(&bp->lock, flags);
  1283. bp->timeout_active = 0;
  1284. /* update various counters */
  1285. /* bmac_handle_misc_intrs(bp, 0); */
  1286. cp = &bp->tx_cmds[bp->tx_empty];
  1287. /* XXDEBUG((KERN_DEBUG "bmac: tx dmastat=%x %x runt=%d pr=%x fs=%x fc=%x\n", */
  1288. /* ld_le32(&td->status), ld_le16(&cp->xfer_status), bp->tx_bad_runt, */
  1289. /* mb->pr, mb->xmtfs, mb->fifofc)); */
  1290. /* turn off both tx and rx and reset the chip */
  1291. config = bmread(dev, RXCFG);
  1292. bmwrite(dev, RXCFG, (config & ~RxMACEnable));
  1293. config = bmread(dev, TXCFG);
  1294. bmwrite(dev, TXCFG, (config & ~TxMACEnable));
  1295. out_le32(&td->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE|ACTIVE|DEAD));
  1296. printk(KERN_ERR "bmac: transmit timeout - resetting\n");
  1297. bmac_enable_and_reset_chip(dev);
  1298. /* restart rx dma */
  1299. cp = bus_to_virt(ld_le32(&rd->cmdptr));
  1300. out_le32(&rd->control, DBDMA_CLEAR(RUN|PAUSE|FLUSH|WAKE|ACTIVE|DEAD));
  1301. out_le16(&cp->xfer_status, 0);
  1302. out_le32(&rd->cmdptr, virt_to_bus(cp));
  1303. out_le32(&rd->control, DBDMA_SET(RUN|WAKE));
  1304. /* fix up the transmit side */
  1305. XXDEBUG((KERN_DEBUG "bmac: tx empty=%d fill=%d fullup=%d\n",
  1306. bp->tx_empty, bp->tx_fill, bp->tx_fullup));
  1307. i = bp->tx_empty;
  1308. ++bp->stats.tx_errors;
  1309. if (i != bp->tx_fill) {
  1310. dev_kfree_skb(bp->tx_bufs[i]);
  1311. bp->tx_bufs[i] = NULL;
  1312. if (++i >= N_TX_RING) i = 0;
  1313. bp->tx_empty = i;
  1314. }
  1315. bp->tx_fullup = 0;
  1316. netif_wake_queue(dev);
  1317. if (i != bp->tx_fill) {
  1318. cp = &bp->tx_cmds[i];
  1319. out_le16(&cp->xfer_status, 0);
  1320. out_le16(&cp->command, OUTPUT_LAST);
  1321. out_le32(&td->cmdptr, virt_to_bus(cp));
  1322. out_le32(&td->control, DBDMA_SET(RUN));
  1323. /* bmac_set_timeout(dev); */
  1324. XXDEBUG((KERN_DEBUG "bmac: starting %d\n", i));
  1325. }
  1326. /* turn it back on */
  1327. oldConfig = bmread(dev, RXCFG);
  1328. bmwrite(dev, RXCFG, oldConfig | RxMACEnable );
  1329. oldConfig = bmread(dev, TXCFG);
  1330. bmwrite(dev, TXCFG, oldConfig | TxMACEnable );
  1331. spin_unlock_irqrestore(&bp->lock, flags);
  1332. }
  1333. #if 0
  1334. static void dump_dbdma(volatile struct dbdma_cmd *cp,int count)
  1335. {
  1336. int i,*ip;
  1337. for (i=0;i< count;i++) {
  1338. ip = (int*)(cp+i);
  1339. printk("dbdma req 0x%x addr 0x%x baddr 0x%x xfer/res 0x%x\n",
  1340. ld_le32(ip+0),
  1341. ld_le32(ip+1),
  1342. ld_le32(ip+2),
  1343. ld_le32(ip+3));
  1344. }
  1345. }
  1346. #endif
  1347. #if 0
  1348. static int
  1349. bmac_proc_info(char *buffer, char **start, off_t offset, int length)
  1350. {
  1351. int len = 0;
  1352. off_t pos = 0;
  1353. off_t begin = 0;
  1354. int i;
  1355. if (bmac_devs == NULL)
  1356. return (-ENOSYS);
  1357. len += sprintf(buffer, "BMAC counters & registers\n");
  1358. for (i = 0; i<N_REG_ENTRIES; i++) {
  1359. len += sprintf(buffer + len, "%s: %#08x\n",
  1360. reg_entries[i].name,
  1361. bmread(bmac_devs, reg_entries[i].reg_offset));
  1362. pos = begin + len;
  1363. if (pos < offset) {
  1364. len = 0;
  1365. begin = pos;
  1366. }
  1367. if (pos > offset+length) break;
  1368. }
  1369. *start = buffer + (offset - begin);
  1370. len -= (offset - begin);
  1371. if (len > length) len = length;
  1372. return len;
  1373. }
  1374. #endif
  1375. static int __devexit bmac_remove(struct macio_dev *mdev)
  1376. {
  1377. struct net_device *dev = macio_get_drvdata(mdev);
  1378. struct bmac_data *bp = netdev_priv(dev);
  1379. unregister_netdev(dev);
  1380. free_irq(dev->irq, dev);
  1381. free_irq(bp->tx_dma_intr, dev);
  1382. free_irq(bp->rx_dma_intr, dev);
  1383. iounmap((void __iomem *)dev->base_addr);
  1384. iounmap(bp->tx_dma);
  1385. iounmap(bp->rx_dma);
  1386. macio_release_resources(mdev);
  1387. free_netdev(dev);
  1388. return 0;
  1389. }
  1390. static struct of_device_id bmac_match[] =
  1391. {
  1392. {
  1393. .name = "bmac",
  1394. .data = (void *)0,
  1395. },
  1396. {
  1397. .type = "network",
  1398. .compatible = "bmac+",
  1399. .data = (void *)1,
  1400. },
  1401. {},
  1402. };
  1403. MODULE_DEVICE_TABLE (of, bmac_match);
  1404. static struct macio_driver bmac_driver =
  1405. {
  1406. .name = "bmac",
  1407. .match_table = bmac_match,
  1408. .probe = bmac_probe,
  1409. .remove = bmac_remove,
  1410. #ifdef CONFIG_PM
  1411. .suspend = bmac_suspend,
  1412. .resume = bmac_resume,
  1413. #endif
  1414. };
  1415. static int __init bmac_init(void)
  1416. {
  1417. if (bmac_emergency_rxbuf == NULL) {
  1418. bmac_emergency_rxbuf = kmalloc(RX_BUFLEN, GFP_KERNEL);
  1419. if (bmac_emergency_rxbuf == NULL) {
  1420. printk(KERN_ERR "BMAC: can't allocate emergency RX buffer\n");
  1421. return -ENOMEM;
  1422. }
  1423. }
  1424. return macio_register_driver(&bmac_driver);
  1425. }
  1426. static void __exit bmac_exit(void)
  1427. {
  1428. macio_unregister_driver(&bmac_driver);
  1429. kfree(bmac_emergency_rxbuf);
  1430. bmac_emergency_rxbuf = NULL;
  1431. }
  1432. MODULE_AUTHOR("Randy Gobbel/Paul Mackerras");
  1433. MODULE_DESCRIPTION("PowerMac BMAC ethernet driver.");
  1434. MODULE_LICENSE("GPL");
  1435. module_init(bmac_init);
  1436. module_exit(bmac_exit);