vmwgfx_drv.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include <drm/ttm/ttm_placement.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include <drm/ttm/ttm_object.h>
  33. #include <drm/ttm/ttm_module.h>
  34. #include <linux/dma_remapping.h>
  35. #define VMWGFX_DRIVER_NAME "vmwgfx"
  36. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  37. #define VMWGFX_CHIP_SVGAII 0
  38. #define VMW_FB_RESERVATION 0
  39. #define VMW_MIN_INITIAL_WIDTH 800
  40. #define VMW_MIN_INITIAL_HEIGHT 600
  41. /**
  42. * Fully encoded drm commands. Might move to vmw_drm.h
  43. */
  44. #define DRM_IOCTL_VMW_GET_PARAM \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  46. struct drm_vmw_getparam_arg)
  47. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  48. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  49. union drm_vmw_alloc_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  52. struct drm_vmw_unref_dmabuf_arg)
  53. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  55. struct drm_vmw_cursor_bypass_arg)
  56. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  58. struct drm_vmw_control_stream_arg)
  59. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  60. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_UNREF_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  64. struct drm_vmw_stream_arg)
  65. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  70. struct drm_vmw_context_arg)
  71. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  72. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  73. union drm_vmw_surface_create_arg)
  74. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  76. struct drm_vmw_surface_arg)
  77. #define DRM_IOCTL_VMW_REF_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  79. union drm_vmw_surface_reference_arg)
  80. #define DRM_IOCTL_VMW_EXECBUF \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  82. struct drm_vmw_execbuf_arg)
  83. #define DRM_IOCTL_VMW_GET_3D_CAP \
  84. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  85. struct drm_vmw_get_3d_cap_arg)
  86. #define DRM_IOCTL_VMW_FENCE_WAIT \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  88. struct drm_vmw_fence_wait_arg)
  89. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  90. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  91. struct drm_vmw_fence_signaled_arg)
  92. #define DRM_IOCTL_VMW_FENCE_UNREF \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  94. struct drm_vmw_fence_arg)
  95. #define DRM_IOCTL_VMW_FENCE_EVENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  97. struct drm_vmw_fence_event_arg)
  98. #define DRM_IOCTL_VMW_PRESENT \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  100. struct drm_vmw_present_arg)
  101. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  103. struct drm_vmw_present_readback_arg)
  104. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  106. struct drm_vmw_update_layout_arg)
  107. /**
  108. * The core DRM version of this macro doesn't account for
  109. * DRM_COMMAND_BASE.
  110. */
  111. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  112. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  113. /**
  114. * Ioctl definitions.
  115. */
  116. static const struct drm_ioctl_desc vmw_ioctls[] = {
  117. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  124. vmw_kms_cursor_bypass_ioctl,
  125. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  127. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  129. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  131. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  137. DRM_AUTH | DRM_UNLOCKED),
  138. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  139. DRM_AUTH | DRM_UNLOCKED),
  140. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  141. DRM_AUTH | DRM_UNLOCKED),
  142. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  143. DRM_AUTH | DRM_UNLOCKED),
  144. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  145. DRM_AUTH | DRM_UNLOCKED),
  146. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  147. vmw_fence_obj_signaled_ioctl,
  148. DRM_AUTH | DRM_UNLOCKED),
  149. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  150. DRM_AUTH | DRM_UNLOCKED),
  151. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  152. vmw_fence_event_ioctl,
  153. DRM_AUTH | DRM_UNLOCKED),
  154. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  155. DRM_AUTH | DRM_UNLOCKED),
  156. /* these allow direct access to the framebuffers mark as master only */
  157. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  158. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  159. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  160. vmw_present_readback_ioctl,
  161. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  162. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  163. vmw_kms_update_layout_ioctl,
  164. DRM_MASTER | DRM_UNLOCKED),
  165. };
  166. static struct pci_device_id vmw_pci_id_list[] = {
  167. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  168. {0, 0, 0}
  169. };
  170. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  171. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  172. static int vmw_force_iommu;
  173. static int vmw_restrict_iommu;
  174. static int vmw_force_coherent;
  175. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  176. static void vmw_master_init(struct vmw_master *);
  177. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  178. void *ptr);
  179. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  180. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  181. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  182. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  183. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  184. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  185. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  186. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  187. static void vmw_print_capabilities(uint32_t capabilities)
  188. {
  189. DRM_INFO("Capabilities:\n");
  190. if (capabilities & SVGA_CAP_RECT_COPY)
  191. DRM_INFO(" Rect copy.\n");
  192. if (capabilities & SVGA_CAP_CURSOR)
  193. DRM_INFO(" Cursor.\n");
  194. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  195. DRM_INFO(" Cursor bypass.\n");
  196. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  197. DRM_INFO(" Cursor bypass 2.\n");
  198. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  199. DRM_INFO(" 8bit emulation.\n");
  200. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  201. DRM_INFO(" Alpha cursor.\n");
  202. if (capabilities & SVGA_CAP_3D)
  203. DRM_INFO(" 3D.\n");
  204. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  205. DRM_INFO(" Extended Fifo.\n");
  206. if (capabilities & SVGA_CAP_MULTIMON)
  207. DRM_INFO(" Multimon.\n");
  208. if (capabilities & SVGA_CAP_PITCHLOCK)
  209. DRM_INFO(" Pitchlock.\n");
  210. if (capabilities & SVGA_CAP_IRQMASK)
  211. DRM_INFO(" Irq mask.\n");
  212. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  213. DRM_INFO(" Display Topology.\n");
  214. if (capabilities & SVGA_CAP_GMR)
  215. DRM_INFO(" GMR.\n");
  216. if (capabilities & SVGA_CAP_TRACES)
  217. DRM_INFO(" Traces.\n");
  218. if (capabilities & SVGA_CAP_GMR2)
  219. DRM_INFO(" GMR2.\n");
  220. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  221. DRM_INFO(" Screen Object 2.\n");
  222. }
  223. /**
  224. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  225. * the start of a buffer object.
  226. *
  227. * @dev_priv: The device private structure.
  228. *
  229. * This function will idle the buffer using an uninterruptible wait, then
  230. * map the first page and initialize a pending occlusion query result structure,
  231. * Finally it will unmap the buffer.
  232. *
  233. * TODO: Since we're only mapping a single page, we should optimize the map
  234. * to use kmap_atomic / iomap_atomic.
  235. */
  236. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  237. {
  238. struct ttm_bo_kmap_obj map;
  239. volatile SVGA3dQueryResult *result;
  240. bool dummy;
  241. int ret;
  242. struct ttm_bo_device *bdev = &dev_priv->bdev;
  243. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  244. ttm_bo_reserve(bo, false, false, false, 0);
  245. spin_lock(&bdev->fence_lock);
  246. ret = ttm_bo_wait(bo, false, false, false);
  247. spin_unlock(&bdev->fence_lock);
  248. if (unlikely(ret != 0))
  249. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  250. 10*HZ);
  251. ret = ttm_bo_kmap(bo, 0, 1, &map);
  252. if (likely(ret == 0)) {
  253. result = ttm_kmap_obj_virtual(&map, &dummy);
  254. result->totalSize = sizeof(*result);
  255. result->state = SVGA3D_QUERYSTATE_PENDING;
  256. result->result32 = 0xff;
  257. ttm_bo_kunmap(&map);
  258. } else
  259. DRM_ERROR("Dummy query buffer map failed.\n");
  260. ttm_bo_unreserve(bo);
  261. }
  262. /**
  263. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  264. *
  265. * @dev_priv: A device private structure.
  266. *
  267. * This function creates a small buffer object that holds the query
  268. * result for dummy queries emitted as query barriers.
  269. * No interruptible waits are done within this function.
  270. *
  271. * Returns an error if bo creation fails.
  272. */
  273. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  274. {
  275. return ttm_bo_create(&dev_priv->bdev,
  276. PAGE_SIZE,
  277. ttm_bo_type_device,
  278. &vmw_vram_sys_placement,
  279. 0, false, NULL,
  280. &dev_priv->dummy_query_bo);
  281. }
  282. static int vmw_request_device(struct vmw_private *dev_priv)
  283. {
  284. int ret;
  285. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  286. if (unlikely(ret != 0)) {
  287. DRM_ERROR("Unable to initialize FIFO.\n");
  288. return ret;
  289. }
  290. vmw_fence_fifo_up(dev_priv->fman);
  291. ret = vmw_dummy_query_bo_create(dev_priv);
  292. if (unlikely(ret != 0))
  293. goto out_no_query_bo;
  294. vmw_dummy_query_bo_prepare(dev_priv);
  295. return 0;
  296. out_no_query_bo:
  297. vmw_fence_fifo_down(dev_priv->fman);
  298. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  299. return ret;
  300. }
  301. static void vmw_release_device(struct vmw_private *dev_priv)
  302. {
  303. /*
  304. * Previous destructions should've released
  305. * the pinned bo.
  306. */
  307. BUG_ON(dev_priv->pinned_bo != NULL);
  308. ttm_bo_unref(&dev_priv->dummy_query_bo);
  309. vmw_fence_fifo_down(dev_priv->fman);
  310. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  311. }
  312. /**
  313. * Increase the 3d resource refcount.
  314. * If the count was prevously zero, initialize the fifo, switching to svga
  315. * mode. Note that the master holds a ref as well, and may request an
  316. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  317. */
  318. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  319. bool unhide_svga)
  320. {
  321. int ret = 0;
  322. mutex_lock(&dev_priv->release_mutex);
  323. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  324. ret = vmw_request_device(dev_priv);
  325. if (unlikely(ret != 0))
  326. --dev_priv->num_3d_resources;
  327. } else if (unhide_svga) {
  328. mutex_lock(&dev_priv->hw_mutex);
  329. vmw_write(dev_priv, SVGA_REG_ENABLE,
  330. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  331. ~SVGA_REG_ENABLE_HIDE);
  332. mutex_unlock(&dev_priv->hw_mutex);
  333. }
  334. mutex_unlock(&dev_priv->release_mutex);
  335. return ret;
  336. }
  337. /**
  338. * Decrease the 3d resource refcount.
  339. * If the count reaches zero, disable the fifo, switching to vga mode.
  340. * Note that the master holds a refcount as well, and may request an
  341. * explicit switch to vga mode when it releases its refcount to account
  342. * for the situation of an X server vt switch to VGA with 3d resources
  343. * active.
  344. */
  345. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  346. bool hide_svga)
  347. {
  348. int32_t n3d;
  349. mutex_lock(&dev_priv->release_mutex);
  350. if (unlikely(--dev_priv->num_3d_resources == 0))
  351. vmw_release_device(dev_priv);
  352. else if (hide_svga) {
  353. mutex_lock(&dev_priv->hw_mutex);
  354. vmw_write(dev_priv, SVGA_REG_ENABLE,
  355. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  356. SVGA_REG_ENABLE_HIDE);
  357. mutex_unlock(&dev_priv->hw_mutex);
  358. }
  359. n3d = (int32_t) dev_priv->num_3d_resources;
  360. mutex_unlock(&dev_priv->release_mutex);
  361. BUG_ON(n3d < 0);
  362. }
  363. /**
  364. * Sets the initial_[width|height] fields on the given vmw_private.
  365. *
  366. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  367. * clamping the value to fb_max_[width|height] fields and the
  368. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  369. * If the values appear to be invalid, set them to
  370. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  371. */
  372. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  373. {
  374. uint32_t width;
  375. uint32_t height;
  376. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  377. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  378. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  379. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  380. if (width > dev_priv->fb_max_width ||
  381. height > dev_priv->fb_max_height) {
  382. /*
  383. * This is a host error and shouldn't occur.
  384. */
  385. width = VMW_MIN_INITIAL_WIDTH;
  386. height = VMW_MIN_INITIAL_HEIGHT;
  387. }
  388. dev_priv->initial_width = width;
  389. dev_priv->initial_height = height;
  390. }
  391. /**
  392. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  393. * system.
  394. *
  395. * @dev_priv: Pointer to a struct vmw_private
  396. *
  397. * This functions tries to determine the IOMMU setup and what actions
  398. * need to be taken by the driver to make system pages visible to the
  399. * device.
  400. * If this function decides that DMA is not possible, it returns -EINVAL.
  401. * The driver may then try to disable features of the device that require
  402. * DMA.
  403. */
  404. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  405. {
  406. static const char *names[vmw_dma_map_max] = {
  407. [vmw_dma_phys] = "Using physical TTM page addresses.",
  408. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  409. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  410. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  411. #ifdef CONFIG_X86
  412. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  413. #ifdef CONFIG_INTEL_IOMMU
  414. if (intel_iommu_enabled) {
  415. dev_priv->map_mode = vmw_dma_map_populate;
  416. goto out_fixup;
  417. }
  418. #endif
  419. if (!(vmw_force_iommu || vmw_force_coherent)) {
  420. dev_priv->map_mode = vmw_dma_phys;
  421. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  422. return 0;
  423. }
  424. dev_priv->map_mode = vmw_dma_map_populate;
  425. if (dma_ops->sync_single_for_cpu)
  426. dev_priv->map_mode = vmw_dma_alloc_coherent;
  427. #ifdef CONFIG_SWIOTLB
  428. if (swiotlb_nr_tbl() == 0)
  429. dev_priv->map_mode = vmw_dma_map_populate;
  430. #endif
  431. #ifdef CONFIG_INTEL_IOMMU
  432. out_fixup:
  433. #endif
  434. if (dev_priv->map_mode == vmw_dma_map_populate &&
  435. vmw_restrict_iommu)
  436. dev_priv->map_mode = vmw_dma_map_bind;
  437. if (vmw_force_coherent)
  438. dev_priv->map_mode = vmw_dma_alloc_coherent;
  439. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  440. /*
  441. * No coherent page pool
  442. */
  443. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  444. return -EINVAL;
  445. #endif
  446. #else /* CONFIG_X86 */
  447. dev_priv->map_mode = vmw_dma_map_populate;
  448. #endif /* CONFIG_X86 */
  449. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  450. return 0;
  451. }
  452. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  453. {
  454. struct vmw_private *dev_priv;
  455. int ret;
  456. uint32_t svga_id;
  457. enum vmw_res_type i;
  458. bool refuse_dma = false;
  459. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  460. if (unlikely(dev_priv == NULL)) {
  461. DRM_ERROR("Failed allocating a device private struct.\n");
  462. return -ENOMEM;
  463. }
  464. pci_set_master(dev->pdev);
  465. dev_priv->dev = dev;
  466. dev_priv->vmw_chipset = chipset;
  467. dev_priv->last_read_seqno = (uint32_t) -100;
  468. mutex_init(&dev_priv->hw_mutex);
  469. mutex_init(&dev_priv->cmdbuf_mutex);
  470. mutex_init(&dev_priv->release_mutex);
  471. rwlock_init(&dev_priv->resource_lock);
  472. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  473. idr_init(&dev_priv->res_idr[i]);
  474. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  475. }
  476. mutex_init(&dev_priv->init_mutex);
  477. init_waitqueue_head(&dev_priv->fence_queue);
  478. init_waitqueue_head(&dev_priv->fifo_queue);
  479. dev_priv->fence_queue_waiters = 0;
  480. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  481. dev_priv->used_memory_size = 0;
  482. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  483. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  484. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  485. dev_priv->enable_fb = enable_fbdev;
  486. mutex_lock(&dev_priv->hw_mutex);
  487. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  488. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  489. if (svga_id != SVGA_ID_2) {
  490. ret = -ENOSYS;
  491. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  492. mutex_unlock(&dev_priv->hw_mutex);
  493. goto out_err0;
  494. }
  495. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  496. ret = vmw_dma_select_mode(dev_priv);
  497. if (unlikely(ret != 0)) {
  498. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  499. refuse_dma = true;
  500. }
  501. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  502. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  503. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  504. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  505. vmw_get_initial_size(dev_priv);
  506. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  507. dev_priv->max_gmr_descriptors =
  508. vmw_read(dev_priv,
  509. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  510. dev_priv->max_gmr_ids =
  511. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  512. }
  513. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  514. dev_priv->max_gmr_pages =
  515. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  516. dev_priv->memory_size =
  517. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  518. dev_priv->memory_size -= dev_priv->vram_size;
  519. } else {
  520. /*
  521. * An arbitrary limit of 512MiB on surface
  522. * memory. But all HWV8 hardware supports GMR2.
  523. */
  524. dev_priv->memory_size = 512*1024*1024;
  525. }
  526. mutex_unlock(&dev_priv->hw_mutex);
  527. vmw_print_capabilities(dev_priv->capabilities);
  528. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  529. DRM_INFO("Max GMR ids is %u\n",
  530. (unsigned)dev_priv->max_gmr_ids);
  531. DRM_INFO("Max GMR descriptors is %u\n",
  532. (unsigned)dev_priv->max_gmr_descriptors);
  533. }
  534. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  535. DRM_INFO("Max number of GMR pages is %u\n",
  536. (unsigned)dev_priv->max_gmr_pages);
  537. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  538. (unsigned)dev_priv->memory_size / 1024);
  539. }
  540. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  541. dev_priv->vram_start, dev_priv->vram_size / 1024);
  542. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  543. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  544. ret = vmw_ttm_global_init(dev_priv);
  545. if (unlikely(ret != 0))
  546. goto out_err0;
  547. vmw_master_init(&dev_priv->fbdev_master);
  548. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  549. dev_priv->active_master = &dev_priv->fbdev_master;
  550. ret = ttm_bo_device_init(&dev_priv->bdev,
  551. dev_priv->bo_global_ref.ref.object,
  552. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  553. false);
  554. if (unlikely(ret != 0)) {
  555. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  556. goto out_err1;
  557. }
  558. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  559. (dev_priv->vram_size >> PAGE_SHIFT));
  560. if (unlikely(ret != 0)) {
  561. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  562. goto out_err2;
  563. }
  564. dev_priv->has_gmr = true;
  565. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  566. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  567. dev_priv->max_gmr_ids) != 0) {
  568. DRM_INFO("No GMR memory available. "
  569. "Graphics memory resources are very limited.\n");
  570. dev_priv->has_gmr = false;
  571. }
  572. dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
  573. dev_priv->mmio_size);
  574. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  575. dev_priv->mmio_size);
  576. if (unlikely(dev_priv->mmio_virt == NULL)) {
  577. ret = -ENOMEM;
  578. DRM_ERROR("Failed mapping MMIO.\n");
  579. goto out_err3;
  580. }
  581. /* Need mmio memory to check for fifo pitchlock cap. */
  582. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  583. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  584. !vmw_fifo_have_pitchlock(dev_priv)) {
  585. ret = -ENOSYS;
  586. DRM_ERROR("Hardware has no pitchlock\n");
  587. goto out_err4;
  588. }
  589. dev_priv->tdev = ttm_object_device_init
  590. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  591. if (unlikely(dev_priv->tdev == NULL)) {
  592. DRM_ERROR("Unable to initialize TTM object management.\n");
  593. ret = -ENOMEM;
  594. goto out_err4;
  595. }
  596. dev->dev_private = dev_priv;
  597. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  598. dev_priv->stealth = (ret != 0);
  599. if (dev_priv->stealth) {
  600. /**
  601. * Request at least the mmio PCI resource.
  602. */
  603. DRM_INFO("It appears like vesafb is loaded. "
  604. "Ignore above error if any.\n");
  605. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  606. if (unlikely(ret != 0)) {
  607. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  608. goto out_no_device;
  609. }
  610. }
  611. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  612. ret = drm_irq_install(dev);
  613. if (ret != 0) {
  614. DRM_ERROR("Failed installing irq: %d\n", ret);
  615. goto out_no_irq;
  616. }
  617. }
  618. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  619. if (unlikely(dev_priv->fman == NULL)) {
  620. ret = -ENOMEM;
  621. goto out_no_fman;
  622. }
  623. vmw_kms_save_vga(dev_priv);
  624. /* Start kms and overlay systems, needs fifo. */
  625. ret = vmw_kms_init(dev_priv);
  626. if (unlikely(ret != 0))
  627. goto out_no_kms;
  628. vmw_overlay_init(dev_priv);
  629. if (dev_priv->enable_fb) {
  630. ret = vmw_3d_resource_inc(dev_priv, true);
  631. if (unlikely(ret != 0))
  632. goto out_no_fifo;
  633. vmw_fb_init(dev_priv);
  634. }
  635. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  636. register_pm_notifier(&dev_priv->pm_nb);
  637. return 0;
  638. out_no_fifo:
  639. vmw_overlay_close(dev_priv);
  640. vmw_kms_close(dev_priv);
  641. out_no_kms:
  642. vmw_kms_restore_vga(dev_priv);
  643. vmw_fence_manager_takedown(dev_priv->fman);
  644. out_no_fman:
  645. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  646. drm_irq_uninstall(dev_priv->dev);
  647. out_no_irq:
  648. if (dev_priv->stealth)
  649. pci_release_region(dev->pdev, 2);
  650. else
  651. pci_release_regions(dev->pdev);
  652. out_no_device:
  653. ttm_object_device_release(&dev_priv->tdev);
  654. out_err4:
  655. iounmap(dev_priv->mmio_virt);
  656. out_err3:
  657. arch_phys_wc_del(dev_priv->mmio_mtrr);
  658. if (dev_priv->has_gmr)
  659. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  660. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  661. out_err2:
  662. (void)ttm_bo_device_release(&dev_priv->bdev);
  663. out_err1:
  664. vmw_ttm_global_release(dev_priv);
  665. out_err0:
  666. for (i = vmw_res_context; i < vmw_res_max; ++i)
  667. idr_destroy(&dev_priv->res_idr[i]);
  668. kfree(dev_priv);
  669. return ret;
  670. }
  671. static int vmw_driver_unload(struct drm_device *dev)
  672. {
  673. struct vmw_private *dev_priv = vmw_priv(dev);
  674. enum vmw_res_type i;
  675. unregister_pm_notifier(&dev_priv->pm_nb);
  676. if (dev_priv->ctx.res_ht_initialized)
  677. drm_ht_remove(&dev_priv->ctx.res_ht);
  678. if (dev_priv->ctx.cmd_bounce)
  679. vfree(dev_priv->ctx.cmd_bounce);
  680. if (dev_priv->enable_fb) {
  681. vmw_fb_close(dev_priv);
  682. vmw_kms_restore_vga(dev_priv);
  683. vmw_3d_resource_dec(dev_priv, false);
  684. }
  685. vmw_kms_close(dev_priv);
  686. vmw_overlay_close(dev_priv);
  687. vmw_fence_manager_takedown(dev_priv->fman);
  688. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  689. drm_irq_uninstall(dev_priv->dev);
  690. if (dev_priv->stealth)
  691. pci_release_region(dev->pdev, 2);
  692. else
  693. pci_release_regions(dev->pdev);
  694. ttm_object_device_release(&dev_priv->tdev);
  695. iounmap(dev_priv->mmio_virt);
  696. arch_phys_wc_del(dev_priv->mmio_mtrr);
  697. if (dev_priv->has_gmr)
  698. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  699. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  700. (void)ttm_bo_device_release(&dev_priv->bdev);
  701. vmw_ttm_global_release(dev_priv);
  702. for (i = vmw_res_context; i < vmw_res_max; ++i)
  703. idr_destroy(&dev_priv->res_idr[i]);
  704. kfree(dev_priv);
  705. return 0;
  706. }
  707. static void vmw_preclose(struct drm_device *dev,
  708. struct drm_file *file_priv)
  709. {
  710. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  711. struct vmw_private *dev_priv = vmw_priv(dev);
  712. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  713. }
  714. static void vmw_postclose(struct drm_device *dev,
  715. struct drm_file *file_priv)
  716. {
  717. struct vmw_fpriv *vmw_fp;
  718. vmw_fp = vmw_fpriv(file_priv);
  719. if (vmw_fp->locked_master) {
  720. struct vmw_master *vmaster =
  721. vmw_master(vmw_fp->locked_master);
  722. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  723. ttm_vt_unlock(&vmaster->lock);
  724. drm_master_put(&vmw_fp->locked_master);
  725. }
  726. ttm_object_file_release(&vmw_fp->tfile);
  727. kfree(vmw_fp);
  728. }
  729. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  730. {
  731. struct vmw_private *dev_priv = vmw_priv(dev);
  732. struct vmw_fpriv *vmw_fp;
  733. int ret = -ENOMEM;
  734. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  735. if (unlikely(vmw_fp == NULL))
  736. return ret;
  737. INIT_LIST_HEAD(&vmw_fp->fence_events);
  738. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  739. if (unlikely(vmw_fp->tfile == NULL))
  740. goto out_no_tfile;
  741. file_priv->driver_priv = vmw_fp;
  742. dev_priv->bdev.dev_mapping = dev->dev_mapping;
  743. return 0;
  744. out_no_tfile:
  745. kfree(vmw_fp);
  746. return ret;
  747. }
  748. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  749. unsigned long arg)
  750. {
  751. struct drm_file *file_priv = filp->private_data;
  752. struct drm_device *dev = file_priv->minor->dev;
  753. unsigned int nr = DRM_IOCTL_NR(cmd);
  754. /*
  755. * Do extra checking on driver private ioctls.
  756. */
  757. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  758. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  759. const struct drm_ioctl_desc *ioctl =
  760. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  761. if (unlikely(ioctl->cmd_drv != cmd)) {
  762. DRM_ERROR("Invalid command format, ioctl %d\n",
  763. nr - DRM_COMMAND_BASE);
  764. return -EINVAL;
  765. }
  766. }
  767. return drm_ioctl(filp, cmd, arg);
  768. }
  769. static void vmw_lastclose(struct drm_device *dev)
  770. {
  771. struct drm_crtc *crtc;
  772. struct drm_mode_set set;
  773. int ret;
  774. set.x = 0;
  775. set.y = 0;
  776. set.fb = NULL;
  777. set.mode = NULL;
  778. set.connectors = NULL;
  779. set.num_connectors = 0;
  780. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  781. set.crtc = crtc;
  782. ret = drm_mode_set_config_internal(&set);
  783. WARN_ON(ret != 0);
  784. }
  785. }
  786. static void vmw_master_init(struct vmw_master *vmaster)
  787. {
  788. ttm_lock_init(&vmaster->lock);
  789. INIT_LIST_HEAD(&vmaster->fb_surf);
  790. mutex_init(&vmaster->fb_surf_mutex);
  791. }
  792. static int vmw_master_create(struct drm_device *dev,
  793. struct drm_master *master)
  794. {
  795. struct vmw_master *vmaster;
  796. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  797. if (unlikely(vmaster == NULL))
  798. return -ENOMEM;
  799. vmw_master_init(vmaster);
  800. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  801. master->driver_priv = vmaster;
  802. return 0;
  803. }
  804. static void vmw_master_destroy(struct drm_device *dev,
  805. struct drm_master *master)
  806. {
  807. struct vmw_master *vmaster = vmw_master(master);
  808. master->driver_priv = NULL;
  809. kfree(vmaster);
  810. }
  811. static int vmw_master_set(struct drm_device *dev,
  812. struct drm_file *file_priv,
  813. bool from_open)
  814. {
  815. struct vmw_private *dev_priv = vmw_priv(dev);
  816. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  817. struct vmw_master *active = dev_priv->active_master;
  818. struct vmw_master *vmaster = vmw_master(file_priv->master);
  819. int ret = 0;
  820. if (!dev_priv->enable_fb) {
  821. ret = vmw_3d_resource_inc(dev_priv, true);
  822. if (unlikely(ret != 0))
  823. return ret;
  824. vmw_kms_save_vga(dev_priv);
  825. mutex_lock(&dev_priv->hw_mutex);
  826. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  827. mutex_unlock(&dev_priv->hw_mutex);
  828. }
  829. if (active) {
  830. BUG_ON(active != &dev_priv->fbdev_master);
  831. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  832. if (unlikely(ret != 0))
  833. goto out_no_active_lock;
  834. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  835. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  836. if (unlikely(ret != 0)) {
  837. DRM_ERROR("Unable to clean VRAM on "
  838. "master drop.\n");
  839. }
  840. dev_priv->active_master = NULL;
  841. }
  842. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  843. if (!from_open) {
  844. ttm_vt_unlock(&vmaster->lock);
  845. BUG_ON(vmw_fp->locked_master != file_priv->master);
  846. drm_master_put(&vmw_fp->locked_master);
  847. }
  848. dev_priv->active_master = vmaster;
  849. return 0;
  850. out_no_active_lock:
  851. if (!dev_priv->enable_fb) {
  852. vmw_kms_restore_vga(dev_priv);
  853. vmw_3d_resource_dec(dev_priv, true);
  854. mutex_lock(&dev_priv->hw_mutex);
  855. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  856. mutex_unlock(&dev_priv->hw_mutex);
  857. }
  858. return ret;
  859. }
  860. static void vmw_master_drop(struct drm_device *dev,
  861. struct drm_file *file_priv,
  862. bool from_release)
  863. {
  864. struct vmw_private *dev_priv = vmw_priv(dev);
  865. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  866. struct vmw_master *vmaster = vmw_master(file_priv->master);
  867. int ret;
  868. /**
  869. * Make sure the master doesn't disappear while we have
  870. * it locked.
  871. */
  872. vmw_fp->locked_master = drm_master_get(file_priv->master);
  873. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  874. if (unlikely((ret != 0))) {
  875. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  876. drm_master_put(&vmw_fp->locked_master);
  877. }
  878. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  879. vmw_execbuf_release_pinned_bo(dev_priv);
  880. if (!dev_priv->enable_fb) {
  881. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  882. if (unlikely(ret != 0))
  883. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  884. vmw_kms_restore_vga(dev_priv);
  885. vmw_3d_resource_dec(dev_priv, true);
  886. mutex_lock(&dev_priv->hw_mutex);
  887. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  888. mutex_unlock(&dev_priv->hw_mutex);
  889. }
  890. dev_priv->active_master = &dev_priv->fbdev_master;
  891. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  892. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  893. if (dev_priv->enable_fb)
  894. vmw_fb_on(dev_priv);
  895. }
  896. static void vmw_remove(struct pci_dev *pdev)
  897. {
  898. struct drm_device *dev = pci_get_drvdata(pdev);
  899. drm_put_dev(dev);
  900. }
  901. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  902. void *ptr)
  903. {
  904. struct vmw_private *dev_priv =
  905. container_of(nb, struct vmw_private, pm_nb);
  906. struct vmw_master *vmaster = dev_priv->active_master;
  907. switch (val) {
  908. case PM_HIBERNATION_PREPARE:
  909. case PM_SUSPEND_PREPARE:
  910. ttm_suspend_lock(&vmaster->lock);
  911. /**
  912. * This empties VRAM and unbinds all GMR bindings.
  913. * Buffer contents is moved to swappable memory.
  914. */
  915. vmw_execbuf_release_pinned_bo(dev_priv);
  916. vmw_resource_evict_all(dev_priv);
  917. ttm_bo_swapout_all(&dev_priv->bdev);
  918. break;
  919. case PM_POST_HIBERNATION:
  920. case PM_POST_SUSPEND:
  921. case PM_POST_RESTORE:
  922. ttm_suspend_unlock(&vmaster->lock);
  923. break;
  924. case PM_RESTORE_PREPARE:
  925. break;
  926. default:
  927. break;
  928. }
  929. return 0;
  930. }
  931. /**
  932. * These might not be needed with the virtual SVGA device.
  933. */
  934. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  935. {
  936. struct drm_device *dev = pci_get_drvdata(pdev);
  937. struct vmw_private *dev_priv = vmw_priv(dev);
  938. if (dev_priv->num_3d_resources != 0) {
  939. DRM_INFO("Can't suspend or hibernate "
  940. "while 3D resources are active.\n");
  941. return -EBUSY;
  942. }
  943. pci_save_state(pdev);
  944. pci_disable_device(pdev);
  945. pci_set_power_state(pdev, PCI_D3hot);
  946. return 0;
  947. }
  948. static int vmw_pci_resume(struct pci_dev *pdev)
  949. {
  950. pci_set_power_state(pdev, PCI_D0);
  951. pci_restore_state(pdev);
  952. return pci_enable_device(pdev);
  953. }
  954. static int vmw_pm_suspend(struct device *kdev)
  955. {
  956. struct pci_dev *pdev = to_pci_dev(kdev);
  957. struct pm_message dummy;
  958. dummy.event = 0;
  959. return vmw_pci_suspend(pdev, dummy);
  960. }
  961. static int vmw_pm_resume(struct device *kdev)
  962. {
  963. struct pci_dev *pdev = to_pci_dev(kdev);
  964. return vmw_pci_resume(pdev);
  965. }
  966. static int vmw_pm_prepare(struct device *kdev)
  967. {
  968. struct pci_dev *pdev = to_pci_dev(kdev);
  969. struct drm_device *dev = pci_get_drvdata(pdev);
  970. struct vmw_private *dev_priv = vmw_priv(dev);
  971. /**
  972. * Release 3d reference held by fbdev and potentially
  973. * stop fifo.
  974. */
  975. dev_priv->suspended = true;
  976. if (dev_priv->enable_fb)
  977. vmw_3d_resource_dec(dev_priv, true);
  978. if (dev_priv->num_3d_resources != 0) {
  979. DRM_INFO("Can't suspend or hibernate "
  980. "while 3D resources are active.\n");
  981. if (dev_priv->enable_fb)
  982. vmw_3d_resource_inc(dev_priv, true);
  983. dev_priv->suspended = false;
  984. return -EBUSY;
  985. }
  986. return 0;
  987. }
  988. static void vmw_pm_complete(struct device *kdev)
  989. {
  990. struct pci_dev *pdev = to_pci_dev(kdev);
  991. struct drm_device *dev = pci_get_drvdata(pdev);
  992. struct vmw_private *dev_priv = vmw_priv(dev);
  993. mutex_lock(&dev_priv->hw_mutex);
  994. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  995. (void) vmw_read(dev_priv, SVGA_REG_ID);
  996. mutex_unlock(&dev_priv->hw_mutex);
  997. /**
  998. * Reclaim 3d reference held by fbdev and potentially
  999. * start fifo.
  1000. */
  1001. if (dev_priv->enable_fb)
  1002. vmw_3d_resource_inc(dev_priv, false);
  1003. dev_priv->suspended = false;
  1004. }
  1005. static const struct dev_pm_ops vmw_pm_ops = {
  1006. .prepare = vmw_pm_prepare,
  1007. .complete = vmw_pm_complete,
  1008. .suspend = vmw_pm_suspend,
  1009. .resume = vmw_pm_resume,
  1010. };
  1011. static const struct file_operations vmwgfx_driver_fops = {
  1012. .owner = THIS_MODULE,
  1013. .open = drm_open,
  1014. .release = drm_release,
  1015. .unlocked_ioctl = vmw_unlocked_ioctl,
  1016. .mmap = vmw_mmap,
  1017. .poll = vmw_fops_poll,
  1018. .read = vmw_fops_read,
  1019. #if defined(CONFIG_COMPAT)
  1020. .compat_ioctl = drm_compat_ioctl,
  1021. #endif
  1022. .llseek = noop_llseek,
  1023. };
  1024. static struct drm_driver driver = {
  1025. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1026. DRIVER_MODESET | DRIVER_PRIME,
  1027. .load = vmw_driver_load,
  1028. .unload = vmw_driver_unload,
  1029. .lastclose = vmw_lastclose,
  1030. .irq_preinstall = vmw_irq_preinstall,
  1031. .irq_postinstall = vmw_irq_postinstall,
  1032. .irq_uninstall = vmw_irq_uninstall,
  1033. .irq_handler = vmw_irq_handler,
  1034. .get_vblank_counter = vmw_get_vblank_counter,
  1035. .enable_vblank = vmw_enable_vblank,
  1036. .disable_vblank = vmw_disable_vblank,
  1037. .ioctls = vmw_ioctls,
  1038. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  1039. .master_create = vmw_master_create,
  1040. .master_destroy = vmw_master_destroy,
  1041. .master_set = vmw_master_set,
  1042. .master_drop = vmw_master_drop,
  1043. .open = vmw_driver_open,
  1044. .preclose = vmw_preclose,
  1045. .postclose = vmw_postclose,
  1046. .dumb_create = vmw_dumb_create,
  1047. .dumb_map_offset = vmw_dumb_map_offset,
  1048. .dumb_destroy = vmw_dumb_destroy,
  1049. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1050. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1051. .fops = &vmwgfx_driver_fops,
  1052. .name = VMWGFX_DRIVER_NAME,
  1053. .desc = VMWGFX_DRIVER_DESC,
  1054. .date = VMWGFX_DRIVER_DATE,
  1055. .major = VMWGFX_DRIVER_MAJOR,
  1056. .minor = VMWGFX_DRIVER_MINOR,
  1057. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1058. };
  1059. static struct pci_driver vmw_pci_driver = {
  1060. .name = VMWGFX_DRIVER_NAME,
  1061. .id_table = vmw_pci_id_list,
  1062. .probe = vmw_probe,
  1063. .remove = vmw_remove,
  1064. .driver = {
  1065. .pm = &vmw_pm_ops
  1066. }
  1067. };
  1068. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1069. {
  1070. return drm_get_pci_dev(pdev, ent, &driver);
  1071. }
  1072. static int __init vmwgfx_init(void)
  1073. {
  1074. int ret;
  1075. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1076. if (ret)
  1077. DRM_ERROR("Failed initializing DRM.\n");
  1078. return ret;
  1079. }
  1080. static void __exit vmwgfx_exit(void)
  1081. {
  1082. drm_pci_exit(&driver, &vmw_pci_driver);
  1083. }
  1084. module_init(vmwgfx_init);
  1085. module_exit(vmwgfx_exit);
  1086. MODULE_AUTHOR("VMware Inc. and others");
  1087. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1088. MODULE_LICENSE("GPL and additional rights");
  1089. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1090. __stringify(VMWGFX_DRIVER_MINOR) "."
  1091. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1092. "0");