sid.h 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. #define SI_MAX_SH_GPRS 256
  31. #define SI_MAX_TEMP_GPRS 16
  32. #define SI_MAX_SH_THREADS 256
  33. #define SI_MAX_SH_STACK_ENTRIES 4096
  34. #define SI_MAX_FRC_EOV_CNT 16384
  35. #define SI_MAX_BACKENDS 8
  36. #define SI_MAX_BACKENDS_MASK 0xFF
  37. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  38. #define SI_MAX_SIMDS 12
  39. #define SI_MAX_SIMDS_MASK 0x0FFF
  40. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  41. #define SI_MAX_PIPES 8
  42. #define SI_MAX_PIPES_MASK 0xFF
  43. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  44. #define SI_MAX_LDS_NUM 0xFFFF
  45. #define SI_MAX_TCC 16
  46. #define SI_MAX_TCC_MASK 0xFFFF
  47. /* SMC IND accessor regs */
  48. #define SMC_IND_INDEX_0 0x200
  49. #define SMC_IND_DATA_0 0x204
  50. #define SMC_IND_ACCESS_CNTL 0x228
  51. # define AUTO_INCREMENT_IND_0 (1 << 0)
  52. #define SMC_MESSAGE_0 0x22c
  53. #define SMC_RESP_0 0x230
  54. /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */
  55. #define SMC_CG_IND_START 0xc0030000
  56. #define SMC_CG_IND_END 0xc0040000
  57. #define CG_CGTT_LOCAL_0 0x400
  58. #define CG_CGTT_LOCAL_1 0x401
  59. /* SMC IND registers */
  60. #define SMC_SYSCON_RESET_CNTL 0x80000000
  61. # define RST_REG (1 << 0)
  62. #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
  63. # define CK_DISABLE (1 << 0)
  64. # define CKEN (1 << 24)
  65. #define VGA_HDP_CONTROL 0x328
  66. #define VGA_MEMORY_DISABLE (1 << 4)
  67. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  68. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  69. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  70. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  71. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  72. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  73. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  74. #define CG_SPLL_FUNC_CNTL 0x600
  75. #define SPLL_RESET (1 << 0)
  76. #define SPLL_SLEEP (1 << 1)
  77. #define SPLL_BYPASS_EN (1 << 3)
  78. #define SPLL_REF_DIV(x) ((x) << 4)
  79. #define SPLL_REF_DIV_MASK (0x3f << 4)
  80. #define SPLL_PDIV_A(x) ((x) << 20)
  81. #define SPLL_PDIV_A_MASK (0x7f << 20)
  82. #define SPLL_PDIV_A_SHIFT 20
  83. #define CG_SPLL_FUNC_CNTL_2 0x604
  84. #define SCLK_MUX_SEL(x) ((x) << 0)
  85. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  86. #define CG_SPLL_FUNC_CNTL_3 0x608
  87. #define SPLL_FB_DIV(x) ((x) << 0)
  88. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  89. #define SPLL_FB_DIV_SHIFT 0
  90. #define SPLL_DITHEN (1 << 28)
  91. #define CG_SPLL_FUNC_CNTL_4 0x60c
  92. #define SPLL_CNTL_MODE 0x618
  93. # define SPLL_REFCLK_SEL(x) ((x) << 8)
  94. # define SPLL_REFCLK_SEL_MASK 0xFF00
  95. #define CG_SPLL_SPREAD_SPECTRUM 0x620
  96. #define SSEN (1 << 0)
  97. #define CLK_S(x) ((x) << 4)
  98. #define CLK_S_MASK (0xfff << 4)
  99. #define CLK_S_SHIFT 4
  100. #define CG_SPLL_SPREAD_SPECTRUM_2 0x624
  101. #define CLK_V(x) ((x) << 0)
  102. #define CLK_V_MASK (0x3ffffff << 0)
  103. #define CLK_V_SHIFT 0
  104. #define CG_SPLL_AUTOSCALE_CNTL 0x62c
  105. # define AUTOSCALE_ON_SS_CLEAR (1 << 9)
  106. /* discrete uvd clocks */
  107. #define CG_UPLL_FUNC_CNTL 0x634
  108. # define UPLL_RESET_MASK 0x00000001
  109. # define UPLL_SLEEP_MASK 0x00000002
  110. # define UPLL_BYPASS_EN_MASK 0x00000004
  111. # define UPLL_CTLREQ_MASK 0x00000008
  112. # define UPLL_VCO_MODE_MASK 0x00000600
  113. # define UPLL_REF_DIV_MASK 0x003F0000
  114. # define UPLL_CTLACK_MASK 0x40000000
  115. # define UPLL_CTLACK2_MASK 0x80000000
  116. #define CG_UPLL_FUNC_CNTL_2 0x638
  117. # define UPLL_PDIV_A(x) ((x) << 0)
  118. # define UPLL_PDIV_A_MASK 0x0000007F
  119. # define UPLL_PDIV_B(x) ((x) << 8)
  120. # define UPLL_PDIV_B_MASK 0x00007F00
  121. # define VCLK_SRC_SEL(x) ((x) << 20)
  122. # define VCLK_SRC_SEL_MASK 0x01F00000
  123. # define DCLK_SRC_SEL(x) ((x) << 25)
  124. # define DCLK_SRC_SEL_MASK 0x3E000000
  125. #define CG_UPLL_FUNC_CNTL_3 0x63C
  126. # define UPLL_FB_DIV(x) ((x) << 0)
  127. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  128. #define CG_UPLL_FUNC_CNTL_4 0x644
  129. # define UPLL_SPARE_ISPARE9 0x00020000
  130. #define CG_UPLL_FUNC_CNTL_5 0x648
  131. # define RESET_ANTI_MUX_MASK 0x00000200
  132. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  133. # define SSEN_MASK 0x00000001
  134. #define MPLL_BYPASSCLK_SEL 0x65c
  135. # define MPLL_CLKOUT_SEL(x) ((x) << 8)
  136. # define MPLL_CLKOUT_SEL_MASK 0xFF00
  137. #define CG_CLKPIN_CNTL 0x660
  138. # define XTALIN_DIVIDE (1 << 1)
  139. # define BCLK_AS_XCLK (1 << 2)
  140. #define CG_CLKPIN_CNTL_2 0x664
  141. # define FORCE_BIF_REFCLK_EN (1 << 3)
  142. # define MUX_TCLK_TO_XCLK (1 << 8)
  143. #define THM_CLK_CNTL 0x66c
  144. # define CMON_CLK_SEL(x) ((x) << 0)
  145. # define CMON_CLK_SEL_MASK 0xFF
  146. # define TMON_CLK_SEL(x) ((x) << 8)
  147. # define TMON_CLK_SEL_MASK 0xFF00
  148. #define MISC_CLK_CNTL 0x670
  149. # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
  150. # define DEEP_SLEEP_CLK_SEL_MASK 0xFF
  151. # define ZCLK_SEL(x) ((x) << 8)
  152. # define ZCLK_SEL_MASK 0xFF00
  153. #define CG_THERMAL_CTRL 0x700
  154. #define DPM_EVENT_SRC(x) ((x) << 0)
  155. #define DPM_EVENT_SRC_MASK (7 << 0)
  156. #define DIG_THERM_DPM(x) ((x) << 14)
  157. #define DIG_THERM_DPM_MASK 0x003FC000
  158. #define DIG_THERM_DPM_SHIFT 14
  159. #define CG_THERMAL_INT 0x708
  160. #define DIG_THERM_INTH(x) ((x) << 8)
  161. #define DIG_THERM_INTH_MASK 0x0000FF00
  162. #define DIG_THERM_INTH_SHIFT 8
  163. #define DIG_THERM_INTL(x) ((x) << 16)
  164. #define DIG_THERM_INTL_MASK 0x00FF0000
  165. #define DIG_THERM_INTL_SHIFT 16
  166. #define THERM_INT_MASK_HIGH (1 << 24)
  167. #define THERM_INT_MASK_LOW (1 << 25)
  168. #define CG_MULT_THERMAL_STATUS 0x714
  169. #define ASIC_MAX_TEMP(x) ((x) << 0)
  170. #define ASIC_MAX_TEMP_MASK 0x000001ff
  171. #define ASIC_MAX_TEMP_SHIFT 0
  172. #define CTF_TEMP(x) ((x) << 9)
  173. #define CTF_TEMP_MASK 0x0003fe00
  174. #define CTF_TEMP_SHIFT 9
  175. #define GENERAL_PWRMGT 0x780
  176. # define GLOBAL_PWRMGT_EN (1 << 0)
  177. # define STATIC_PM_EN (1 << 1)
  178. # define THERMAL_PROTECTION_DIS (1 << 2)
  179. # define THERMAL_PROTECTION_TYPE (1 << 3)
  180. # define SW_SMIO_INDEX(x) ((x) << 6)
  181. # define SW_SMIO_INDEX_MASK (1 << 6)
  182. # define SW_SMIO_INDEX_SHIFT 6
  183. # define VOLT_PWRMGT_EN (1 << 10)
  184. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  185. #define CG_TPC 0x784
  186. #define SCLK_PWRMGT_CNTL 0x788
  187. # define SCLK_PWRMGT_OFF (1 << 0)
  188. # define SCLK_LOW_D1 (1 << 1)
  189. # define FIR_RESET (1 << 4)
  190. # define FIR_FORCE_TREND_SEL (1 << 5)
  191. # define FIR_TREND_MODE (1 << 6)
  192. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  193. # define GFX_CLK_FORCE_ON (1 << 8)
  194. # define GFX_CLK_REQUEST_OFF (1 << 9)
  195. # define GFX_CLK_FORCE_OFF (1 << 10)
  196. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  197. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  198. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  199. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  200. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798
  201. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  202. # define CURRENT_STATE_INDEX_SHIFT 4
  203. #define CG_FTV 0x7bc
  204. #define CG_FFCT_0 0x7c0
  205. # define UTC_0(x) ((x) << 0)
  206. # define UTC_0_MASK (0x3ff << 0)
  207. # define DTC_0(x) ((x) << 10)
  208. # define DTC_0_MASK (0x3ff << 10)
  209. #define CG_BSP 0x7fc
  210. # define BSP(x) ((x) << 0)
  211. # define BSP_MASK (0xffff << 0)
  212. # define BSU(x) ((x) << 16)
  213. # define BSU_MASK (0xf << 16)
  214. #define CG_AT 0x800
  215. # define CG_R(x) ((x) << 0)
  216. # define CG_R_MASK (0xffff << 0)
  217. # define CG_L(x) ((x) << 16)
  218. # define CG_L_MASK (0xffff << 16)
  219. #define CG_GIT 0x804
  220. # define CG_GICST(x) ((x) << 0)
  221. # define CG_GICST_MASK (0xffff << 0)
  222. # define CG_GIPOT(x) ((x) << 16)
  223. # define CG_GIPOT_MASK (0xffff << 16)
  224. #define CG_SSP 0x80c
  225. # define SST(x) ((x) << 0)
  226. # define SST_MASK (0xffff << 0)
  227. # define SSTU(x) ((x) << 16)
  228. # define SSTU_MASK (0xf << 16)
  229. #define CG_DISPLAY_GAP_CNTL 0x828
  230. # define DISP1_GAP(x) ((x) << 0)
  231. # define DISP1_GAP_MASK (3 << 0)
  232. # define DISP2_GAP(x) ((x) << 2)
  233. # define DISP2_GAP_MASK (3 << 2)
  234. # define VBI_TIMER_COUNT(x) ((x) << 4)
  235. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  236. # define VBI_TIMER_UNIT(x) ((x) << 20)
  237. # define VBI_TIMER_UNIT_MASK (7 << 20)
  238. # define DISP1_GAP_MCHG(x) ((x) << 24)
  239. # define DISP1_GAP_MCHG_MASK (3 << 24)
  240. # define DISP2_GAP_MCHG(x) ((x) << 26)
  241. # define DISP2_GAP_MCHG_MASK (3 << 26)
  242. #define CG_ULV_CONTROL 0x878
  243. #define CG_ULV_PARAMETER 0x87c
  244. #define SMC_SCRATCH0 0x884
  245. #define CG_CAC_CTRL 0x8b8
  246. # define CAC_WINDOW(x) ((x) << 0)
  247. # define CAC_WINDOW_MASK 0x00ffffff
  248. #define DMIF_ADDR_CONFIG 0xBD4
  249. #define DMIF_ADDR_CALC 0xC00
  250. #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
  251. # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
  252. # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
  253. #define SRBM_STATUS 0xE50
  254. #define GRBM_RQ_PENDING (1 << 5)
  255. #define VMC_BUSY (1 << 8)
  256. #define MCB_BUSY (1 << 9)
  257. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  258. #define MCC_BUSY (1 << 11)
  259. #define MCD_BUSY (1 << 12)
  260. #define SEM_BUSY (1 << 14)
  261. #define IH_BUSY (1 << 17)
  262. #define SRBM_SOFT_RESET 0x0E60
  263. #define SOFT_RESET_BIF (1 << 1)
  264. #define SOFT_RESET_DC (1 << 5)
  265. #define SOFT_RESET_DMA1 (1 << 6)
  266. #define SOFT_RESET_GRBM (1 << 8)
  267. #define SOFT_RESET_HDP (1 << 9)
  268. #define SOFT_RESET_IH (1 << 10)
  269. #define SOFT_RESET_MC (1 << 11)
  270. #define SOFT_RESET_ROM (1 << 14)
  271. #define SOFT_RESET_SEM (1 << 15)
  272. #define SOFT_RESET_VMC (1 << 17)
  273. #define SOFT_RESET_DMA (1 << 20)
  274. #define SOFT_RESET_TST (1 << 21)
  275. #define SOFT_RESET_REGBB (1 << 22)
  276. #define SOFT_RESET_ORB (1 << 23)
  277. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  278. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  279. #define SRBM_STATUS2 0x0EC4
  280. #define DMA_BUSY (1 << 5)
  281. #define DMA1_BUSY (1 << 6)
  282. #define VM_L2_CNTL 0x1400
  283. #define ENABLE_L2_CACHE (1 << 0)
  284. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  285. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  286. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  287. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  288. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  289. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  290. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  291. #define VM_L2_CNTL2 0x1404
  292. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  293. #define INVALIDATE_L2_CACHE (1 << 1)
  294. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  295. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  296. #define INVALIDATE_ONLY_PTE_CACHES 1
  297. #define INVALIDATE_ONLY_PDE_CACHES 2
  298. #define VM_L2_CNTL3 0x1408
  299. #define BANK_SELECT(x) ((x) << 0)
  300. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  301. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  302. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  303. #define VM_L2_STATUS 0x140C
  304. #define L2_BUSY (1 << 0)
  305. #define VM_CONTEXT0_CNTL 0x1410
  306. #define ENABLE_CONTEXT (1 << 0)
  307. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  308. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  309. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  310. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  311. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  312. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  313. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  314. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  315. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  316. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  317. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  318. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  319. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  320. #define VM_CONTEXT1_CNTL 0x1414
  321. #define VM_CONTEXT0_CNTL2 0x1430
  322. #define VM_CONTEXT1_CNTL2 0x1434
  323. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  324. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  325. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  326. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  327. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  328. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  329. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  330. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  331. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  332. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  333. #define PROTECTIONS_MASK (0xf << 0)
  334. #define PROTECTIONS_SHIFT 0
  335. /* bit 0: range
  336. * bit 1: pde0
  337. * bit 2: valid
  338. * bit 3: read
  339. * bit 4: write
  340. */
  341. #define MEMORY_CLIENT_ID_MASK (0xff << 12)
  342. #define MEMORY_CLIENT_ID_SHIFT 12
  343. #define MEMORY_CLIENT_RW_MASK (1 << 24)
  344. #define MEMORY_CLIENT_RW_SHIFT 24
  345. #define FAULT_VMID_MASK (0xf << 25)
  346. #define FAULT_VMID_SHIFT 25
  347. #define VM_INVALIDATE_REQUEST 0x1478
  348. #define VM_INVALIDATE_RESPONSE 0x147c
  349. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  350. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  351. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  352. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  353. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  354. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  355. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  356. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  357. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  358. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  359. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  360. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  361. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  362. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  363. #define VM_L2_CG 0x15c0
  364. #define MC_CG_ENABLE (1 << 18)
  365. #define MC_LS_ENABLE (1 << 19)
  366. #define MC_SHARED_CHMAP 0x2004
  367. #define NOOFCHAN_SHIFT 12
  368. #define NOOFCHAN_MASK 0x0000f000
  369. #define MC_SHARED_CHREMAP 0x2008
  370. #define MC_VM_FB_LOCATION 0x2024
  371. #define MC_VM_AGP_TOP 0x2028
  372. #define MC_VM_AGP_BOT 0x202C
  373. #define MC_VM_AGP_BASE 0x2030
  374. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  375. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  376. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  377. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  378. #define ENABLE_L1_TLB (1 << 0)
  379. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  380. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  381. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  382. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  383. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  384. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  385. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  386. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  387. #define MC_HUB_MISC_HUB_CG 0x20b8
  388. #define MC_HUB_MISC_VM_CG 0x20bc
  389. #define MC_HUB_MISC_SIP_CG 0x20c0
  390. #define MC_XPB_CLK_GAT 0x2478
  391. #define MC_CITF_MISC_RD_CG 0x2648
  392. #define MC_CITF_MISC_WR_CG 0x264c
  393. #define MC_CITF_MISC_VM_CG 0x2650
  394. #define MC_ARB_RAMCFG 0x2760
  395. #define NOOFBANK_SHIFT 0
  396. #define NOOFBANK_MASK 0x00000003
  397. #define NOOFRANK_SHIFT 2
  398. #define NOOFRANK_MASK 0x00000004
  399. #define NOOFROWS_SHIFT 3
  400. #define NOOFROWS_MASK 0x00000038
  401. #define NOOFCOLS_SHIFT 6
  402. #define NOOFCOLS_MASK 0x000000C0
  403. #define CHANSIZE_SHIFT 8
  404. #define CHANSIZE_MASK 0x00000100
  405. #define CHANSIZE_OVERRIDE (1 << 11)
  406. #define NOOFGROUPS_SHIFT 12
  407. #define NOOFGROUPS_MASK 0x00001000
  408. #define MC_ARB_DRAM_TIMING 0x2774
  409. #define MC_ARB_DRAM_TIMING2 0x2778
  410. #define MC_ARB_BURST_TIME 0x2808
  411. #define STATE0(x) ((x) << 0)
  412. #define STATE0_MASK (0x1f << 0)
  413. #define STATE0_SHIFT 0
  414. #define STATE1(x) ((x) << 5)
  415. #define STATE1_MASK (0x1f << 5)
  416. #define STATE1_SHIFT 5
  417. #define STATE2(x) ((x) << 10)
  418. #define STATE2_MASK (0x1f << 10)
  419. #define STATE2_SHIFT 10
  420. #define STATE3(x) ((x) << 15)
  421. #define STATE3_MASK (0x1f << 15)
  422. #define STATE3_SHIFT 15
  423. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
  424. #define TRAIN_DONE_D0 (1 << 30)
  425. #define TRAIN_DONE_D1 (1 << 31)
  426. #define MC_SEQ_SUP_CNTL 0x28c8
  427. #define RUN_MASK (1 << 0)
  428. #define MC_SEQ_SUP_PGM 0x28cc
  429. #define MC_PMG_AUTO_CMD 0x28d0
  430. #define MC_IO_PAD_CNTL_D0 0x29d0
  431. #define MEM_FALL_OUT_CMD (1 << 8)
  432. #define MC_SEQ_RAS_TIMING 0x28a0
  433. #define MC_SEQ_CAS_TIMING 0x28a4
  434. #define MC_SEQ_MISC_TIMING 0x28a8
  435. #define MC_SEQ_MISC_TIMING2 0x28ac
  436. #define MC_SEQ_PMG_TIMING 0x28b0
  437. #define MC_SEQ_RD_CTL_D0 0x28b4
  438. #define MC_SEQ_RD_CTL_D1 0x28b8
  439. #define MC_SEQ_WR_CTL_D0 0x28bc
  440. #define MC_SEQ_WR_CTL_D1 0x28c0
  441. #define MC_SEQ_MISC0 0x2a00
  442. #define MC_SEQ_MISC0_VEN_ID_SHIFT 8
  443. #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
  444. #define MC_SEQ_MISC0_VEN_ID_VALUE 3
  445. #define MC_SEQ_MISC0_REV_ID_SHIFT 12
  446. #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
  447. #define MC_SEQ_MISC0_REV_ID_VALUE 1
  448. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  449. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  450. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  451. #define MC_SEQ_MISC1 0x2a04
  452. #define MC_SEQ_RESERVE_M 0x2a08
  453. #define MC_PMG_CMD_EMRS 0x2a0c
  454. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  455. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  456. #define MC_SEQ_MISC5 0x2a54
  457. #define MC_SEQ_MISC6 0x2a58
  458. #define MC_SEQ_MISC7 0x2a64
  459. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  460. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  461. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  462. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  463. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  464. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  465. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  466. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  467. #define MC_PMG_CMD_MRS 0x2aac
  468. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  469. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  470. #define MC_PMG_CMD_MRS1 0x2b44
  471. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  472. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  473. #define MC_SEQ_WR_CTL_2 0x2b54
  474. #define MC_SEQ_WR_CTL_2_LP 0x2b58
  475. #define MC_PMG_CMD_MRS2 0x2b5c
  476. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  477. #define MCLK_PWRMGT_CNTL 0x2ba0
  478. # define DLL_SPEED(x) ((x) << 0)
  479. # define DLL_SPEED_MASK (0x1f << 0)
  480. # define DLL_READY (1 << 6)
  481. # define MC_INT_CNTL (1 << 7)
  482. # define MRDCK0_PDNB (1 << 8)
  483. # define MRDCK1_PDNB (1 << 9)
  484. # define MRDCK0_RESET (1 << 16)
  485. # define MRDCK1_RESET (1 << 17)
  486. # define DLL_READY_READ (1 << 24)
  487. #define DLL_CNTL 0x2ba4
  488. # define MRDCK0_BYPASS (1 << 24)
  489. # define MRDCK1_BYPASS (1 << 25)
  490. #define MPLL_FUNC_CNTL 0x2bb4
  491. #define BWCTRL(x) ((x) << 20)
  492. #define BWCTRL_MASK (0xff << 20)
  493. #define MPLL_FUNC_CNTL_1 0x2bb8
  494. #define VCO_MODE(x) ((x) << 0)
  495. #define VCO_MODE_MASK (3 << 0)
  496. #define CLKFRAC(x) ((x) << 4)
  497. #define CLKFRAC_MASK (0xfff << 4)
  498. #define CLKF(x) ((x) << 16)
  499. #define CLKF_MASK (0xfff << 16)
  500. #define MPLL_FUNC_CNTL_2 0x2bbc
  501. #define MPLL_AD_FUNC_CNTL 0x2bc0
  502. #define YCLK_POST_DIV(x) ((x) << 0)
  503. #define YCLK_POST_DIV_MASK (7 << 0)
  504. #define MPLL_DQ_FUNC_CNTL 0x2bc4
  505. #define YCLK_SEL(x) ((x) << 4)
  506. #define YCLK_SEL_MASK (1 << 4)
  507. #define MPLL_SS1 0x2bcc
  508. #define CLKV(x) ((x) << 0)
  509. #define CLKV_MASK (0x3ffffff << 0)
  510. #define MPLL_SS2 0x2bd0
  511. #define CLKS(x) ((x) << 0)
  512. #define CLKS_MASK (0xfff << 0)
  513. #define HDP_HOST_PATH_CNTL 0x2C00
  514. #define CLOCK_GATING_DIS (1 << 23)
  515. #define HDP_NONSURFACE_BASE 0x2C04
  516. #define HDP_NONSURFACE_INFO 0x2C08
  517. #define HDP_NONSURFACE_SIZE 0x2C0C
  518. #define HDP_ADDR_CONFIG 0x2F48
  519. #define HDP_MISC_CNTL 0x2F4C
  520. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  521. #define HDP_MEM_POWER_LS 0x2F50
  522. #define HDP_LS_ENABLE (1 << 0)
  523. #define ATC_MISC_CG 0x3350
  524. #define IH_RB_CNTL 0x3e00
  525. # define IH_RB_ENABLE (1 << 0)
  526. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  527. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  528. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  529. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  530. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  531. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  532. #define IH_RB_BASE 0x3e04
  533. #define IH_RB_RPTR 0x3e08
  534. #define IH_RB_WPTR 0x3e0c
  535. # define RB_OVERFLOW (1 << 0)
  536. # define WPTR_OFFSET_MASK 0x3fffc
  537. #define IH_RB_WPTR_ADDR_HI 0x3e10
  538. #define IH_RB_WPTR_ADDR_LO 0x3e14
  539. #define IH_CNTL 0x3e18
  540. # define ENABLE_INTR (1 << 0)
  541. # define IH_MC_SWAP(x) ((x) << 1)
  542. # define IH_MC_SWAP_NONE 0
  543. # define IH_MC_SWAP_16BIT 1
  544. # define IH_MC_SWAP_32BIT 2
  545. # define IH_MC_SWAP_64BIT 3
  546. # define RPTR_REARM (1 << 4)
  547. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  548. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  549. # define MC_VMID(x) ((x) << 25)
  550. #define CONFIG_MEMSIZE 0x5428
  551. #define INTERRUPT_CNTL 0x5468
  552. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  553. # define IH_DUMMY_RD_EN (1 << 1)
  554. # define IH_REQ_NONSNOOP_EN (1 << 3)
  555. # define GEN_IH_INT_EN (1 << 8)
  556. #define INTERRUPT_CNTL2 0x546c
  557. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  558. #define BIF_FB_EN 0x5490
  559. #define FB_READ_EN (1 << 0)
  560. #define FB_WRITE_EN (1 << 1)
  561. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  562. /* DCE6 ELD audio interface */
  563. #define AZ_F0_CODEC_ENDPOINT_INDEX 0x5E00
  564. # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0)
  565. # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8)
  566. #define AZ_F0_CODEC_ENDPOINT_DATA 0x5E04
  567. #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25
  568. #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0)
  569. #define SPEAKER_ALLOCATION_MASK (0x7f << 0)
  570. #define SPEAKER_ALLOCATION_SHIFT 0
  571. #define HDMI_CONNECTION (1 << 16)
  572. #define DP_CONNECTION (1 << 17)
  573. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */
  574. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */
  575. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */
  576. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */
  577. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */
  578. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */
  579. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */
  580. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */
  581. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */
  582. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */
  583. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */
  584. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */
  585. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */
  586. #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */
  587. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  588. /* max channels minus one. 7 = 8 channels */
  589. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  590. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  591. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  592. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  593. * bit0 = 32 kHz
  594. * bit1 = 44.1 kHz
  595. * bit2 = 48 kHz
  596. * bit3 = 88.2 kHz
  597. * bit4 = 96 kHz
  598. * bit5 = 176.4 kHz
  599. * bit6 = 192 kHz
  600. */
  601. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37
  602. # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0)
  603. # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8)
  604. /* VIDEO_LIPSYNC, AUDIO_LIPSYNC
  605. * 0 = invalid
  606. * x = legal delay value
  607. * 255 = sync not supported
  608. */
  609. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38
  610. # define HBR_CAPABLE (1 << 0) /* enabled by default */
  611. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a
  612. # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0)
  613. # define PRODUCT_ID(x) (((x) & 0xffff) << 16)
  614. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b
  615. # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0)
  616. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c
  617. # define PORT_ID0(x) (((x) & 0xffffffff) << 0)
  618. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d
  619. # define PORT_ID1(x) (((x) & 0xffffffff) << 0)
  620. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e
  621. # define DESCRIPTION0(x) (((x) & 0xff) << 0)
  622. # define DESCRIPTION1(x) (((x) & 0xff) << 8)
  623. # define DESCRIPTION2(x) (((x) & 0xff) << 16)
  624. # define DESCRIPTION3(x) (((x) & 0xff) << 24)
  625. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f
  626. # define DESCRIPTION4(x) (((x) & 0xff) << 0)
  627. # define DESCRIPTION5(x) (((x) & 0xff) << 8)
  628. # define DESCRIPTION6(x) (((x) & 0xff) << 16)
  629. # define DESCRIPTION7(x) (((x) & 0xff) << 24)
  630. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40
  631. # define DESCRIPTION8(x) (((x) & 0xff) << 0)
  632. # define DESCRIPTION9(x) (((x) & 0xff) << 8)
  633. # define DESCRIPTION10(x) (((x) & 0xff) << 16)
  634. # define DESCRIPTION11(x) (((x) & 0xff) << 24)
  635. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41
  636. # define DESCRIPTION12(x) (((x) & 0xff) << 0)
  637. # define DESCRIPTION13(x) (((x) & 0xff) << 8)
  638. # define DESCRIPTION14(x) (((x) & 0xff) << 16)
  639. # define DESCRIPTION15(x) (((x) & 0xff) << 24)
  640. #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42
  641. # define DESCRIPTION16(x) (((x) & 0xff) << 0)
  642. # define DESCRIPTION17(x) (((x) & 0xff) << 8)
  643. #define AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL 0x54
  644. # define AUDIO_ENABLED (1 << 31)
  645. #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56
  646. #define PORT_CONNECTIVITY_MASK (3 << 30)
  647. #define PORT_CONNECTIVITY_SHIFT 30
  648. #define DC_LB_MEMORY_SPLIT 0x6b0c
  649. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  650. #define PRIORITY_A_CNT 0x6b18
  651. #define PRIORITY_MARK_MASK 0x7fff
  652. #define PRIORITY_OFF (1 << 16)
  653. #define PRIORITY_ALWAYS_ON (1 << 20)
  654. #define PRIORITY_B_CNT 0x6b1c
  655. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  656. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  657. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  658. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  659. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  660. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  661. #define VLINE_STATUS 0x6bb8
  662. # define VLINE_OCCURRED (1 << 0)
  663. # define VLINE_ACK (1 << 4)
  664. # define VLINE_STAT (1 << 12)
  665. # define VLINE_INTERRUPT (1 << 16)
  666. # define VLINE_INTERRUPT_TYPE (1 << 17)
  667. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  668. #define VBLANK_STATUS 0x6bbc
  669. # define VBLANK_OCCURRED (1 << 0)
  670. # define VBLANK_ACK (1 << 4)
  671. # define VBLANK_STAT (1 << 12)
  672. # define VBLANK_INTERRUPT (1 << 16)
  673. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  674. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  675. #define INT_MASK 0x6b40
  676. # define VBLANK_INT_MASK (1 << 0)
  677. # define VLINE_INT_MASK (1 << 4)
  678. #define DISP_INTERRUPT_STATUS 0x60f4
  679. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  680. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  681. # define DC_HPD1_INTERRUPT (1 << 17)
  682. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  683. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  684. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  685. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  686. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  687. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  688. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  689. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  690. # define DC_HPD2_INTERRUPT (1 << 17)
  691. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  692. # define DISP_TIMER_INTERRUPT (1 << 24)
  693. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  694. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  695. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  696. # define DC_HPD3_INTERRUPT (1 << 17)
  697. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  698. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  699. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  700. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  701. # define DC_HPD4_INTERRUPT (1 << 17)
  702. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  703. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  704. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  705. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  706. # define DC_HPD5_INTERRUPT (1 << 17)
  707. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  708. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  709. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  710. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  711. # define DC_HPD6_INTERRUPT (1 << 17)
  712. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  713. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  714. #define GRPH_INT_STATUS 0x6858
  715. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  716. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  717. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  718. #define GRPH_INT_CONTROL 0x685c
  719. # define GRPH_PFLIP_INT_MASK (1 << 0)
  720. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  721. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  722. #define DC_HPD1_INT_STATUS 0x601c
  723. #define DC_HPD2_INT_STATUS 0x6028
  724. #define DC_HPD3_INT_STATUS 0x6034
  725. #define DC_HPD4_INT_STATUS 0x6040
  726. #define DC_HPD5_INT_STATUS 0x604c
  727. #define DC_HPD6_INT_STATUS 0x6058
  728. # define DC_HPDx_INT_STATUS (1 << 0)
  729. # define DC_HPDx_SENSE (1 << 1)
  730. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  731. #define DC_HPD1_INT_CONTROL 0x6020
  732. #define DC_HPD2_INT_CONTROL 0x602c
  733. #define DC_HPD3_INT_CONTROL 0x6038
  734. #define DC_HPD4_INT_CONTROL 0x6044
  735. #define DC_HPD5_INT_CONTROL 0x6050
  736. #define DC_HPD6_INT_CONTROL 0x605c
  737. # define DC_HPDx_INT_ACK (1 << 0)
  738. # define DC_HPDx_INT_POLARITY (1 << 8)
  739. # define DC_HPDx_INT_EN (1 << 16)
  740. # define DC_HPDx_RX_INT_ACK (1 << 20)
  741. # define DC_HPDx_RX_INT_EN (1 << 24)
  742. #define DC_HPD1_CONTROL 0x6024
  743. #define DC_HPD2_CONTROL 0x6030
  744. #define DC_HPD3_CONTROL 0x603c
  745. #define DC_HPD4_CONTROL 0x6048
  746. #define DC_HPD5_CONTROL 0x6054
  747. #define DC_HPD6_CONTROL 0x6060
  748. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  749. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  750. # define DC_HPDx_EN (1 << 28)
  751. #define DPG_PIPE_STUTTER_CONTROL 0x6cd4
  752. # define STUTTER_ENABLE (1 << 0)
  753. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  754. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  755. #define AFMT_AUDIO_SRC_CONTROL 0x713c
  756. #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0)
  757. /* AFMT_AUDIO_SRC_SELECT
  758. * 0 = stream0
  759. * 1 = stream1
  760. * 2 = stream2
  761. * 3 = stream3
  762. * 4 = stream4
  763. * 5 = stream5
  764. */
  765. #define GRBM_CNTL 0x8000
  766. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  767. #define GRBM_STATUS2 0x8008
  768. #define RLC_RQ_PENDING (1 << 0)
  769. #define RLC_BUSY (1 << 8)
  770. #define TC_BUSY (1 << 9)
  771. #define GRBM_STATUS 0x8010
  772. #define CMDFIFO_AVAIL_MASK 0x0000000F
  773. #define RING2_RQ_PENDING (1 << 4)
  774. #define SRBM_RQ_PENDING (1 << 5)
  775. #define RING1_RQ_PENDING (1 << 6)
  776. #define CF_RQ_PENDING (1 << 7)
  777. #define PF_RQ_PENDING (1 << 8)
  778. #define GDS_DMA_RQ_PENDING (1 << 9)
  779. #define GRBM_EE_BUSY (1 << 10)
  780. #define DB_CLEAN (1 << 12)
  781. #define CB_CLEAN (1 << 13)
  782. #define TA_BUSY (1 << 14)
  783. #define GDS_BUSY (1 << 15)
  784. #define VGT_BUSY (1 << 17)
  785. #define IA_BUSY_NO_DMA (1 << 18)
  786. #define IA_BUSY (1 << 19)
  787. #define SX_BUSY (1 << 20)
  788. #define SPI_BUSY (1 << 22)
  789. #define BCI_BUSY (1 << 23)
  790. #define SC_BUSY (1 << 24)
  791. #define PA_BUSY (1 << 25)
  792. #define DB_BUSY (1 << 26)
  793. #define CP_COHERENCY_BUSY (1 << 28)
  794. #define CP_BUSY (1 << 29)
  795. #define CB_BUSY (1 << 30)
  796. #define GUI_ACTIVE (1 << 31)
  797. #define GRBM_STATUS_SE0 0x8014
  798. #define GRBM_STATUS_SE1 0x8018
  799. #define SE_DB_CLEAN (1 << 1)
  800. #define SE_CB_CLEAN (1 << 2)
  801. #define SE_BCI_BUSY (1 << 22)
  802. #define SE_VGT_BUSY (1 << 23)
  803. #define SE_PA_BUSY (1 << 24)
  804. #define SE_TA_BUSY (1 << 25)
  805. #define SE_SX_BUSY (1 << 26)
  806. #define SE_SPI_BUSY (1 << 27)
  807. #define SE_SC_BUSY (1 << 29)
  808. #define SE_DB_BUSY (1 << 30)
  809. #define SE_CB_BUSY (1 << 31)
  810. #define GRBM_SOFT_RESET 0x8020
  811. #define SOFT_RESET_CP (1 << 0)
  812. #define SOFT_RESET_CB (1 << 1)
  813. #define SOFT_RESET_RLC (1 << 2)
  814. #define SOFT_RESET_DB (1 << 3)
  815. #define SOFT_RESET_GDS (1 << 4)
  816. #define SOFT_RESET_PA (1 << 5)
  817. #define SOFT_RESET_SC (1 << 6)
  818. #define SOFT_RESET_BCI (1 << 7)
  819. #define SOFT_RESET_SPI (1 << 8)
  820. #define SOFT_RESET_SX (1 << 10)
  821. #define SOFT_RESET_TC (1 << 11)
  822. #define SOFT_RESET_TA (1 << 12)
  823. #define SOFT_RESET_VGT (1 << 14)
  824. #define SOFT_RESET_IA (1 << 15)
  825. #define GRBM_GFX_INDEX 0x802C
  826. #define INSTANCE_INDEX(x) ((x) << 0)
  827. #define SH_INDEX(x) ((x) << 8)
  828. #define SE_INDEX(x) ((x) << 16)
  829. #define SH_BROADCAST_WRITES (1 << 29)
  830. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  831. #define SE_BROADCAST_WRITES (1 << 31)
  832. #define GRBM_INT_CNTL 0x8060
  833. # define RDERR_INT_ENABLE (1 << 0)
  834. # define GUI_IDLE_INT_ENABLE (1 << 19)
  835. #define CP_STRMOUT_CNTL 0x84FC
  836. #define SCRATCH_REG0 0x8500
  837. #define SCRATCH_REG1 0x8504
  838. #define SCRATCH_REG2 0x8508
  839. #define SCRATCH_REG3 0x850C
  840. #define SCRATCH_REG4 0x8510
  841. #define SCRATCH_REG5 0x8514
  842. #define SCRATCH_REG6 0x8518
  843. #define SCRATCH_REG7 0x851C
  844. #define SCRATCH_UMSK 0x8540
  845. #define SCRATCH_ADDR 0x8544
  846. #define CP_SEM_WAIT_TIMER 0x85BC
  847. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  848. #define CP_ME_CNTL 0x86D8
  849. #define CP_CE_HALT (1 << 24)
  850. #define CP_PFP_HALT (1 << 26)
  851. #define CP_ME_HALT (1 << 28)
  852. #define CP_COHER_CNTL2 0x85E8
  853. #define CP_RB2_RPTR 0x86f8
  854. #define CP_RB1_RPTR 0x86fc
  855. #define CP_RB0_RPTR 0x8700
  856. #define CP_RB_WPTR_DELAY 0x8704
  857. #define CP_QUEUE_THRESHOLDS 0x8760
  858. #define ROQ_IB1_START(x) ((x) << 0)
  859. #define ROQ_IB2_START(x) ((x) << 8)
  860. #define CP_MEQ_THRESHOLDS 0x8764
  861. #define MEQ1_START(x) ((x) << 0)
  862. #define MEQ2_START(x) ((x) << 8)
  863. #define CP_PERFMON_CNTL 0x87FC
  864. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  865. #define VGT_CACHE_INVALIDATION 0x88C4
  866. #define CACHE_INVALIDATION(x) ((x) << 0)
  867. #define VC_ONLY 0
  868. #define TC_ONLY 1
  869. #define VC_AND_TC 2
  870. #define AUTO_INVLD_EN(x) ((x) << 6)
  871. #define NO_AUTO 0
  872. #define ES_AUTO 1
  873. #define GS_AUTO 2
  874. #define ES_AND_GS_AUTO 3
  875. #define VGT_ESGS_RING_SIZE 0x88C8
  876. #define VGT_GSVS_RING_SIZE 0x88CC
  877. #define VGT_GS_VERTEX_REUSE 0x88D4
  878. #define VGT_PRIMITIVE_TYPE 0x8958
  879. #define VGT_INDEX_TYPE 0x895C
  880. #define VGT_NUM_INDICES 0x8970
  881. #define VGT_NUM_INSTANCES 0x8974
  882. #define VGT_TF_RING_SIZE 0x8988
  883. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  884. #define VGT_TF_MEMORY_BASE 0x89B8
  885. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  886. #define INACTIVE_CUS_MASK 0xFFFF0000
  887. #define INACTIVE_CUS_SHIFT 16
  888. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  889. #define PA_CL_ENHANCE 0x8A14
  890. #define CLIP_VTX_REORDER_ENA (1 << 0)
  891. #define NUM_CLIP_SEQ(x) ((x) << 1)
  892. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  893. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  894. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  895. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  896. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  897. #define PA_SC_FIFO_SIZE 0x8BCC
  898. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  899. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  900. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  901. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  902. #define PA_SC_ENHANCE 0x8BF0
  903. #define SQ_CONFIG 0x8C00
  904. #define SQC_CACHES 0x8C08
  905. #define SQ_POWER_THROTTLE 0x8e58
  906. #define MIN_POWER(x) ((x) << 0)
  907. #define MIN_POWER_MASK (0x3fff << 0)
  908. #define MIN_POWER_SHIFT 0
  909. #define MAX_POWER(x) ((x) << 16)
  910. #define MAX_POWER_MASK (0x3fff << 16)
  911. #define MAX_POWER_SHIFT 0
  912. #define SQ_POWER_THROTTLE2 0x8e5c
  913. #define MAX_POWER_DELTA(x) ((x) << 0)
  914. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  915. #define MAX_POWER_DELTA_SHIFT 0
  916. #define STI_SIZE(x) ((x) << 16)
  917. #define STI_SIZE_MASK (0x3ff << 16)
  918. #define STI_SIZE_SHIFT 16
  919. #define LTI_RATIO(x) ((x) << 27)
  920. #define LTI_RATIO_MASK (0xf << 27)
  921. #define LTI_RATIO_SHIFT 27
  922. #define SX_DEBUG_1 0x9060
  923. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  924. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  925. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  926. #define SPI_PS_MAX_WAVE_ID 0x90EC
  927. #define SPI_CONFIG_CNTL 0x9100
  928. #define SPI_CONFIG_CNTL_1 0x913C
  929. #define VTX_DONE_DELAY(x) ((x) << 0)
  930. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  931. #define CGTS_TCC_DISABLE 0x9148
  932. #define CGTS_USER_TCC_DISABLE 0x914C
  933. #define TCC_DISABLE_MASK 0xFFFF0000
  934. #define TCC_DISABLE_SHIFT 16
  935. #define CGTS_SM_CTRL_REG 0x9150
  936. #define OVERRIDE (1 << 21)
  937. #define LS_OVERRIDE (1 << 22)
  938. #define SPI_LB_CU_MASK 0x9354
  939. #define TA_CNTL_AUX 0x9508
  940. #define CC_RB_BACKEND_DISABLE 0x98F4
  941. #define BACKEND_DISABLE(x) ((x) << 16)
  942. #define GB_ADDR_CONFIG 0x98F8
  943. #define NUM_PIPES(x) ((x) << 0)
  944. #define NUM_PIPES_MASK 0x00000007
  945. #define NUM_PIPES_SHIFT 0
  946. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  947. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  948. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  949. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  950. #define NUM_SHADER_ENGINES_MASK 0x00003000
  951. #define NUM_SHADER_ENGINES_SHIFT 12
  952. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  953. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  954. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  955. #define NUM_GPUS(x) ((x) << 20)
  956. #define NUM_GPUS_MASK 0x00700000
  957. #define NUM_GPUS_SHIFT 20
  958. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  959. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  960. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  961. #define ROW_SIZE(x) ((x) << 28)
  962. #define ROW_SIZE_MASK 0x30000000
  963. #define ROW_SIZE_SHIFT 28
  964. #define GB_TILE_MODE0 0x9910
  965. # define MICRO_TILE_MODE(x) ((x) << 0)
  966. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  967. # define ADDR_SURF_THIN_MICRO_TILING 1
  968. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  969. # define ARRAY_MODE(x) ((x) << 2)
  970. # define ARRAY_LINEAR_GENERAL 0
  971. # define ARRAY_LINEAR_ALIGNED 1
  972. # define ARRAY_1D_TILED_THIN1 2
  973. # define ARRAY_2D_TILED_THIN1 4
  974. # define PIPE_CONFIG(x) ((x) << 6)
  975. # define ADDR_SURF_P2 0
  976. # define ADDR_SURF_P4_8x16 4
  977. # define ADDR_SURF_P4_16x16 5
  978. # define ADDR_SURF_P4_16x32 6
  979. # define ADDR_SURF_P4_32x32 7
  980. # define ADDR_SURF_P8_16x16_8x16 8
  981. # define ADDR_SURF_P8_16x32_8x16 9
  982. # define ADDR_SURF_P8_32x32_8x16 10
  983. # define ADDR_SURF_P8_16x32_16x16 11
  984. # define ADDR_SURF_P8_32x32_16x16 12
  985. # define ADDR_SURF_P8_32x32_16x32 13
  986. # define ADDR_SURF_P8_32x64_32x32 14
  987. # define TILE_SPLIT(x) ((x) << 11)
  988. # define ADDR_SURF_TILE_SPLIT_64B 0
  989. # define ADDR_SURF_TILE_SPLIT_128B 1
  990. # define ADDR_SURF_TILE_SPLIT_256B 2
  991. # define ADDR_SURF_TILE_SPLIT_512B 3
  992. # define ADDR_SURF_TILE_SPLIT_1KB 4
  993. # define ADDR_SURF_TILE_SPLIT_2KB 5
  994. # define ADDR_SURF_TILE_SPLIT_4KB 6
  995. # define BANK_WIDTH(x) ((x) << 14)
  996. # define ADDR_SURF_BANK_WIDTH_1 0
  997. # define ADDR_SURF_BANK_WIDTH_2 1
  998. # define ADDR_SURF_BANK_WIDTH_4 2
  999. # define ADDR_SURF_BANK_WIDTH_8 3
  1000. # define BANK_HEIGHT(x) ((x) << 16)
  1001. # define ADDR_SURF_BANK_HEIGHT_1 0
  1002. # define ADDR_SURF_BANK_HEIGHT_2 1
  1003. # define ADDR_SURF_BANK_HEIGHT_4 2
  1004. # define ADDR_SURF_BANK_HEIGHT_8 3
  1005. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  1006. # define ADDR_SURF_MACRO_ASPECT_1 0
  1007. # define ADDR_SURF_MACRO_ASPECT_2 1
  1008. # define ADDR_SURF_MACRO_ASPECT_4 2
  1009. # define ADDR_SURF_MACRO_ASPECT_8 3
  1010. # define NUM_BANKS(x) ((x) << 20)
  1011. # define ADDR_SURF_2_BANK 0
  1012. # define ADDR_SURF_4_BANK 1
  1013. # define ADDR_SURF_8_BANK 2
  1014. # define ADDR_SURF_16_BANK 3
  1015. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  1016. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  1017. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  1018. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  1019. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  1020. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  1021. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  1022. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  1023. #define CB_CGTT_SCLK_CTRL 0x9a60
  1024. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  1025. #define BACKEND_DISABLE_MASK 0x00FF0000
  1026. #define BACKEND_DISABLE_SHIFT 16
  1027. #define TCP_CHAN_STEER_LO 0xac0c
  1028. #define TCP_CHAN_STEER_HI 0xac10
  1029. #define CP_RB0_BASE 0xC100
  1030. #define CP_RB0_CNTL 0xC104
  1031. #define RB_BUFSZ(x) ((x) << 0)
  1032. #define RB_BLKSZ(x) ((x) << 8)
  1033. #define BUF_SWAP_32BIT (2 << 16)
  1034. #define RB_NO_UPDATE (1 << 27)
  1035. #define RB_RPTR_WR_ENA (1 << 31)
  1036. #define CP_RB0_RPTR_ADDR 0xC10C
  1037. #define CP_RB0_RPTR_ADDR_HI 0xC110
  1038. #define CP_RB0_WPTR 0xC114
  1039. #define CP_PFP_UCODE_ADDR 0xC150
  1040. #define CP_PFP_UCODE_DATA 0xC154
  1041. #define CP_ME_RAM_RADDR 0xC158
  1042. #define CP_ME_RAM_WADDR 0xC15C
  1043. #define CP_ME_RAM_DATA 0xC160
  1044. #define CP_CE_UCODE_ADDR 0xC168
  1045. #define CP_CE_UCODE_DATA 0xC16C
  1046. #define CP_RB1_BASE 0xC180
  1047. #define CP_RB1_CNTL 0xC184
  1048. #define CP_RB1_RPTR_ADDR 0xC188
  1049. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  1050. #define CP_RB1_WPTR 0xC190
  1051. #define CP_RB2_BASE 0xC194
  1052. #define CP_RB2_CNTL 0xC198
  1053. #define CP_RB2_RPTR_ADDR 0xC19C
  1054. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  1055. #define CP_RB2_WPTR 0xC1A4
  1056. #define CP_INT_CNTL_RING0 0xC1A8
  1057. #define CP_INT_CNTL_RING1 0xC1AC
  1058. #define CP_INT_CNTL_RING2 0xC1B0
  1059. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1060. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1061. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  1062. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1063. # define CP_RINGID2_INT_ENABLE (1 << 29)
  1064. # define CP_RINGID1_INT_ENABLE (1 << 30)
  1065. # define CP_RINGID0_INT_ENABLE (1 << 31)
  1066. #define CP_INT_STATUS_RING0 0xC1B4
  1067. #define CP_INT_STATUS_RING1 0xC1B8
  1068. #define CP_INT_STATUS_RING2 0xC1BC
  1069. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  1070. # define TIME_STAMP_INT_STAT (1 << 26)
  1071. # define CP_RINGID2_INT_STAT (1 << 29)
  1072. # define CP_RINGID1_INT_STAT (1 << 30)
  1073. # define CP_RINGID0_INT_STAT (1 << 31)
  1074. #define CP_MEM_SLP_CNTL 0xC1E4
  1075. # define CP_MEM_LS_EN (1 << 0)
  1076. #define CP_DEBUG 0xC1FC
  1077. #define RLC_CNTL 0xC300
  1078. # define RLC_ENABLE (1 << 0)
  1079. #define RLC_RL_BASE 0xC304
  1080. #define RLC_RL_SIZE 0xC308
  1081. #define RLC_LB_CNTL 0xC30C
  1082. # define LOAD_BALANCE_ENABLE (1 << 0)
  1083. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  1084. #define RLC_LB_CNTR_MAX 0xC314
  1085. #define RLC_LB_CNTR_INIT 0xC318
  1086. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  1087. #define RLC_UCODE_ADDR 0xC32C
  1088. #define RLC_UCODE_DATA 0xC330
  1089. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  1090. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  1091. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  1092. #define RLC_MC_CNTL 0xC344
  1093. #define RLC_UCODE_CNTL 0xC348
  1094. #define RLC_STAT 0xC34C
  1095. # define RLC_BUSY_STATUS (1 << 0)
  1096. # define GFX_POWER_STATUS (1 << 1)
  1097. # define GFX_CLOCK_STATUS (1 << 2)
  1098. # define GFX_LS_STATUS (1 << 3)
  1099. #define RLC_PG_CNTL 0xC35C
  1100. # define GFX_PG_ENABLE (1 << 0)
  1101. # define GFX_PG_SRC (1 << 1)
  1102. #define RLC_CGTT_MGCG_OVERRIDE 0xC400
  1103. #define RLC_CGCG_CGLS_CTRL 0xC404
  1104. # define CGCG_EN (1 << 0)
  1105. # define CGLS_EN (1 << 1)
  1106. #define RLC_TTOP_D 0xC414
  1107. # define RLC_PUD(x) ((x) << 0)
  1108. # define RLC_PUD_MASK (0xff << 0)
  1109. # define RLC_PDD(x) ((x) << 8)
  1110. # define RLC_PDD_MASK (0xff << 8)
  1111. # define RLC_TTPD(x) ((x) << 16)
  1112. # define RLC_TTPD_MASK (0xff << 16)
  1113. # define RLC_MSD(x) ((x) << 24)
  1114. # define RLC_MSD_MASK (0xff << 24)
  1115. #define RLC_LB_INIT_CU_MASK 0xC41C
  1116. #define RLC_PG_AO_CU_MASK 0xC42C
  1117. #define RLC_MAX_PG_CU 0xC430
  1118. # define MAX_PU_CU(x) ((x) << 0)
  1119. # define MAX_PU_CU_MASK (0xff << 0)
  1120. #define RLC_AUTO_PG_CTRL 0xC434
  1121. # define AUTO_PG_EN (1 << 0)
  1122. # define GRBM_REG_SGIT(x) ((x) << 3)
  1123. # define GRBM_REG_SGIT_MASK (0xffff << 3)
  1124. # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19)
  1125. # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19)
  1126. #define RLC_SERDES_WR_MASTER_MASK_0 0xC454
  1127. #define RLC_SERDES_WR_MASTER_MASK_1 0xC458
  1128. #define RLC_SERDES_WR_CTRL 0xC45C
  1129. #define RLC_SERDES_MASTER_BUSY_0 0xC464
  1130. #define RLC_SERDES_MASTER_BUSY_1 0xC468
  1131. #define RLC_GCPM_GENERAL_3 0xC478
  1132. #define DB_RENDER_CONTROL 0x28000
  1133. #define DB_DEPTH_INFO 0x2803c
  1134. #define PA_SC_RASTER_CONFIG 0x28350
  1135. # define RASTER_CONFIG_RB_MAP_0 0
  1136. # define RASTER_CONFIG_RB_MAP_1 1
  1137. # define RASTER_CONFIG_RB_MAP_2 2
  1138. # define RASTER_CONFIG_RB_MAP_3 3
  1139. #define VGT_EVENT_INITIATOR 0x28a90
  1140. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  1141. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  1142. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  1143. # define CACHE_FLUSH_TS (4 << 0)
  1144. # define CACHE_FLUSH (6 << 0)
  1145. # define CS_PARTIAL_FLUSH (7 << 0)
  1146. # define VGT_STREAMOUT_RESET (10 << 0)
  1147. # define END_OF_PIPE_INCR_DE (11 << 0)
  1148. # define END_OF_PIPE_IB_END (12 << 0)
  1149. # define RST_PIX_CNT (13 << 0)
  1150. # define VS_PARTIAL_FLUSH (15 << 0)
  1151. # define PS_PARTIAL_FLUSH (16 << 0)
  1152. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  1153. # define ZPASS_DONE (21 << 0)
  1154. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  1155. # define PERFCOUNTER_START (23 << 0)
  1156. # define PERFCOUNTER_STOP (24 << 0)
  1157. # define PIPELINESTAT_START (25 << 0)
  1158. # define PIPELINESTAT_STOP (26 << 0)
  1159. # define PERFCOUNTER_SAMPLE (27 << 0)
  1160. # define SAMPLE_PIPELINESTAT (30 << 0)
  1161. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  1162. # define RESET_VTX_CNT (33 << 0)
  1163. # define VGT_FLUSH (36 << 0)
  1164. # define BOTTOM_OF_PIPE_TS (40 << 0)
  1165. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  1166. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  1167. # define FLUSH_AND_INV_DB_META (44 << 0)
  1168. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  1169. # define FLUSH_AND_INV_CB_META (46 << 0)
  1170. # define CS_DONE (47 << 0)
  1171. # define PS_DONE (48 << 0)
  1172. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  1173. # define THREAD_TRACE_START (51 << 0)
  1174. # define THREAD_TRACE_STOP (52 << 0)
  1175. # define THREAD_TRACE_FLUSH (54 << 0)
  1176. # define THREAD_TRACE_FINISH (55 << 0)
  1177. /* PIF PHY0 registers idx/data 0x8/0xc */
  1178. #define PB0_PIF_CNTL 0x10
  1179. # define LS2_EXIT_TIME(x) ((x) << 17)
  1180. # define LS2_EXIT_TIME_MASK (0x7 << 17)
  1181. # define LS2_EXIT_TIME_SHIFT 17
  1182. #define PB0_PIF_PAIRING 0x11
  1183. # define MULTI_PIF (1 << 25)
  1184. #define PB0_PIF_PWRDOWN_0 0x12
  1185. # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
  1186. # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
  1187. # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
  1188. # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
  1189. # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
  1190. # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
  1191. # define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
  1192. # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
  1193. # define PLL_RAMP_UP_TIME_0_SHIFT 24
  1194. #define PB0_PIF_PWRDOWN_1 0x13
  1195. # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
  1196. # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
  1197. # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
  1198. # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
  1199. # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
  1200. # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
  1201. # define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
  1202. # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
  1203. # define PLL_RAMP_UP_TIME_1_SHIFT 24
  1204. #define PB0_PIF_PWRDOWN_2 0x17
  1205. # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7)
  1206. # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7)
  1207. # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7
  1208. # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10)
  1209. # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10)
  1210. # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10
  1211. # define PLL_RAMP_UP_TIME_2(x) ((x) << 24)
  1212. # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24)
  1213. # define PLL_RAMP_UP_TIME_2_SHIFT 24
  1214. #define PB0_PIF_PWRDOWN_3 0x18
  1215. # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7)
  1216. # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7)
  1217. # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7
  1218. # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10)
  1219. # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10)
  1220. # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10
  1221. # define PLL_RAMP_UP_TIME_3(x) ((x) << 24)
  1222. # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24)
  1223. # define PLL_RAMP_UP_TIME_3_SHIFT 24
  1224. /* PIF PHY1 registers idx/data 0x10/0x14 */
  1225. #define PB1_PIF_CNTL 0x10
  1226. #define PB1_PIF_PAIRING 0x11
  1227. #define PB1_PIF_PWRDOWN_0 0x12
  1228. #define PB1_PIF_PWRDOWN_1 0x13
  1229. #define PB1_PIF_PWRDOWN_2 0x17
  1230. #define PB1_PIF_PWRDOWN_3 0x18
  1231. /* PCIE registers idx/data 0x30/0x34 */
  1232. #define PCIE_CNTL2 0x1c /* PCIE */
  1233. # define SLV_MEM_LS_EN (1 << 16)
  1234. # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
  1235. # define MST_MEM_LS_EN (1 << 18)
  1236. # define REPLAY_MEM_LS_EN (1 << 19)
  1237. #define PCIE_LC_STATUS1 0x28 /* PCIE */
  1238. # define LC_REVERSE_RCVR (1 << 0)
  1239. # define LC_REVERSE_XMIT (1 << 1)
  1240. # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
  1241. # define LC_OPERATING_LINK_WIDTH_SHIFT 2
  1242. # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
  1243. # define LC_DETECTED_LINK_WIDTH_SHIFT 5
  1244. #define PCIE_P_CNTL 0x40 /* PCIE */
  1245. # define P_IGNORE_EDB_ERR (1 << 6)
  1246. /* PCIE PORT registers idx/data 0x38/0x3c */
  1247. #define PCIE_LC_CNTL 0xa0
  1248. # define LC_L0S_INACTIVITY(x) ((x) << 8)
  1249. # define LC_L0S_INACTIVITY_MASK (0xf << 8)
  1250. # define LC_L0S_INACTIVITY_SHIFT 8
  1251. # define LC_L1_INACTIVITY(x) ((x) << 12)
  1252. # define LC_L1_INACTIVITY_MASK (0xf << 12)
  1253. # define LC_L1_INACTIVITY_SHIFT 12
  1254. # define LC_PMI_TO_L1_DIS (1 << 16)
  1255. # define LC_ASPM_TO_L1_DIS (1 << 24)
  1256. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1257. # define LC_LINK_WIDTH_SHIFT 0
  1258. # define LC_LINK_WIDTH_MASK 0x7
  1259. # define LC_LINK_WIDTH_X0 0
  1260. # define LC_LINK_WIDTH_X1 1
  1261. # define LC_LINK_WIDTH_X2 2
  1262. # define LC_LINK_WIDTH_X4 3
  1263. # define LC_LINK_WIDTH_X8 4
  1264. # define LC_LINK_WIDTH_X16 6
  1265. # define LC_LINK_WIDTH_RD_SHIFT 4
  1266. # define LC_LINK_WIDTH_RD_MASK 0x70
  1267. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1268. # define LC_RECONFIG_NOW (1 << 8)
  1269. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1270. # define LC_RENEGOTIATE_EN (1 << 10)
  1271. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1272. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1273. # define LC_UPCONFIGURE_DIS (1 << 13)
  1274. # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
  1275. # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
  1276. # define LC_DYN_LANES_PWR_STATE_SHIFT 21
  1277. #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */
  1278. # define LC_XMIT_N_FTS(x) ((x) << 0)
  1279. # define LC_XMIT_N_FTS_MASK (0xff << 0)
  1280. # define LC_XMIT_N_FTS_SHIFT 0
  1281. # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
  1282. # define LC_N_FTS_MASK (0xff << 24)
  1283. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1284. # define LC_GEN2_EN_STRAP (1 << 0)
  1285. # define LC_GEN3_EN_STRAP (1 << 1)
  1286. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
  1287. # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
  1288. # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
  1289. # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
  1290. # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
  1291. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
  1292. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
  1293. # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
  1294. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
  1295. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
  1296. # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
  1297. # define LC_CURRENT_DATA_RATE_SHIFT 13
  1298. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
  1299. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
  1300. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
  1301. # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
  1302. # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
  1303. #define PCIE_LC_CNTL2 0xb1
  1304. # define LC_ALLOW_PDWN_IN_L1 (1 << 17)
  1305. # define LC_ALLOW_PDWN_IN_L23 (1 << 18)
  1306. #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */
  1307. # define LC_GO_TO_RECOVERY (1 << 30)
  1308. #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */
  1309. # define LC_REDO_EQ (1 << 5)
  1310. # define LC_SET_QUIESCE (1 << 13)
  1311. /*
  1312. * UVD
  1313. */
  1314. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  1315. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  1316. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  1317. #define UVD_RBC_RB_RPTR 0xF690
  1318. #define UVD_RBC_RB_WPTR 0xF694
  1319. #define UVD_CGC_CTRL 0xF4B0
  1320. # define DCM (1 << 0)
  1321. # define CG_DT(x) ((x) << 2)
  1322. # define CG_DT_MASK (0xf << 2)
  1323. # define CLK_OD(x) ((x) << 6)
  1324. # define CLK_OD_MASK (0x1f << 6)
  1325. /* UVD CTX indirect */
  1326. #define UVD_CGC_MEM_CTRL 0xC0
  1327. #define UVD_CGC_CTRL2 0xC1
  1328. # define DYN_OR_EN (1 << 0)
  1329. # define DYN_RR_EN (1 << 1)
  1330. # define G_DIV_ID(x) ((x) << 2)
  1331. # define G_DIV_ID_MASK (0x7 << 2)
  1332. /*
  1333. * PM4
  1334. */
  1335. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1336. (((reg) >> 2) & 0xFFFF) | \
  1337. ((n) & 0x3FFF) << 16)
  1338. #define CP_PACKET2 0x80000000
  1339. #define PACKET2_PAD_SHIFT 0
  1340. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1341. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1342. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1343. (((op) & 0xFF) << 8) | \
  1344. ((n) & 0x3FFF) << 16)
  1345. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  1346. /* Packet 3 types */
  1347. #define PACKET3_NOP 0x10
  1348. #define PACKET3_SET_BASE 0x11
  1349. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  1350. #define GDS_PARTITION_BASE 2
  1351. #define CE_PARTITION_BASE 3
  1352. #define PACKET3_CLEAR_STATE 0x12
  1353. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1354. #define PACKET3_DISPATCH_DIRECT 0x15
  1355. #define PACKET3_DISPATCH_INDIRECT 0x16
  1356. #define PACKET3_ALLOC_GDS 0x1B
  1357. #define PACKET3_WRITE_GDS_RAM 0x1C
  1358. #define PACKET3_ATOMIC_GDS 0x1D
  1359. #define PACKET3_ATOMIC 0x1E
  1360. #define PACKET3_OCCLUSION_QUERY 0x1F
  1361. #define PACKET3_SET_PREDICATION 0x20
  1362. #define PACKET3_REG_RMW 0x21
  1363. #define PACKET3_COND_EXEC 0x22
  1364. #define PACKET3_PRED_EXEC 0x23
  1365. #define PACKET3_DRAW_INDIRECT 0x24
  1366. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1367. #define PACKET3_INDEX_BASE 0x26
  1368. #define PACKET3_DRAW_INDEX_2 0x27
  1369. #define PACKET3_CONTEXT_CONTROL 0x28
  1370. #define PACKET3_INDEX_TYPE 0x2A
  1371. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  1372. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1373. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1374. #define PACKET3_NUM_INSTANCES 0x2F
  1375. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1376. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  1377. #define PACKET3_INDIRECT_BUFFER 0x32
  1378. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1379. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1380. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1381. #define PACKET3_WRITE_DATA 0x37
  1382. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  1383. /* 0 - register
  1384. * 1 - memory (sync - via GRBM)
  1385. * 2 - tc/l2
  1386. * 3 - gds
  1387. * 4 - reserved
  1388. * 5 - memory (async - direct)
  1389. */
  1390. #define WR_ONE_ADDR (1 << 16)
  1391. #define WR_CONFIRM (1 << 20)
  1392. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  1393. /* 0 - me
  1394. * 1 - pfp
  1395. * 2 - ce
  1396. */
  1397. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  1398. #define PACKET3_MEM_SEMAPHORE 0x39
  1399. #define PACKET3_MPEG_INDEX 0x3A
  1400. #define PACKET3_COPY_DW 0x3B
  1401. #define PACKET3_WAIT_REG_MEM 0x3C
  1402. #define PACKET3_MEM_WRITE 0x3D
  1403. #define PACKET3_COPY_DATA 0x40
  1404. #define PACKET3_CP_DMA 0x41
  1405. /* 1. header
  1406. * 2. SRC_ADDR_LO or DATA [31:0]
  1407. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1408. * SRC_ADDR_HI [7:0]
  1409. * 4. DST_ADDR_LO [31:0]
  1410. * 5. DST_ADDR_HI [7:0]
  1411. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  1412. */
  1413. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1414. /* 0 - DST_ADDR
  1415. * 1 - GDS
  1416. */
  1417. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1418. /* 0 - ME
  1419. * 1 - PFP
  1420. */
  1421. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1422. /* 0 - SRC_ADDR
  1423. * 1 - GDS
  1424. * 2 - DATA
  1425. */
  1426. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1427. /* COMMAND */
  1428. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1429. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22)
  1430. /* 0 - none
  1431. * 1 - 8 in 16
  1432. * 2 - 8 in 32
  1433. * 3 - 8 in 64
  1434. */
  1435. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1436. /* 0 - none
  1437. * 1 - 8 in 16
  1438. * 2 - 8 in 32
  1439. * 3 - 8 in 64
  1440. */
  1441. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1442. /* 0 - memory
  1443. * 1 - register
  1444. */
  1445. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1446. /* 0 - memory
  1447. * 1 - register
  1448. */
  1449. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1450. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1451. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  1452. #define PACKET3_PFP_SYNC_ME 0x42
  1453. #define PACKET3_SURFACE_SYNC 0x43
  1454. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  1455. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  1456. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1457. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1458. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1459. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1460. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1461. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1462. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1463. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1464. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1465. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  1466. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  1467. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  1468. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1469. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1470. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1471. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  1472. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  1473. #define PACKET3_ME_INITIALIZE 0x44
  1474. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1475. #define PACKET3_COND_WRITE 0x45
  1476. #define PACKET3_EVENT_WRITE 0x46
  1477. #define EVENT_TYPE(x) ((x) << 0)
  1478. #define EVENT_INDEX(x) ((x) << 8)
  1479. /* 0 - any non-TS event
  1480. * 1 - ZPASS_DONE
  1481. * 2 - SAMPLE_PIPELINESTAT
  1482. * 3 - SAMPLE_STREAMOUTSTAT*
  1483. * 4 - *S_PARTIAL_FLUSH
  1484. * 5 - EOP events
  1485. * 6 - EOS events
  1486. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  1487. */
  1488. #define INV_L2 (1 << 20)
  1489. /* INV TC L2 cache when EVENT_INDEX = 7 */
  1490. #define PACKET3_EVENT_WRITE_EOP 0x47
  1491. #define DATA_SEL(x) ((x) << 29)
  1492. /* 0 - discard
  1493. * 1 - send low 32bit data
  1494. * 2 - send 64bit data
  1495. * 3 - send 64bit counter value
  1496. */
  1497. #define INT_SEL(x) ((x) << 24)
  1498. /* 0 - none
  1499. * 1 - interrupt only (DATA_SEL = 0)
  1500. * 2 - interrupt when data write is confirmed
  1501. */
  1502. #define PACKET3_EVENT_WRITE_EOS 0x48
  1503. #define PACKET3_PREAMBLE_CNTL 0x4A
  1504. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1505. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1506. #define PACKET3_ONE_REG_WRITE 0x57
  1507. #define PACKET3_LOAD_CONFIG_REG 0x5F
  1508. #define PACKET3_LOAD_CONTEXT_REG 0x60
  1509. #define PACKET3_LOAD_SH_REG 0x61
  1510. #define PACKET3_SET_CONFIG_REG 0x68
  1511. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1512. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  1513. #define PACKET3_SET_CONTEXT_REG 0x69
  1514. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1515. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1516. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1517. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1518. #define PACKET3_SET_SH_REG 0x76
  1519. #define PACKET3_SET_SH_REG_START 0x0000b000
  1520. #define PACKET3_SET_SH_REG_END 0x0000c000
  1521. #define PACKET3_SET_SH_REG_OFFSET 0x77
  1522. #define PACKET3_ME_WRITE 0x7A
  1523. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  1524. #define PACKET3_SCRATCH_RAM_READ 0x7E
  1525. #define PACKET3_CE_WRITE 0x7F
  1526. #define PACKET3_LOAD_CONST_RAM 0x80
  1527. #define PACKET3_WRITE_CONST_RAM 0x81
  1528. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  1529. #define PACKET3_DUMP_CONST_RAM 0x83
  1530. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  1531. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  1532. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  1533. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  1534. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  1535. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  1536. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  1537. #define PACKET3_SWITCH_BUFFER 0x8B
  1538. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1539. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1540. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1541. #define DMA_RB_CNTL 0xd000
  1542. # define DMA_RB_ENABLE (1 << 0)
  1543. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1544. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1545. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1546. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1547. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1548. #define DMA_RB_BASE 0xd004
  1549. #define DMA_RB_RPTR 0xd008
  1550. #define DMA_RB_WPTR 0xd00c
  1551. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1552. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1553. #define DMA_IB_CNTL 0xd024
  1554. # define DMA_IB_ENABLE (1 << 0)
  1555. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1556. #define DMA_IB_RPTR 0xd028
  1557. #define DMA_CNTL 0xd02c
  1558. # define TRAP_ENABLE (1 << 0)
  1559. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1560. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1561. # define DATA_SWAP_ENABLE (1 << 3)
  1562. # define FENCE_SWAP_ENABLE (1 << 4)
  1563. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1564. #define DMA_STATUS_REG 0xd034
  1565. # define DMA_IDLE (1 << 0)
  1566. #define DMA_TILING_CONFIG 0xd0b8
  1567. #define DMA_POWER_CNTL 0xd0bc
  1568. # define MEM_POWER_OVERRIDE (1 << 8)
  1569. #define DMA_CLK_CTRL 0xd0c0
  1570. #define DMA_PG 0xd0d4
  1571. # define PG_CNTL_ENABLE (1 << 0)
  1572. #define DMA_PGFSM_CONFIG 0xd0d8
  1573. #define DMA_PGFSM_WRITE 0xd0dc
  1574. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  1575. (((b) & 0x1) << 26) | \
  1576. (((t) & 0x1) << 23) | \
  1577. (((s) & 0x1) << 22) | \
  1578. (((n) & 0xFFFFF) << 0))
  1579. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1580. (((vmid) & 0xF) << 20) | \
  1581. (((n) & 0xFFFFF) << 0))
  1582. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1583. (1 << 26) | \
  1584. (1 << 21) | \
  1585. (((n) & 0xFFFFF) << 0))
  1586. /* async DMA Packet types */
  1587. #define DMA_PACKET_WRITE 0x2
  1588. #define DMA_PACKET_COPY 0x3
  1589. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1590. #define DMA_PACKET_SEMAPHORE 0x5
  1591. #define DMA_PACKET_FENCE 0x6
  1592. #define DMA_PACKET_TRAP 0x7
  1593. #define DMA_PACKET_SRBM_WRITE 0x9
  1594. #define DMA_PACKET_CONSTANT_FILL 0xd
  1595. #define DMA_PACKET_NOP 0xf
  1596. #endif