si_dpm.c 214 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "sid.h"
  26. #include "r600_dpm.h"
  27. #include "si_dpm.h"
  28. #include "atom.h"
  29. #include <linux/math64.h>
  30. #include <linux/seq_file.h>
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define SMC_RAM_END 0x20000
  36. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  37. static const struct si_cac_config_reg cac_weights_tahiti[] =
  38. {
  39. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  40. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  41. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  42. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  43. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  44. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  45. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  46. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  47. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  48. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  49. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  50. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  51. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  52. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  53. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  54. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  55. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  56. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  57. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  58. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  59. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  60. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  61. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  62. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  63. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  64. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  65. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  66. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  67. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  68. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  69. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  70. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  71. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  72. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  73. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  74. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  75. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  76. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  77. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  78. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  79. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  80. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  81. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  82. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  83. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  84. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  85. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  86. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  87. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  88. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  89. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  90. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  91. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  92. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  93. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  94. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  95. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  96. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  97. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  98. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  99. { 0xFFFFFFFF }
  100. };
  101. static const struct si_cac_config_reg lcac_tahiti[] =
  102. {
  103. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  104. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  105. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  106. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  107. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  108. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  109. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  110. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  111. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  112. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  113. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  114. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  115. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  116. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  117. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  118. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  119. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  120. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  121. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  122. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  123. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  124. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  125. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  126. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  127. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  128. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  129. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  130. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  131. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  132. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  133. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  134. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  135. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  136. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  137. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  138. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  139. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  140. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  141. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  142. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  143. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  144. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  145. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  146. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  147. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  148. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  149. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  150. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  152. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  153. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  154. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  155. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  156. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  157. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  159. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  160. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  161. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  162. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  163. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  164. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  165. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  166. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  167. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  168. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  169. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  170. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  171. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  172. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  173. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  174. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  175. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  176. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  177. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  178. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  179. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  180. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  181. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  182. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  183. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  184. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  185. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  186. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  187. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  188. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  189. { 0xFFFFFFFF }
  190. };
  191. static const struct si_cac_config_reg cac_override_tahiti[] =
  192. {
  193. { 0xFFFFFFFF }
  194. };
  195. static const struct si_powertune_data powertune_data_tahiti =
  196. {
  197. ((1 << 16) | 27027),
  198. 6,
  199. 0,
  200. 4,
  201. 95,
  202. {
  203. 0UL,
  204. 0UL,
  205. 4521550UL,
  206. 309631529UL,
  207. -1270850L,
  208. 4513710L,
  209. 40
  210. },
  211. 595000000UL,
  212. 12,
  213. {
  214. 0,
  215. 0,
  216. 0,
  217. 0,
  218. 0,
  219. 0,
  220. 0,
  221. 0
  222. },
  223. true
  224. };
  225. static const struct si_dte_data dte_data_tahiti =
  226. {
  227. { 1159409, 0, 0, 0, 0 },
  228. { 777, 0, 0, 0, 0 },
  229. 2,
  230. 54000,
  231. 127000,
  232. 25,
  233. 2,
  234. 10,
  235. 13,
  236. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  237. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  238. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  239. 85,
  240. false
  241. };
  242. static const struct si_dte_data dte_data_tahiti_le =
  243. {
  244. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  245. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  246. 0x5,
  247. 0xAFC8,
  248. 0x64,
  249. 0x32,
  250. 1,
  251. 0,
  252. 0x10,
  253. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  254. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  255. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  256. 85,
  257. true
  258. };
  259. static const struct si_dte_data dte_data_tahiti_pro =
  260. {
  261. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  262. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  263. 5,
  264. 45000,
  265. 100,
  266. 0xA,
  267. 1,
  268. 0,
  269. 0x10,
  270. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  271. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  272. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  273. 90,
  274. true
  275. };
  276. static const struct si_dte_data dte_data_new_zealand =
  277. {
  278. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  279. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  280. 0x5,
  281. 0xAFC8,
  282. 0x69,
  283. 0x32,
  284. 1,
  285. 0,
  286. 0x10,
  287. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  288. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  289. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  290. 85,
  291. true
  292. };
  293. static const struct si_dte_data dte_data_aruba_pro =
  294. {
  295. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  296. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  297. 5,
  298. 45000,
  299. 100,
  300. 0xA,
  301. 1,
  302. 0,
  303. 0x10,
  304. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  305. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  306. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  307. 90,
  308. true
  309. };
  310. static const struct si_dte_data dte_data_malta =
  311. {
  312. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  313. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  314. 5,
  315. 45000,
  316. 100,
  317. 0xA,
  318. 1,
  319. 0,
  320. 0x10,
  321. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  322. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  323. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  324. 90,
  325. true
  326. };
  327. struct si_cac_config_reg cac_weights_pitcairn[] =
  328. {
  329. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  330. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  331. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  332. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  333. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  334. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  335. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  336. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  337. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  338. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  339. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  340. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  341. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  342. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  343. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  344. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  345. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  346. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  347. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  348. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  349. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  350. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  351. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  352. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  353. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  354. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  355. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  356. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  357. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  358. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  359. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  360. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  361. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  362. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  363. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  364. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  365. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  366. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  367. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  368. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  369. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  370. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  371. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  372. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  373. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  374. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  375. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  376. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  377. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  378. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  379. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  380. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  381. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  382. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  383. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  384. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  385. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  386. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  387. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  388. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  389. { 0xFFFFFFFF }
  390. };
  391. static const struct si_cac_config_reg lcac_pitcairn[] =
  392. {
  393. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  394. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  395. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  396. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  397. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  398. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  399. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  400. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  401. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  402. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  403. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  404. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  405. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  406. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  407. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  408. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  409. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  410. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  411. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  412. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  413. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  414. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  415. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  416. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  417. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  418. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  419. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  420. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  421. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  422. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  423. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  424. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  425. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  426. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  427. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  428. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  429. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  430. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  431. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  432. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  433. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  434. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  435. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  436. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  437. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  438. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  439. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  440. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  441. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  442. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  443. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  444. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  445. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  446. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  447. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  448. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  449. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  450. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  451. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  452. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  453. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  454. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  455. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  456. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  457. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  458. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  459. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  460. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  461. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  462. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  463. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  464. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  465. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  466. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  467. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  468. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  469. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  470. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  471. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  472. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  473. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  474. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  475. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  476. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  477. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  478. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  479. { 0xFFFFFFFF }
  480. };
  481. static const struct si_cac_config_reg cac_override_pitcairn[] =
  482. {
  483. { 0xFFFFFFFF }
  484. };
  485. static const struct si_powertune_data powertune_data_pitcairn =
  486. {
  487. ((1 << 16) | 27027),
  488. 5,
  489. 0,
  490. 6,
  491. 100,
  492. {
  493. 51600000UL,
  494. 1800000UL,
  495. 7194395UL,
  496. 309631529UL,
  497. -1270850L,
  498. 4513710L,
  499. 100
  500. },
  501. 117830498UL,
  502. 12,
  503. {
  504. 0,
  505. 0,
  506. 0,
  507. 0,
  508. 0,
  509. 0,
  510. 0,
  511. 0
  512. },
  513. true
  514. };
  515. static const struct si_dte_data dte_data_pitcairn =
  516. {
  517. { 0, 0, 0, 0, 0 },
  518. { 0, 0, 0, 0, 0 },
  519. 0,
  520. 0,
  521. 0,
  522. 0,
  523. 0,
  524. 0,
  525. 0,
  526. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  527. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  528. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  529. 0,
  530. false
  531. };
  532. static const struct si_dte_data dte_data_curacao_xt =
  533. {
  534. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  535. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  536. 5,
  537. 45000,
  538. 100,
  539. 0xA,
  540. 1,
  541. 0,
  542. 0x10,
  543. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  544. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  545. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  546. 90,
  547. true
  548. };
  549. static const struct si_dte_data dte_data_curacao_pro =
  550. {
  551. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  552. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  553. 5,
  554. 45000,
  555. 100,
  556. 0xA,
  557. 1,
  558. 0,
  559. 0x10,
  560. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  561. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  562. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  563. 90,
  564. true
  565. };
  566. static const struct si_dte_data dte_data_neptune_xt =
  567. {
  568. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  569. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  570. 5,
  571. 45000,
  572. 100,
  573. 0xA,
  574. 1,
  575. 0,
  576. 0x10,
  577. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  578. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  579. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  580. 90,
  581. true
  582. };
  583. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  584. {
  585. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  586. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  587. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  588. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  589. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  590. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  591. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  592. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  593. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  594. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  595. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  596. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  597. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  598. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  599. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  600. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  601. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  602. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  603. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  604. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  605. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  606. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  607. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  608. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  609. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  610. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  611. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  612. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  613. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  614. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  615. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  616. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  617. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  618. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  619. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  620. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  621. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  622. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  623. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  624. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  625. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  626. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  627. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  628. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  629. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  630. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  631. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  632. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  633. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  634. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  635. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  636. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  637. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  638. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  639. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  640. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  641. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  642. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  643. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  644. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  645. { 0xFFFFFFFF }
  646. };
  647. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  648. {
  649. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  650. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  651. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  652. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  653. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  654. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  655. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  656. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  657. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  658. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  659. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  660. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  661. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  662. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  663. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  664. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  665. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  666. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  667. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  668. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  669. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  670. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  671. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  672. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  673. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  674. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  675. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  676. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  677. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  678. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  679. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  680. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  681. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  682. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  683. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  684. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  685. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  686. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  687. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  688. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  689. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  690. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  691. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  692. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  693. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  694. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  695. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  696. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  697. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  698. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  699. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  700. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  701. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  702. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  703. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  704. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  706. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  708. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  709. { 0xFFFFFFFF }
  710. };
  711. static const struct si_cac_config_reg cac_weights_heathrow[] =
  712. {
  713. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  714. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  717. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  719. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  720. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  721. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  722. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  723. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  724. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  725. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  726. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  727. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  728. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  729. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  730. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  731. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  732. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  733. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  734. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  735. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  736. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  737. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  738. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  739. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  740. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  741. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  742. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  743. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  744. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  745. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  746. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  747. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  748. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  749. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  750. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  751. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  752. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  753. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  754. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  755. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  756. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  757. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  758. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  759. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  760. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  761. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  762. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  763. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  764. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  765. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  766. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  767. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  768. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  770. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  772. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  773. { 0xFFFFFFFF }
  774. };
  775. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  776. {
  777. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  778. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  781. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  783. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  784. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  785. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  786. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  787. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  788. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  789. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  790. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  791. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  792. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  793. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  794. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  795. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  796. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  797. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  798. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  799. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  800. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  801. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  802. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  803. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  804. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  805. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  806. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  807. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  808. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  809. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  810. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  811. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  812. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  813. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  814. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  815. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  816. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  817. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  818. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  819. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  820. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  821. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  822. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  823. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  824. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  825. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  826. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  827. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  828. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  829. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  830. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  831. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  832. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  834. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  836. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  837. { 0xFFFFFFFF }
  838. };
  839. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  840. {
  841. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  842. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  845. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  847. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  848. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  849. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  850. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  851. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  852. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  853. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  854. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  855. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  856. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  857. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  858. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  859. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  860. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  861. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  862. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  863. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  864. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  865. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  866. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  867. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  868. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  869. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  870. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  871. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  872. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  873. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  874. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  875. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  876. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  877. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  878. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  879. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  880. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  881. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  882. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  883. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  884. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  885. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  886. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  887. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  888. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  889. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  890. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  891. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  892. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  893. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  894. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  895. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  896. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  898. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  900. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  901. { 0xFFFFFFFF }
  902. };
  903. static const struct si_cac_config_reg lcac_cape_verde[] =
  904. {
  905. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  906. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  907. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  908. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  909. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  910. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  911. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  912. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  913. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  914. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  915. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  916. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  917. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  918. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  919. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  920. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  921. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  922. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  923. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  924. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  925. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  926. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  927. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  928. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  929. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  930. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  931. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  932. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  933. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  934. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  935. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  936. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  937. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  938. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  939. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  940. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  941. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  942. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  943. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  944. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  945. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  946. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  947. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  948. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  949. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  950. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  951. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  952. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  953. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  954. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  955. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  956. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  957. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  958. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  959. { 0xFFFFFFFF }
  960. };
  961. static const struct si_cac_config_reg cac_override_cape_verde[] =
  962. {
  963. { 0xFFFFFFFF }
  964. };
  965. static const struct si_powertune_data powertune_data_cape_verde =
  966. {
  967. ((1 << 16) | 0x6993),
  968. 5,
  969. 0,
  970. 7,
  971. 105,
  972. {
  973. 0UL,
  974. 0UL,
  975. 7194395UL,
  976. 309631529UL,
  977. -1270850L,
  978. 4513710L,
  979. 100
  980. },
  981. 117830498UL,
  982. 12,
  983. {
  984. 0,
  985. 0,
  986. 0,
  987. 0,
  988. 0,
  989. 0,
  990. 0,
  991. 0
  992. },
  993. true
  994. };
  995. static const struct si_dte_data dte_data_cape_verde =
  996. {
  997. { 0, 0, 0, 0, 0 },
  998. { 0, 0, 0, 0, 0 },
  999. 0,
  1000. 0,
  1001. 0,
  1002. 0,
  1003. 0,
  1004. 0,
  1005. 0,
  1006. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1007. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1008. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1009. 0,
  1010. false
  1011. };
  1012. static const struct si_dte_data dte_data_venus_xtx =
  1013. {
  1014. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1015. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1016. 5,
  1017. 55000,
  1018. 0x69,
  1019. 0xA,
  1020. 1,
  1021. 0,
  1022. 0x3,
  1023. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1024. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1025. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1026. 90,
  1027. true
  1028. };
  1029. static const struct si_dte_data dte_data_venus_xt =
  1030. {
  1031. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1032. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1033. 5,
  1034. 55000,
  1035. 0x69,
  1036. 0xA,
  1037. 1,
  1038. 0,
  1039. 0x3,
  1040. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1041. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1042. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1043. 90,
  1044. true
  1045. };
  1046. static const struct si_dte_data dte_data_venus_pro =
  1047. {
  1048. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1049. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1050. 5,
  1051. 55000,
  1052. 0x69,
  1053. 0xA,
  1054. 1,
  1055. 0,
  1056. 0x3,
  1057. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1058. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1059. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1060. 90,
  1061. true
  1062. };
  1063. struct si_cac_config_reg cac_weights_oland[] =
  1064. {
  1065. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1066. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1067. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1068. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1069. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1070. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1071. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1072. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1073. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1074. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1075. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1076. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1077. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1078. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1079. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1080. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1081. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1082. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1083. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1084. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1085. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1086. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1087. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1088. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1089. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1090. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1091. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1092. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1093. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1094. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1095. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1096. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1097. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1098. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1099. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1100. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1101. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1102. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1103. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1104. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1105. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1106. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1107. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1108. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1109. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1110. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1111. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1112. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1113. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1114. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1115. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1116. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1117. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1118. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1119. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1120. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1121. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1122. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1123. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1124. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1125. { 0xFFFFFFFF }
  1126. };
  1127. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1128. {
  1129. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1130. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1131. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1132. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1133. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1134. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1135. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1136. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1137. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1138. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1139. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1140. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1141. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1142. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1143. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1144. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1145. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1146. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1147. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1148. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1149. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1150. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1151. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1152. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1153. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1154. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1155. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1156. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1167. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1168. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1169. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1170. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1171. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1172. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1173. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1174. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1175. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1189. { 0xFFFFFFFF }
  1190. };
  1191. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1192. {
  1193. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1208. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1209. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1210. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1211. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1212. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1213. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1214. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1215. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1216. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1217. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1218. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1219. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1220. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1231. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1232. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1233. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1234. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1235. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1236. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1237. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1238. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1239. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1253. { 0xFFFFFFFF }
  1254. };
  1255. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1256. {
  1257. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1272. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1273. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1274. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1275. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1276. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1277. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1278. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1279. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1280. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1281. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1282. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1283. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1284. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1295. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1296. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1297. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1298. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1299. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1300. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1301. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1302. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1303. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1317. { 0xFFFFFFFF }
  1318. };
  1319. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1320. {
  1321. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1336. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1337. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1338. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1339. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1340. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1341. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1342. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1343. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1344. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1345. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1346. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1347. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1348. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1359. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1360. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1361. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1362. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1363. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1364. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1365. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1366. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1367. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1381. { 0xFFFFFFFF }
  1382. };
  1383. static const struct si_cac_config_reg lcac_oland[] =
  1384. {
  1385. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1400. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1401. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1402. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1403. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1404. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1423. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1424. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1425. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1426. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xFFFFFFFF }
  1428. };
  1429. static const struct si_cac_config_reg lcac_mars_pro[] =
  1430. {
  1431. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1464. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1465. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1466. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1467. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1468. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1473. { 0xFFFFFFFF }
  1474. };
  1475. static const struct si_cac_config_reg cac_override_oland[] =
  1476. {
  1477. { 0xFFFFFFFF }
  1478. };
  1479. static const struct si_powertune_data powertune_data_oland =
  1480. {
  1481. ((1 << 16) | 0x6993),
  1482. 5,
  1483. 0,
  1484. 7,
  1485. 105,
  1486. {
  1487. 0UL,
  1488. 0UL,
  1489. 7194395UL,
  1490. 309631529UL,
  1491. -1270850L,
  1492. 4513710L,
  1493. 100
  1494. },
  1495. 117830498UL,
  1496. 12,
  1497. {
  1498. 0,
  1499. 0,
  1500. 0,
  1501. 0,
  1502. 0,
  1503. 0,
  1504. 0,
  1505. 0
  1506. },
  1507. true
  1508. };
  1509. static const struct si_powertune_data powertune_data_mars_pro =
  1510. {
  1511. ((1 << 16) | 0x6993),
  1512. 5,
  1513. 0,
  1514. 7,
  1515. 105,
  1516. {
  1517. 0UL,
  1518. 0UL,
  1519. 7194395UL,
  1520. 309631529UL,
  1521. -1270850L,
  1522. 4513710L,
  1523. 100
  1524. },
  1525. 117830498UL,
  1526. 12,
  1527. {
  1528. 0,
  1529. 0,
  1530. 0,
  1531. 0,
  1532. 0,
  1533. 0,
  1534. 0,
  1535. 0
  1536. },
  1537. true
  1538. };
  1539. static const struct si_dte_data dte_data_oland =
  1540. {
  1541. { 0, 0, 0, 0, 0 },
  1542. { 0, 0, 0, 0, 0 },
  1543. 0,
  1544. 0,
  1545. 0,
  1546. 0,
  1547. 0,
  1548. 0,
  1549. 0,
  1550. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1551. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1552. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1553. 0,
  1554. false
  1555. };
  1556. static const struct si_dte_data dte_data_mars_pro =
  1557. {
  1558. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1559. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1560. 5,
  1561. 55000,
  1562. 105,
  1563. 0xA,
  1564. 1,
  1565. 0,
  1566. 0x10,
  1567. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1568. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1569. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1570. 90,
  1571. true
  1572. };
  1573. static const struct si_dte_data dte_data_sun_xt =
  1574. {
  1575. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1576. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1577. 5,
  1578. 55000,
  1579. 105,
  1580. 0xA,
  1581. 1,
  1582. 0,
  1583. 0x10,
  1584. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1585. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1586. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1587. 90,
  1588. true
  1589. };
  1590. static const struct si_cac_config_reg cac_weights_hainan[] =
  1591. {
  1592. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1593. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1594. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1595. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1596. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1597. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1598. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1599. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1600. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1601. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1602. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1603. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1604. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1605. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1606. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1607. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1608. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1609. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1610. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1611. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1612. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1613. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1614. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1615. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1616. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1617. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1618. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1619. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1620. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1621. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1622. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1623. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1624. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1625. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1626. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1627. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1628. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1629. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1630. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1631. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1632. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1633. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1634. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1635. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1636. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1637. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1638. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1639. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1640. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1641. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1642. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1643. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1644. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1645. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1646. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1647. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1648. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1649. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1650. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1651. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1652. { 0xFFFFFFFF }
  1653. };
  1654. static const struct si_powertune_data powertune_data_hainan =
  1655. {
  1656. ((1 << 16) | 0x6993),
  1657. 5,
  1658. 0,
  1659. 9,
  1660. 105,
  1661. {
  1662. 0UL,
  1663. 0UL,
  1664. 7194395UL,
  1665. 309631529UL,
  1666. -1270850L,
  1667. 4513710L,
  1668. 100
  1669. },
  1670. 117830498UL,
  1671. 12,
  1672. {
  1673. 0,
  1674. 0,
  1675. 0,
  1676. 0,
  1677. 0,
  1678. 0,
  1679. 0,
  1680. 0
  1681. },
  1682. true
  1683. };
  1684. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  1685. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  1686. struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
  1687. struct ni_ps *ni_get_ps(struct radeon_ps *rps);
  1688. static int si_populate_voltage_value(struct radeon_device *rdev,
  1689. const struct atom_voltage_table *table,
  1690. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1691. static int si_get_std_voltage_value(struct radeon_device *rdev,
  1692. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1693. u16 *std_voltage);
  1694. static int si_write_smc_soft_register(struct radeon_device *rdev,
  1695. u16 reg_offset, u32 value);
  1696. static int si_convert_power_level_to_smc(struct radeon_device *rdev,
  1697. struct rv7xx_pl *pl,
  1698. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1699. static int si_calculate_sclk_params(struct radeon_device *rdev,
  1700. u32 engine_clock,
  1701. SISLANDS_SMC_SCLK_VALUE *sclk);
  1702. extern void si_update_cg(struct radeon_device *rdev,
  1703. u32 block, bool enable);
  1704. static struct si_power_info *si_get_pi(struct radeon_device *rdev)
  1705. {
  1706. struct si_power_info *pi = rdev->pm.dpm.priv;
  1707. return pi;
  1708. }
  1709. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1710. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1711. {
  1712. s64 kt, kv, leakage_w, i_leakage, vddc;
  1713. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1714. s64 tmp;
  1715. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1716. vddc = div64_s64(drm_int2fixp(v), 1000);
  1717. temperature = div64_s64(drm_int2fixp(t), 1000);
  1718. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1719. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1720. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1721. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1722. t_ref = drm_int2fixp(coeff->t_ref);
  1723. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1724. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1725. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1726. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1727. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1728. *leakage = drm_fixp2int(leakage_w * 1000);
  1729. }
  1730. static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  1731. const struct ni_leakage_coeffients *coeff,
  1732. u16 v,
  1733. s32 t,
  1734. u32 i_leakage,
  1735. u32 *leakage)
  1736. {
  1737. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1738. }
  1739. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1740. const u32 fixed_kt, u16 v,
  1741. u32 ileakage, u32 *leakage)
  1742. {
  1743. s64 kt, kv, leakage_w, i_leakage, vddc;
  1744. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1745. vddc = div64_s64(drm_int2fixp(v), 1000);
  1746. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1747. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1748. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1749. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1750. *leakage = drm_fixp2int(leakage_w * 1000);
  1751. }
  1752. static void si_calculate_leakage_for_v(struct radeon_device *rdev,
  1753. const struct ni_leakage_coeffients *coeff,
  1754. const u32 fixed_kt,
  1755. u16 v,
  1756. u32 i_leakage,
  1757. u32 *leakage)
  1758. {
  1759. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1760. }
  1761. static void si_update_dte_from_pl2(struct radeon_device *rdev,
  1762. struct si_dte_data *dte_data)
  1763. {
  1764. u32 p_limit1 = rdev->pm.dpm.tdp_limit;
  1765. u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
  1766. u32 k = dte_data->k;
  1767. u32 t_max = dte_data->max_t;
  1768. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1769. u32 t_0 = dte_data->t0;
  1770. u32 i;
  1771. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1772. dte_data->tdep_count = 3;
  1773. for (i = 0; i < k; i++) {
  1774. dte_data->r[i] =
  1775. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1776. (p_limit2 * (u32)100);
  1777. }
  1778. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1779. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1780. dte_data->tdep_r[i] = dte_data->r[4];
  1781. }
  1782. } else {
  1783. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1784. }
  1785. }
  1786. static void si_initialize_powertune_defaults(struct radeon_device *rdev)
  1787. {
  1788. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1789. struct si_power_info *si_pi = si_get_pi(rdev);
  1790. bool update_dte_from_pl2 = false;
  1791. if (rdev->family == CHIP_TAHITI) {
  1792. si_pi->cac_weights = cac_weights_tahiti;
  1793. si_pi->lcac_config = lcac_tahiti;
  1794. si_pi->cac_override = cac_override_tahiti;
  1795. si_pi->powertune_data = &powertune_data_tahiti;
  1796. si_pi->dte_data = dte_data_tahiti;
  1797. switch (rdev->pdev->device) {
  1798. case 0x6798:
  1799. si_pi->dte_data.enable_dte_by_default = true;
  1800. break;
  1801. case 0x6799:
  1802. si_pi->dte_data = dte_data_new_zealand;
  1803. break;
  1804. case 0x6790:
  1805. case 0x6791:
  1806. case 0x6792:
  1807. case 0x679E:
  1808. si_pi->dte_data = dte_data_aruba_pro;
  1809. update_dte_from_pl2 = true;
  1810. break;
  1811. case 0x679B:
  1812. si_pi->dte_data = dte_data_malta;
  1813. update_dte_from_pl2 = true;
  1814. break;
  1815. case 0x679A:
  1816. si_pi->dte_data = dte_data_tahiti_pro;
  1817. update_dte_from_pl2 = true;
  1818. break;
  1819. default:
  1820. if (si_pi->dte_data.enable_dte_by_default == true)
  1821. DRM_ERROR("DTE is not enabled!\n");
  1822. break;
  1823. }
  1824. } else if (rdev->family == CHIP_PITCAIRN) {
  1825. switch (rdev->pdev->device) {
  1826. case 0x6810:
  1827. case 0x6818:
  1828. si_pi->cac_weights = cac_weights_pitcairn;
  1829. si_pi->lcac_config = lcac_pitcairn;
  1830. si_pi->cac_override = cac_override_pitcairn;
  1831. si_pi->powertune_data = &powertune_data_pitcairn;
  1832. si_pi->dte_data = dte_data_curacao_xt;
  1833. update_dte_from_pl2 = true;
  1834. break;
  1835. case 0x6819:
  1836. case 0x6811:
  1837. si_pi->cac_weights = cac_weights_pitcairn;
  1838. si_pi->lcac_config = lcac_pitcairn;
  1839. si_pi->cac_override = cac_override_pitcairn;
  1840. si_pi->powertune_data = &powertune_data_pitcairn;
  1841. si_pi->dte_data = dte_data_curacao_pro;
  1842. update_dte_from_pl2 = true;
  1843. break;
  1844. case 0x6800:
  1845. case 0x6806:
  1846. si_pi->cac_weights = cac_weights_pitcairn;
  1847. si_pi->lcac_config = lcac_pitcairn;
  1848. si_pi->cac_override = cac_override_pitcairn;
  1849. si_pi->powertune_data = &powertune_data_pitcairn;
  1850. si_pi->dte_data = dte_data_neptune_xt;
  1851. update_dte_from_pl2 = true;
  1852. break;
  1853. default:
  1854. si_pi->cac_weights = cac_weights_pitcairn;
  1855. si_pi->lcac_config = lcac_pitcairn;
  1856. si_pi->cac_override = cac_override_pitcairn;
  1857. si_pi->powertune_data = &powertune_data_pitcairn;
  1858. si_pi->dte_data = dte_data_pitcairn;
  1859. break;
  1860. }
  1861. } else if (rdev->family == CHIP_VERDE) {
  1862. si_pi->lcac_config = lcac_cape_verde;
  1863. si_pi->cac_override = cac_override_cape_verde;
  1864. si_pi->powertune_data = &powertune_data_cape_verde;
  1865. switch (rdev->pdev->device) {
  1866. case 0x683B:
  1867. case 0x683F:
  1868. case 0x6829:
  1869. case 0x6835:
  1870. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1871. si_pi->dte_data = dte_data_cape_verde;
  1872. break;
  1873. case 0x6825:
  1874. case 0x6827:
  1875. si_pi->cac_weights = cac_weights_heathrow;
  1876. si_pi->dte_data = dte_data_cape_verde;
  1877. break;
  1878. case 0x6824:
  1879. case 0x682D:
  1880. si_pi->cac_weights = cac_weights_chelsea_xt;
  1881. si_pi->dte_data = dte_data_cape_verde;
  1882. break;
  1883. case 0x682F:
  1884. si_pi->cac_weights = cac_weights_chelsea_pro;
  1885. si_pi->dte_data = dte_data_cape_verde;
  1886. break;
  1887. case 0x6820:
  1888. si_pi->cac_weights = cac_weights_heathrow;
  1889. si_pi->dte_data = dte_data_venus_xtx;
  1890. break;
  1891. case 0x6821:
  1892. si_pi->cac_weights = cac_weights_heathrow;
  1893. si_pi->dte_data = dte_data_venus_xt;
  1894. break;
  1895. case 0x6823:
  1896. si_pi->cac_weights = cac_weights_chelsea_pro;
  1897. si_pi->dte_data = dte_data_venus_pro;
  1898. break;
  1899. case 0x682B:
  1900. si_pi->cac_weights = cac_weights_chelsea_pro;
  1901. si_pi->dte_data = dte_data_venus_pro;
  1902. break;
  1903. default:
  1904. si_pi->cac_weights = cac_weights_cape_verde;
  1905. si_pi->dte_data = dte_data_cape_verde;
  1906. break;
  1907. }
  1908. } else if (rdev->family == CHIP_OLAND) {
  1909. switch (rdev->pdev->device) {
  1910. case 0x6601:
  1911. case 0x6621:
  1912. case 0x6603:
  1913. si_pi->cac_weights = cac_weights_mars_pro;
  1914. si_pi->lcac_config = lcac_mars_pro;
  1915. si_pi->cac_override = cac_override_oland;
  1916. si_pi->powertune_data = &powertune_data_mars_pro;
  1917. si_pi->dte_data = dte_data_mars_pro;
  1918. update_dte_from_pl2 = true;
  1919. break;
  1920. case 0x6600:
  1921. case 0x6606:
  1922. case 0x6620:
  1923. si_pi->cac_weights = cac_weights_mars_xt;
  1924. si_pi->lcac_config = lcac_mars_pro;
  1925. si_pi->cac_override = cac_override_oland;
  1926. si_pi->powertune_data = &powertune_data_mars_pro;
  1927. si_pi->dte_data = dte_data_mars_pro;
  1928. update_dte_from_pl2 = true;
  1929. break;
  1930. case 0x6611:
  1931. si_pi->cac_weights = cac_weights_oland_pro;
  1932. si_pi->lcac_config = lcac_mars_pro;
  1933. si_pi->cac_override = cac_override_oland;
  1934. si_pi->powertune_data = &powertune_data_mars_pro;
  1935. si_pi->dte_data = dte_data_mars_pro;
  1936. update_dte_from_pl2 = true;
  1937. break;
  1938. case 0x6610:
  1939. si_pi->cac_weights = cac_weights_oland_xt;
  1940. si_pi->lcac_config = lcac_mars_pro;
  1941. si_pi->cac_override = cac_override_oland;
  1942. si_pi->powertune_data = &powertune_data_mars_pro;
  1943. si_pi->dte_data = dte_data_mars_pro;
  1944. update_dte_from_pl2 = true;
  1945. break;
  1946. default:
  1947. si_pi->cac_weights = cac_weights_oland;
  1948. si_pi->lcac_config = lcac_oland;
  1949. si_pi->cac_override = cac_override_oland;
  1950. si_pi->powertune_data = &powertune_data_oland;
  1951. si_pi->dte_data = dte_data_oland;
  1952. break;
  1953. }
  1954. } else if (rdev->family == CHIP_HAINAN) {
  1955. si_pi->cac_weights = cac_weights_hainan;
  1956. si_pi->lcac_config = lcac_oland;
  1957. si_pi->cac_override = cac_override_oland;
  1958. si_pi->powertune_data = &powertune_data_hainan;
  1959. si_pi->dte_data = dte_data_sun_xt;
  1960. update_dte_from_pl2 = true;
  1961. } else {
  1962. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  1963. return;
  1964. }
  1965. ni_pi->enable_power_containment = false;
  1966. ni_pi->enable_cac = false;
  1967. ni_pi->enable_sq_ramping = false;
  1968. si_pi->enable_dte = false;
  1969. if (si_pi->powertune_data->enable_powertune_by_default) {
  1970. ni_pi->enable_power_containment= true;
  1971. ni_pi->enable_cac = true;
  1972. if (si_pi->dte_data.enable_dte_by_default) {
  1973. si_pi->enable_dte = true;
  1974. if (update_dte_from_pl2)
  1975. si_update_dte_from_pl2(rdev, &si_pi->dte_data);
  1976. }
  1977. ni_pi->enable_sq_ramping = true;
  1978. }
  1979. ni_pi->driver_calculate_cac_leakage = true;
  1980. ni_pi->cac_configuration_required = true;
  1981. if (ni_pi->cac_configuration_required) {
  1982. ni_pi->support_cac_long_term_average = true;
  1983. si_pi->dyn_powertune_data.l2_lta_window_size =
  1984. si_pi->powertune_data->l2_lta_window_size_default;
  1985. si_pi->dyn_powertune_data.lts_truncate =
  1986. si_pi->powertune_data->lts_truncate_default;
  1987. } else {
  1988. ni_pi->support_cac_long_term_average = false;
  1989. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  1990. si_pi->dyn_powertune_data.lts_truncate = 0;
  1991. }
  1992. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  1993. }
  1994. static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1995. {
  1996. return 1;
  1997. }
  1998. static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
  1999. {
  2000. u32 xclk;
  2001. u32 wintime;
  2002. u32 cac_window;
  2003. u32 cac_window_size;
  2004. xclk = radeon_get_xclk(rdev);
  2005. if (xclk == 0)
  2006. return 0;
  2007. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2008. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2009. wintime = (cac_window_size * 100) / xclk;
  2010. return wintime;
  2011. }
  2012. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2013. {
  2014. return power_in_watts;
  2015. }
  2016. static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  2017. bool adjust_polarity,
  2018. u32 tdp_adjustment,
  2019. u32 *tdp_limit,
  2020. u32 *near_tdp_limit)
  2021. {
  2022. u32 adjustment_delta, max_tdp_limit;
  2023. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  2024. return -EINVAL;
  2025. max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
  2026. if (adjust_polarity) {
  2027. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  2028. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  2029. } else {
  2030. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  2031. adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
  2032. if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
  2033. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2034. else
  2035. *near_tdp_limit = 0;
  2036. }
  2037. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2038. return -EINVAL;
  2039. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2040. return -EINVAL;
  2041. return 0;
  2042. }
  2043. static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
  2044. struct radeon_ps *radeon_state)
  2045. {
  2046. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2047. struct si_power_info *si_pi = si_get_pi(rdev);
  2048. if (ni_pi->enable_power_containment) {
  2049. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2050. PP_SIslands_PAPMParameters *papm_parm;
  2051. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  2052. u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2053. u32 tdp_limit;
  2054. u32 near_tdp_limit;
  2055. int ret;
  2056. if (scaling_factor == 0)
  2057. return -EINVAL;
  2058. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2059. ret = si_calculate_adjusted_tdp_limits(rdev,
  2060. false, /* ??? */
  2061. rdev->pm.dpm.tdp_adjustment,
  2062. &tdp_limit,
  2063. &near_tdp_limit);
  2064. if (ret)
  2065. return ret;
  2066. smc_table->dpm2Params.TDPLimit =
  2067. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2068. smc_table->dpm2Params.NearTDPLimit =
  2069. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2070. smc_table->dpm2Params.SafePowerLimit =
  2071. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2072. ret = si_copy_bytes_to_smc(rdev,
  2073. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2074. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2075. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2076. sizeof(u32) * 3,
  2077. si_pi->sram_end);
  2078. if (ret)
  2079. return ret;
  2080. if (si_pi->enable_ppm) {
  2081. papm_parm = &si_pi->papm_parm;
  2082. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2083. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2084. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2085. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2086. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2087. papm_parm->PlatformPowerLimit = 0xffffffff;
  2088. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2089. ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
  2090. (u8 *)papm_parm,
  2091. sizeof(PP_SIslands_PAPMParameters),
  2092. si_pi->sram_end);
  2093. if (ret)
  2094. return ret;
  2095. }
  2096. }
  2097. return 0;
  2098. }
  2099. static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
  2100. struct radeon_ps *radeon_state)
  2101. {
  2102. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2103. struct si_power_info *si_pi = si_get_pi(rdev);
  2104. if (ni_pi->enable_power_containment) {
  2105. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2106. u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2107. int ret;
  2108. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2109. smc_table->dpm2Params.NearTDPLimit =
  2110. cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2111. smc_table->dpm2Params.SafePowerLimit =
  2112. cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2113. ret = si_copy_bytes_to_smc(rdev,
  2114. (si_pi->state_table_start +
  2115. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2116. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2117. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2118. sizeof(u32) * 2,
  2119. si_pi->sram_end);
  2120. if (ret)
  2121. return ret;
  2122. }
  2123. return 0;
  2124. }
  2125. static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
  2126. const u16 prev_std_vddc,
  2127. const u16 curr_std_vddc)
  2128. {
  2129. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2130. u64 prev_vddc = (u64)prev_std_vddc;
  2131. u64 curr_vddc = (u64)curr_std_vddc;
  2132. u64 pwr_efficiency_ratio, n, d;
  2133. if ((prev_vddc == 0) || (curr_vddc == 0))
  2134. return 0;
  2135. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2136. d = prev_vddc * prev_vddc;
  2137. pwr_efficiency_ratio = div64_u64(n, d);
  2138. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2139. return 0;
  2140. return (u16)pwr_efficiency_ratio;
  2141. }
  2142. static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
  2143. struct radeon_ps *radeon_state)
  2144. {
  2145. struct si_power_info *si_pi = si_get_pi(rdev);
  2146. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2147. radeon_state->vclk && radeon_state->dclk)
  2148. return true;
  2149. return false;
  2150. }
  2151. static int si_populate_power_containment_values(struct radeon_device *rdev,
  2152. struct radeon_ps *radeon_state,
  2153. SISLANDS_SMC_SWSTATE *smc_state)
  2154. {
  2155. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2156. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2157. struct ni_ps *state = ni_get_ps(radeon_state);
  2158. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2159. u32 prev_sclk;
  2160. u32 max_sclk;
  2161. u32 min_sclk;
  2162. u16 prev_std_vddc;
  2163. u16 curr_std_vddc;
  2164. int i;
  2165. u16 pwr_efficiency_ratio;
  2166. u8 max_ps_percent;
  2167. bool disable_uvd_power_tune;
  2168. int ret;
  2169. if (ni_pi->enable_power_containment == false)
  2170. return 0;
  2171. if (state->performance_level_count == 0)
  2172. return -EINVAL;
  2173. if (smc_state->levelCount != state->performance_level_count)
  2174. return -EINVAL;
  2175. disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
  2176. smc_state->levels[0].dpm2.MaxPS = 0;
  2177. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2178. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2179. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2180. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2181. for (i = 1; i < state->performance_level_count; i++) {
  2182. prev_sclk = state->performance_levels[i-1].sclk;
  2183. max_sclk = state->performance_levels[i].sclk;
  2184. if (i == 1)
  2185. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2186. else
  2187. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2188. if (prev_sclk > max_sclk)
  2189. return -EINVAL;
  2190. if ((max_ps_percent == 0) ||
  2191. (prev_sclk == max_sclk) ||
  2192. disable_uvd_power_tune) {
  2193. min_sclk = max_sclk;
  2194. } else if (i == 1) {
  2195. min_sclk = prev_sclk;
  2196. } else {
  2197. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2198. }
  2199. if (min_sclk < state->performance_levels[0].sclk)
  2200. min_sclk = state->performance_levels[0].sclk;
  2201. if (min_sclk == 0)
  2202. return -EINVAL;
  2203. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2204. state->performance_levels[i-1].vddc, &vddc);
  2205. if (ret)
  2206. return ret;
  2207. ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
  2208. if (ret)
  2209. return ret;
  2210. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2211. state->performance_levels[i].vddc, &vddc);
  2212. if (ret)
  2213. return ret;
  2214. ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
  2215. if (ret)
  2216. return ret;
  2217. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
  2218. prev_std_vddc, curr_std_vddc);
  2219. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2220. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2221. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2222. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2223. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2224. }
  2225. return 0;
  2226. }
  2227. static int si_populate_sq_ramping_values(struct radeon_device *rdev,
  2228. struct radeon_ps *radeon_state,
  2229. SISLANDS_SMC_SWSTATE *smc_state)
  2230. {
  2231. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2232. struct ni_ps *state = ni_get_ps(radeon_state);
  2233. u32 sq_power_throttle, sq_power_throttle2;
  2234. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2235. int i;
  2236. if (state->performance_level_count == 0)
  2237. return -EINVAL;
  2238. if (smc_state->levelCount != state->performance_level_count)
  2239. return -EINVAL;
  2240. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2241. return -EINVAL;
  2242. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2243. enable_sq_ramping = false;
  2244. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2245. enable_sq_ramping = false;
  2246. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2247. enable_sq_ramping = false;
  2248. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2249. enable_sq_ramping = false;
  2250. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2251. enable_sq_ramping = false;
  2252. for (i = 0; i < state->performance_level_count; i++) {
  2253. sq_power_throttle = 0;
  2254. sq_power_throttle2 = 0;
  2255. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2256. enable_sq_ramping) {
  2257. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2258. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2259. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2260. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2261. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2262. } else {
  2263. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2264. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2265. }
  2266. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2267. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2268. }
  2269. return 0;
  2270. }
  2271. static int si_enable_power_containment(struct radeon_device *rdev,
  2272. struct radeon_ps *radeon_new_state,
  2273. bool enable)
  2274. {
  2275. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2276. PPSMC_Result smc_result;
  2277. int ret = 0;
  2278. if (ni_pi->enable_power_containment) {
  2279. if (enable) {
  2280. if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
  2281. smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2282. if (smc_result != PPSMC_Result_OK) {
  2283. ret = -EINVAL;
  2284. ni_pi->pc_enabled = false;
  2285. } else {
  2286. ni_pi->pc_enabled = true;
  2287. }
  2288. }
  2289. } else {
  2290. smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2291. if (smc_result != PPSMC_Result_OK)
  2292. ret = -EINVAL;
  2293. ni_pi->pc_enabled = false;
  2294. }
  2295. }
  2296. return ret;
  2297. }
  2298. static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
  2299. {
  2300. struct si_power_info *si_pi = si_get_pi(rdev);
  2301. int ret = 0;
  2302. struct si_dte_data *dte_data = &si_pi->dte_data;
  2303. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2304. u32 table_size;
  2305. u8 tdep_count;
  2306. u32 i;
  2307. if (dte_data == NULL)
  2308. si_pi->enable_dte = false;
  2309. if (si_pi->enable_dte == false)
  2310. return 0;
  2311. if (dte_data->k <= 0)
  2312. return -EINVAL;
  2313. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2314. if (dte_tables == NULL) {
  2315. si_pi->enable_dte = false;
  2316. return -ENOMEM;
  2317. }
  2318. table_size = dte_data->k;
  2319. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2320. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2321. tdep_count = dte_data->tdep_count;
  2322. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2323. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2324. dte_tables->K = cpu_to_be32(table_size);
  2325. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2326. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2327. dte_tables->WindowSize = dte_data->window_size;
  2328. dte_tables->temp_select = dte_data->temp_select;
  2329. dte_tables->DTE_mode = dte_data->dte_mode;
  2330. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2331. if (tdep_count > 0)
  2332. table_size--;
  2333. for (i = 0; i < table_size; i++) {
  2334. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2335. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2336. }
  2337. dte_tables->Tdep_count = tdep_count;
  2338. for (i = 0; i < (u32)tdep_count; i++) {
  2339. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2340. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2341. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2342. }
  2343. ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
  2344. sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
  2345. kfree(dte_tables);
  2346. return ret;
  2347. }
  2348. static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
  2349. u16 *max, u16 *min)
  2350. {
  2351. struct si_power_info *si_pi = si_get_pi(rdev);
  2352. struct radeon_cac_leakage_table *table =
  2353. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2354. u32 i;
  2355. u32 v0_loadline;
  2356. if (table == NULL)
  2357. return -EINVAL;
  2358. *max = 0;
  2359. *min = 0xFFFF;
  2360. for (i = 0; i < table->count; i++) {
  2361. if (table->entries[i].vddc > *max)
  2362. *max = table->entries[i].vddc;
  2363. if (table->entries[i].vddc < *min)
  2364. *min = table->entries[i].vddc;
  2365. }
  2366. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2367. return -EINVAL;
  2368. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2369. if (v0_loadline > 0xFFFFUL)
  2370. return -EINVAL;
  2371. *min = (u16)v0_loadline;
  2372. if ((*min > *max) || (*max == 0) || (*min == 0))
  2373. return -EINVAL;
  2374. return 0;
  2375. }
  2376. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2377. {
  2378. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2379. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2380. }
  2381. static int si_init_dte_leakage_table(struct radeon_device *rdev,
  2382. PP_SIslands_CacConfig *cac_tables,
  2383. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2384. u16 t0, u16 t_step)
  2385. {
  2386. struct si_power_info *si_pi = si_get_pi(rdev);
  2387. u32 leakage;
  2388. unsigned int i, j;
  2389. s32 t;
  2390. u32 smc_leakage;
  2391. u32 scaling_factor;
  2392. u16 voltage;
  2393. scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2394. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2395. t = (1000 * (i * t_step + t0));
  2396. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2397. voltage = vddc_max - (vddc_step * j);
  2398. si_calculate_leakage_for_v_and_t(rdev,
  2399. &si_pi->powertune_data->leakage_coefficients,
  2400. voltage,
  2401. t,
  2402. si_pi->dyn_powertune_data.cac_leakage,
  2403. &leakage);
  2404. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2405. if (smc_leakage > 0xFFFF)
  2406. smc_leakage = 0xFFFF;
  2407. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2408. cpu_to_be16((u16)smc_leakage);
  2409. }
  2410. }
  2411. return 0;
  2412. }
  2413. static int si_init_simplified_leakage_table(struct radeon_device *rdev,
  2414. PP_SIslands_CacConfig *cac_tables,
  2415. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2416. {
  2417. struct si_power_info *si_pi = si_get_pi(rdev);
  2418. u32 leakage;
  2419. unsigned int i, j;
  2420. u32 smc_leakage;
  2421. u32 scaling_factor;
  2422. u16 voltage;
  2423. scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2424. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2425. voltage = vddc_max - (vddc_step * j);
  2426. si_calculate_leakage_for_v(rdev,
  2427. &si_pi->powertune_data->leakage_coefficients,
  2428. si_pi->powertune_data->fixed_kt,
  2429. voltage,
  2430. si_pi->dyn_powertune_data.cac_leakage,
  2431. &leakage);
  2432. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2433. if (smc_leakage > 0xFFFF)
  2434. smc_leakage = 0xFFFF;
  2435. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2436. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2437. cpu_to_be16((u16)smc_leakage);
  2438. }
  2439. return 0;
  2440. }
  2441. static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
  2442. {
  2443. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2444. struct si_power_info *si_pi = si_get_pi(rdev);
  2445. PP_SIslands_CacConfig *cac_tables = NULL;
  2446. u16 vddc_max, vddc_min, vddc_step;
  2447. u16 t0, t_step;
  2448. u32 load_line_slope, reg;
  2449. int ret = 0;
  2450. u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
  2451. if (ni_pi->enable_cac == false)
  2452. return 0;
  2453. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2454. if (!cac_tables)
  2455. return -ENOMEM;
  2456. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2457. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2458. WREG32(CG_CAC_CTRL, reg);
  2459. si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
  2460. si_pi->dyn_powertune_data.dc_pwr_value =
  2461. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2462. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
  2463. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2464. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2465. ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
  2466. if (ret)
  2467. goto done_free;
  2468. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2469. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2470. t_step = 4;
  2471. t0 = 60;
  2472. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2473. ret = si_init_dte_leakage_table(rdev, cac_tables,
  2474. vddc_max, vddc_min, vddc_step,
  2475. t0, t_step);
  2476. else
  2477. ret = si_init_simplified_leakage_table(rdev, cac_tables,
  2478. vddc_max, vddc_min, vddc_step);
  2479. if (ret)
  2480. goto done_free;
  2481. load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2482. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2483. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2484. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2485. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2486. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2487. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2488. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2489. cac_tables->calculation_repeats = cpu_to_be32(2);
  2490. cac_tables->dc_cac = cpu_to_be32(0);
  2491. cac_tables->log2_PG_LKG_SCALE = 12;
  2492. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2493. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2494. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2495. ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
  2496. sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
  2497. if (ret)
  2498. goto done_free;
  2499. ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2500. done_free:
  2501. if (ret) {
  2502. ni_pi->enable_cac = false;
  2503. ni_pi->enable_power_containment = false;
  2504. }
  2505. kfree(cac_tables);
  2506. return 0;
  2507. }
  2508. static int si_program_cac_config_registers(struct radeon_device *rdev,
  2509. const struct si_cac_config_reg *cac_config_regs)
  2510. {
  2511. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2512. u32 data = 0, offset;
  2513. if (!config_regs)
  2514. return -EINVAL;
  2515. while (config_regs->offset != 0xFFFFFFFF) {
  2516. switch (config_regs->type) {
  2517. case SISLANDS_CACCONFIG_CGIND:
  2518. offset = SMC_CG_IND_START + config_regs->offset;
  2519. if (offset < SMC_CG_IND_END)
  2520. data = RREG32_SMC(offset);
  2521. break;
  2522. default:
  2523. data = RREG32(config_regs->offset << 2);
  2524. break;
  2525. }
  2526. data &= ~config_regs->mask;
  2527. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2528. switch (config_regs->type) {
  2529. case SISLANDS_CACCONFIG_CGIND:
  2530. offset = SMC_CG_IND_START + config_regs->offset;
  2531. if (offset < SMC_CG_IND_END)
  2532. WREG32_SMC(offset, data);
  2533. break;
  2534. default:
  2535. WREG32(config_regs->offset << 2, data);
  2536. break;
  2537. }
  2538. config_regs++;
  2539. }
  2540. return 0;
  2541. }
  2542. static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2543. {
  2544. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2545. struct si_power_info *si_pi = si_get_pi(rdev);
  2546. int ret;
  2547. if ((ni_pi->enable_cac == false) ||
  2548. (ni_pi->cac_configuration_required == false))
  2549. return 0;
  2550. ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
  2551. if (ret)
  2552. return ret;
  2553. ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
  2554. if (ret)
  2555. return ret;
  2556. ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
  2557. if (ret)
  2558. return ret;
  2559. return 0;
  2560. }
  2561. static int si_enable_smc_cac(struct radeon_device *rdev,
  2562. struct radeon_ps *radeon_new_state,
  2563. bool enable)
  2564. {
  2565. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2566. struct si_power_info *si_pi = si_get_pi(rdev);
  2567. PPSMC_Result smc_result;
  2568. int ret = 0;
  2569. if (ni_pi->enable_cac) {
  2570. if (enable) {
  2571. if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
  2572. if (ni_pi->support_cac_long_term_average) {
  2573. smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2574. if (smc_result != PPSMC_Result_OK)
  2575. ni_pi->support_cac_long_term_average = false;
  2576. }
  2577. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2578. if (smc_result != PPSMC_Result_OK) {
  2579. ret = -EINVAL;
  2580. ni_pi->cac_enabled = false;
  2581. } else {
  2582. ni_pi->cac_enabled = true;
  2583. }
  2584. if (si_pi->enable_dte) {
  2585. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  2586. if (smc_result != PPSMC_Result_OK)
  2587. ret = -EINVAL;
  2588. }
  2589. }
  2590. } else if (ni_pi->cac_enabled) {
  2591. if (si_pi->enable_dte)
  2592. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  2593. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2594. ni_pi->cac_enabled = false;
  2595. if (ni_pi->support_cac_long_term_average)
  2596. smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2597. }
  2598. }
  2599. return ret;
  2600. }
  2601. static int si_init_smc_spll_table(struct radeon_device *rdev)
  2602. {
  2603. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2604. struct si_power_info *si_pi = si_get_pi(rdev);
  2605. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2606. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2607. u32 fb_div, p_div;
  2608. u32 clk_s, clk_v;
  2609. u32 sclk = 0;
  2610. int ret = 0;
  2611. u32 tmp;
  2612. int i;
  2613. if (si_pi->spll_table_start == 0)
  2614. return -EINVAL;
  2615. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2616. if (spll_table == NULL)
  2617. return -ENOMEM;
  2618. for (i = 0; i < 256; i++) {
  2619. ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
  2620. if (ret)
  2621. break;
  2622. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2623. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2624. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2625. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2626. fb_div &= ~0x00001FFF;
  2627. fb_div >>= 1;
  2628. clk_v >>= 6;
  2629. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2630. ret = -EINVAL;
  2631. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2632. ret = -EINVAL;
  2633. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2634. ret = -EINVAL;
  2635. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2636. ret = -EINVAL;
  2637. if (ret)
  2638. break;
  2639. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2640. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2641. spll_table->freq[i] = cpu_to_be32(tmp);
  2642. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2643. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2644. spll_table->ss[i] = cpu_to_be32(tmp);
  2645. sclk += 512;
  2646. }
  2647. if (!ret)
  2648. ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
  2649. (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2650. si_pi->sram_end);
  2651. if (ret)
  2652. ni_pi->enable_power_containment = false;
  2653. kfree(spll_table);
  2654. return ret;
  2655. }
  2656. static void si_apply_state_adjust_rules(struct radeon_device *rdev,
  2657. struct radeon_ps *rps)
  2658. {
  2659. struct ni_ps *ps = ni_get_ps(rps);
  2660. struct radeon_clock_and_voltage_limits *max_limits;
  2661. bool disable_mclk_switching = false;
  2662. bool disable_sclk_switching = false;
  2663. u32 mclk, sclk;
  2664. u16 vddc, vddci;
  2665. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  2666. int i;
  2667. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  2668. ni_dpm_vblank_too_short(rdev))
  2669. disable_mclk_switching = true;
  2670. if (rps->vclk || rps->dclk) {
  2671. disable_mclk_switching = true;
  2672. disable_sclk_switching = true;
  2673. }
  2674. if (rdev->pm.dpm.ac_power)
  2675. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2676. else
  2677. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2678. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  2679. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  2680. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  2681. }
  2682. if (rdev->pm.dpm.ac_power == false) {
  2683. for (i = 0; i < ps->performance_level_count; i++) {
  2684. if (ps->performance_levels[i].mclk > max_limits->mclk)
  2685. ps->performance_levels[i].mclk = max_limits->mclk;
  2686. if (ps->performance_levels[i].sclk > max_limits->sclk)
  2687. ps->performance_levels[i].sclk = max_limits->sclk;
  2688. if (ps->performance_levels[i].vddc > max_limits->vddc)
  2689. ps->performance_levels[i].vddc = max_limits->vddc;
  2690. if (ps->performance_levels[i].vddci > max_limits->vddci)
  2691. ps->performance_levels[i].vddci = max_limits->vddci;
  2692. }
  2693. }
  2694. /* limit clocks to max supported clocks based on voltage dependency tables */
  2695. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2696. &max_sclk_vddc);
  2697. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2698. &max_mclk_vddci);
  2699. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2700. &max_mclk_vddc);
  2701. for (i = 0; i < ps->performance_level_count; i++) {
  2702. if (max_sclk_vddc) {
  2703. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  2704. ps->performance_levels[i].sclk = max_sclk_vddc;
  2705. }
  2706. if (max_mclk_vddci) {
  2707. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  2708. ps->performance_levels[i].mclk = max_mclk_vddci;
  2709. }
  2710. if (max_mclk_vddc) {
  2711. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  2712. ps->performance_levels[i].mclk = max_mclk_vddc;
  2713. }
  2714. }
  2715. /* XXX validate the min clocks required for display */
  2716. if (disable_mclk_switching) {
  2717. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  2718. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  2719. } else {
  2720. mclk = ps->performance_levels[0].mclk;
  2721. vddci = ps->performance_levels[0].vddci;
  2722. }
  2723. if (disable_sclk_switching) {
  2724. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  2725. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  2726. } else {
  2727. sclk = ps->performance_levels[0].sclk;
  2728. vddc = ps->performance_levels[0].vddc;
  2729. }
  2730. /* adjusted low state */
  2731. ps->performance_levels[0].sclk = sclk;
  2732. ps->performance_levels[0].mclk = mclk;
  2733. ps->performance_levels[0].vddc = vddc;
  2734. ps->performance_levels[0].vddci = vddci;
  2735. if (disable_sclk_switching) {
  2736. sclk = ps->performance_levels[0].sclk;
  2737. for (i = 1; i < ps->performance_level_count; i++) {
  2738. if (sclk < ps->performance_levels[i].sclk)
  2739. sclk = ps->performance_levels[i].sclk;
  2740. }
  2741. for (i = 0; i < ps->performance_level_count; i++) {
  2742. ps->performance_levels[i].sclk = sclk;
  2743. ps->performance_levels[i].vddc = vddc;
  2744. }
  2745. } else {
  2746. for (i = 1; i < ps->performance_level_count; i++) {
  2747. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  2748. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  2749. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  2750. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  2751. }
  2752. }
  2753. if (disable_mclk_switching) {
  2754. mclk = ps->performance_levels[0].mclk;
  2755. for (i = 1; i < ps->performance_level_count; i++) {
  2756. if (mclk < ps->performance_levels[i].mclk)
  2757. mclk = ps->performance_levels[i].mclk;
  2758. }
  2759. for (i = 0; i < ps->performance_level_count; i++) {
  2760. ps->performance_levels[i].mclk = mclk;
  2761. ps->performance_levels[i].vddci = vddci;
  2762. }
  2763. } else {
  2764. for (i = 1; i < ps->performance_level_count; i++) {
  2765. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  2766. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  2767. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  2768. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  2769. }
  2770. }
  2771. for (i = 0; i < ps->performance_level_count; i++)
  2772. btc_adjust_clock_combinations(rdev, max_limits,
  2773. &ps->performance_levels[i]);
  2774. for (i = 0; i < ps->performance_level_count; i++) {
  2775. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2776. ps->performance_levels[i].sclk,
  2777. max_limits->vddc, &ps->performance_levels[i].vddc);
  2778. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2779. ps->performance_levels[i].mclk,
  2780. max_limits->vddci, &ps->performance_levels[i].vddci);
  2781. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2782. ps->performance_levels[i].mclk,
  2783. max_limits->vddc, &ps->performance_levels[i].vddc);
  2784. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2785. rdev->clock.current_dispclk,
  2786. max_limits->vddc, &ps->performance_levels[i].vddc);
  2787. }
  2788. for (i = 0; i < ps->performance_level_count; i++) {
  2789. btc_apply_voltage_delta_rules(rdev,
  2790. max_limits->vddc, max_limits->vddci,
  2791. &ps->performance_levels[i].vddc,
  2792. &ps->performance_levels[i].vddci);
  2793. }
  2794. ps->dc_compatible = true;
  2795. for (i = 0; i < ps->performance_level_count; i++) {
  2796. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  2797. ps->dc_compatible = false;
  2798. }
  2799. }
  2800. #if 0
  2801. static int si_read_smc_soft_register(struct radeon_device *rdev,
  2802. u16 reg_offset, u32 *value)
  2803. {
  2804. struct si_power_info *si_pi = si_get_pi(rdev);
  2805. return si_read_smc_sram_dword(rdev,
  2806. si_pi->soft_regs_start + reg_offset, value,
  2807. si_pi->sram_end);
  2808. }
  2809. #endif
  2810. static int si_write_smc_soft_register(struct radeon_device *rdev,
  2811. u16 reg_offset, u32 value)
  2812. {
  2813. struct si_power_info *si_pi = si_get_pi(rdev);
  2814. return si_write_smc_sram_dword(rdev,
  2815. si_pi->soft_regs_start + reg_offset,
  2816. value, si_pi->sram_end);
  2817. }
  2818. static bool si_is_special_1gb_platform(struct radeon_device *rdev)
  2819. {
  2820. bool ret = false;
  2821. u32 tmp, width, row, column, bank, density;
  2822. bool is_memory_gddr5, is_special;
  2823. tmp = RREG32(MC_SEQ_MISC0);
  2824. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  2825. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  2826. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  2827. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  2828. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  2829. tmp = RREG32(MC_ARB_RAMCFG);
  2830. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  2831. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  2832. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  2833. density = (1 << (row + column - 20 + bank)) * width;
  2834. if ((rdev->pdev->device == 0x6819) &&
  2835. is_memory_gddr5 && is_special && (density == 0x400))
  2836. ret = true;
  2837. return ret;
  2838. }
  2839. static void si_get_leakage_vddc(struct radeon_device *rdev)
  2840. {
  2841. struct si_power_info *si_pi = si_get_pi(rdev);
  2842. u16 vddc, count = 0;
  2843. int i, ret;
  2844. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  2845. ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  2846. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  2847. si_pi->leakage_voltage.entries[count].voltage = vddc;
  2848. si_pi->leakage_voltage.entries[count].leakage_index =
  2849. SISLANDS_LEAKAGE_INDEX0 + i;
  2850. count++;
  2851. }
  2852. }
  2853. si_pi->leakage_voltage.count = count;
  2854. }
  2855. static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
  2856. u32 index, u16 *leakage_voltage)
  2857. {
  2858. struct si_power_info *si_pi = si_get_pi(rdev);
  2859. int i;
  2860. if (leakage_voltage == NULL)
  2861. return -EINVAL;
  2862. if ((index & 0xff00) != 0xff00)
  2863. return -EINVAL;
  2864. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  2865. return -EINVAL;
  2866. if (index < SISLANDS_LEAKAGE_INDEX0)
  2867. return -EINVAL;
  2868. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  2869. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  2870. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  2871. return 0;
  2872. }
  2873. }
  2874. return -EAGAIN;
  2875. }
  2876. static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  2877. {
  2878. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2879. bool want_thermal_protection;
  2880. enum radeon_dpm_event_src dpm_event_src;
  2881. switch (sources) {
  2882. case 0:
  2883. default:
  2884. want_thermal_protection = false;
  2885. break;
  2886. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  2887. want_thermal_protection = true;
  2888. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  2889. break;
  2890. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  2891. want_thermal_protection = true;
  2892. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  2893. break;
  2894. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  2895. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  2896. want_thermal_protection = true;
  2897. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  2898. break;
  2899. }
  2900. if (want_thermal_protection) {
  2901. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  2902. if (pi->thermal_protection)
  2903. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  2904. } else {
  2905. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  2906. }
  2907. }
  2908. static void si_enable_auto_throttle_source(struct radeon_device *rdev,
  2909. enum radeon_dpm_auto_throttle_src source,
  2910. bool enable)
  2911. {
  2912. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2913. if (enable) {
  2914. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  2915. pi->active_auto_throttle_sources |= 1 << source;
  2916. si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  2917. }
  2918. } else {
  2919. if (pi->active_auto_throttle_sources & (1 << source)) {
  2920. pi->active_auto_throttle_sources &= ~(1 << source);
  2921. si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  2922. }
  2923. }
  2924. }
  2925. static void si_start_dpm(struct radeon_device *rdev)
  2926. {
  2927. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  2928. }
  2929. static void si_stop_dpm(struct radeon_device *rdev)
  2930. {
  2931. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  2932. }
  2933. static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
  2934. {
  2935. if (enable)
  2936. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  2937. else
  2938. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  2939. }
  2940. #if 0
  2941. static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
  2942. u32 thermal_level)
  2943. {
  2944. PPSMC_Result ret;
  2945. if (thermal_level == 0) {
  2946. ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  2947. if (ret == PPSMC_Result_OK)
  2948. return 0;
  2949. else
  2950. return -EINVAL;
  2951. }
  2952. return 0;
  2953. }
  2954. static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
  2955. {
  2956. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  2957. }
  2958. #endif
  2959. #if 0
  2960. static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
  2961. {
  2962. if (ac_power)
  2963. return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  2964. 0 : -EINVAL;
  2965. return 0;
  2966. }
  2967. #endif
  2968. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  2969. PPSMC_Msg msg, u32 parameter)
  2970. {
  2971. WREG32(SMC_SCRATCH0, parameter);
  2972. return si_send_msg_to_smc(rdev, msg);
  2973. }
  2974. static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  2975. {
  2976. if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  2977. return -EINVAL;
  2978. return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  2979. 0 : -EINVAL;
  2980. }
  2981. int si_dpm_force_performance_level(struct radeon_device *rdev,
  2982. enum radeon_dpm_forced_level level)
  2983. {
  2984. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  2985. struct ni_ps *ps = ni_get_ps(rps);
  2986. u32 levels = ps->performance_level_count;
  2987. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  2988. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  2989. return -EINVAL;
  2990. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  2991. return -EINVAL;
  2992. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  2993. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  2994. return -EINVAL;
  2995. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  2996. return -EINVAL;
  2997. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  2998. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  2999. return -EINVAL;
  3000. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3001. return -EINVAL;
  3002. }
  3003. rdev->pm.dpm.forced_level = level;
  3004. return 0;
  3005. }
  3006. static int si_set_boot_state(struct radeon_device *rdev)
  3007. {
  3008. return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3009. 0 : -EINVAL;
  3010. }
  3011. static int si_set_sw_state(struct radeon_device *rdev)
  3012. {
  3013. return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3014. 0 : -EINVAL;
  3015. }
  3016. static int si_halt_smc(struct radeon_device *rdev)
  3017. {
  3018. if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3019. return -EINVAL;
  3020. return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
  3021. 0 : -EINVAL;
  3022. }
  3023. static int si_resume_smc(struct radeon_device *rdev)
  3024. {
  3025. if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3026. return -EINVAL;
  3027. return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3028. 0 : -EINVAL;
  3029. }
  3030. static void si_dpm_start_smc(struct radeon_device *rdev)
  3031. {
  3032. si_program_jump_on_start(rdev);
  3033. si_start_smc(rdev);
  3034. si_start_smc_clock(rdev);
  3035. }
  3036. static void si_dpm_stop_smc(struct radeon_device *rdev)
  3037. {
  3038. si_reset_smc(rdev);
  3039. si_stop_smc_clock(rdev);
  3040. }
  3041. static int si_process_firmware_header(struct radeon_device *rdev)
  3042. {
  3043. struct si_power_info *si_pi = si_get_pi(rdev);
  3044. u32 tmp;
  3045. int ret;
  3046. ret = si_read_smc_sram_dword(rdev,
  3047. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3048. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3049. &tmp, si_pi->sram_end);
  3050. if (ret)
  3051. return ret;
  3052. si_pi->state_table_start = tmp;
  3053. ret = si_read_smc_sram_dword(rdev,
  3054. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3055. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3056. &tmp, si_pi->sram_end);
  3057. if (ret)
  3058. return ret;
  3059. si_pi->soft_regs_start = tmp;
  3060. ret = si_read_smc_sram_dword(rdev,
  3061. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3062. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3063. &tmp, si_pi->sram_end);
  3064. if (ret)
  3065. return ret;
  3066. si_pi->mc_reg_table_start = tmp;
  3067. ret = si_read_smc_sram_dword(rdev,
  3068. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3069. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3070. &tmp, si_pi->sram_end);
  3071. if (ret)
  3072. return ret;
  3073. si_pi->arb_table_start = tmp;
  3074. ret = si_read_smc_sram_dword(rdev,
  3075. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3076. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3077. &tmp, si_pi->sram_end);
  3078. if (ret)
  3079. return ret;
  3080. si_pi->cac_table_start = tmp;
  3081. ret = si_read_smc_sram_dword(rdev,
  3082. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3083. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3084. &tmp, si_pi->sram_end);
  3085. if (ret)
  3086. return ret;
  3087. si_pi->dte_table_start = tmp;
  3088. ret = si_read_smc_sram_dword(rdev,
  3089. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3090. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3091. &tmp, si_pi->sram_end);
  3092. if (ret)
  3093. return ret;
  3094. si_pi->spll_table_start = tmp;
  3095. ret = si_read_smc_sram_dword(rdev,
  3096. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3097. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3098. &tmp, si_pi->sram_end);
  3099. if (ret)
  3100. return ret;
  3101. si_pi->papm_cfg_table_start = tmp;
  3102. return ret;
  3103. }
  3104. static void si_read_clock_registers(struct radeon_device *rdev)
  3105. {
  3106. struct si_power_info *si_pi = si_get_pi(rdev);
  3107. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3108. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3109. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3110. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3111. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3112. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3113. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3114. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3115. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3116. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3117. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3118. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3119. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3120. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3121. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3122. }
  3123. static void si_enable_thermal_protection(struct radeon_device *rdev,
  3124. bool enable)
  3125. {
  3126. if (enable)
  3127. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3128. else
  3129. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3130. }
  3131. static void si_enable_acpi_power_management(struct radeon_device *rdev)
  3132. {
  3133. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3134. }
  3135. #if 0
  3136. static int si_enter_ulp_state(struct radeon_device *rdev)
  3137. {
  3138. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3139. udelay(25000);
  3140. return 0;
  3141. }
  3142. static int si_exit_ulp_state(struct radeon_device *rdev)
  3143. {
  3144. int i;
  3145. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3146. udelay(7000);
  3147. for (i = 0; i < rdev->usec_timeout; i++) {
  3148. if (RREG32(SMC_RESP_0) == 1)
  3149. break;
  3150. udelay(1000);
  3151. }
  3152. return 0;
  3153. }
  3154. #endif
  3155. static int si_notify_smc_display_change(struct radeon_device *rdev,
  3156. bool has_display)
  3157. {
  3158. PPSMC_Msg msg = has_display ?
  3159. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3160. return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
  3161. 0 : -EINVAL;
  3162. }
  3163. static void si_program_response_times(struct radeon_device *rdev)
  3164. {
  3165. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3166. u32 vddc_dly, acpi_dly, vbi_dly;
  3167. u32 reference_clock;
  3168. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3169. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  3170. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  3171. if (voltage_response_time == 0)
  3172. voltage_response_time = 1000;
  3173. acpi_delay_time = 15000;
  3174. vbi_time_out = 100000;
  3175. reference_clock = radeon_get_xclk(rdev);
  3176. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3177. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3178. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3179. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3180. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3181. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3182. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3183. }
  3184. static void si_program_ds_registers(struct radeon_device *rdev)
  3185. {
  3186. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3187. u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
  3188. if (eg_pi->sclk_deep_sleep) {
  3189. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3190. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3191. ~AUTOSCALE_ON_SS_CLEAR);
  3192. }
  3193. }
  3194. static void si_program_display_gap(struct radeon_device *rdev)
  3195. {
  3196. u32 tmp, pipe;
  3197. int i;
  3198. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3199. if (rdev->pm.dpm.new_active_crtc_count > 0)
  3200. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3201. else
  3202. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3203. if (rdev->pm.dpm.new_active_crtc_count > 1)
  3204. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3205. else
  3206. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3207. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3208. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3209. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3210. if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
  3211. (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3212. /* find the first active crtc */
  3213. for (i = 0; i < rdev->num_crtc; i++) {
  3214. if (rdev->pm.dpm.new_active_crtcs & (1 << i))
  3215. break;
  3216. }
  3217. if (i == rdev->num_crtc)
  3218. pipe = 0;
  3219. else
  3220. pipe = i;
  3221. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3222. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3223. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3224. }
  3225. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3226. * This can be a problem on PowerXpress systems or if you want to use the card
  3227. * for offscreen rendering or compute if there are no crtcs enabled. Set it to
  3228. * true for now so that performance scales even if the displays are off.
  3229. */
  3230. si_notify_smc_display_change(rdev, true /*rdev->pm.dpm.new_active_crtc_count > 0*/);
  3231. }
  3232. static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  3233. {
  3234. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3235. if (enable) {
  3236. if (pi->sclk_ss)
  3237. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3238. } else {
  3239. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3240. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3241. }
  3242. }
  3243. static void si_setup_bsp(struct radeon_device *rdev)
  3244. {
  3245. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3246. u32 xclk = radeon_get_xclk(rdev);
  3247. r600_calculate_u_and_p(pi->asi,
  3248. xclk,
  3249. 16,
  3250. &pi->bsp,
  3251. &pi->bsu);
  3252. r600_calculate_u_and_p(pi->pasi,
  3253. xclk,
  3254. 16,
  3255. &pi->pbsp,
  3256. &pi->pbsu);
  3257. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3258. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3259. WREG32(CG_BSP, pi->dsp);
  3260. }
  3261. static void si_program_git(struct radeon_device *rdev)
  3262. {
  3263. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3264. }
  3265. static void si_program_tp(struct radeon_device *rdev)
  3266. {
  3267. int i;
  3268. enum r600_td td = R600_TD_DFLT;
  3269. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3270. WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3271. if (td == R600_TD_AUTO)
  3272. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3273. else
  3274. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3275. if (td == R600_TD_UP)
  3276. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3277. if (td == R600_TD_DOWN)
  3278. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3279. }
  3280. static void si_program_tpp(struct radeon_device *rdev)
  3281. {
  3282. WREG32(CG_TPC, R600_TPC_DFLT);
  3283. }
  3284. static void si_program_sstp(struct radeon_device *rdev)
  3285. {
  3286. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3287. }
  3288. static void si_enable_display_gap(struct radeon_device *rdev)
  3289. {
  3290. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3291. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3292. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3293. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3294. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3295. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3296. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3297. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3298. }
  3299. static void si_program_vc(struct radeon_device *rdev)
  3300. {
  3301. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3302. WREG32(CG_FTV, pi->vrc);
  3303. }
  3304. static void si_clear_vc(struct radeon_device *rdev)
  3305. {
  3306. WREG32(CG_FTV, 0);
  3307. }
  3308. u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3309. {
  3310. u8 mc_para_index;
  3311. if (memory_clock < 10000)
  3312. mc_para_index = 0;
  3313. else if (memory_clock >= 80000)
  3314. mc_para_index = 0x0f;
  3315. else
  3316. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3317. return mc_para_index;
  3318. }
  3319. u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3320. {
  3321. u8 mc_para_index;
  3322. if (strobe_mode) {
  3323. if (memory_clock < 12500)
  3324. mc_para_index = 0x00;
  3325. else if (memory_clock > 47500)
  3326. mc_para_index = 0x0f;
  3327. else
  3328. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3329. } else {
  3330. if (memory_clock < 65000)
  3331. mc_para_index = 0x00;
  3332. else if (memory_clock > 135000)
  3333. mc_para_index = 0x0f;
  3334. else
  3335. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3336. }
  3337. return mc_para_index;
  3338. }
  3339. static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
  3340. {
  3341. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3342. bool strobe_mode = false;
  3343. u8 result = 0;
  3344. if (mclk <= pi->mclk_strobe_mode_threshold)
  3345. strobe_mode = true;
  3346. if (pi->mem_gddr5)
  3347. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3348. else
  3349. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3350. if (strobe_mode)
  3351. result |= SISLANDS_SMC_STROBE_ENABLE;
  3352. return result;
  3353. }
  3354. static int si_upload_firmware(struct radeon_device *rdev)
  3355. {
  3356. struct si_power_info *si_pi = si_get_pi(rdev);
  3357. int ret;
  3358. si_reset_smc(rdev);
  3359. si_stop_smc_clock(rdev);
  3360. ret = si_load_smc_ucode(rdev, si_pi->sram_end);
  3361. return ret;
  3362. }
  3363. static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
  3364. const struct atom_voltage_table *table,
  3365. const struct radeon_phase_shedding_limits_table *limits)
  3366. {
  3367. u32 data, num_bits, num_levels;
  3368. if ((table == NULL) || (limits == NULL))
  3369. return false;
  3370. data = table->mask_low;
  3371. num_bits = hweight32(data);
  3372. if (num_bits == 0)
  3373. return false;
  3374. num_levels = (1 << num_bits);
  3375. if (table->count != num_levels)
  3376. return false;
  3377. if (limits->count != (num_levels - 1))
  3378. return false;
  3379. return true;
  3380. }
  3381. void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  3382. u32 max_voltage_steps,
  3383. struct atom_voltage_table *voltage_table)
  3384. {
  3385. unsigned int i, diff;
  3386. if (voltage_table->count <= max_voltage_steps)
  3387. return;
  3388. diff = voltage_table->count - max_voltage_steps;
  3389. for (i= 0; i < max_voltage_steps; i++)
  3390. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3391. voltage_table->count = max_voltage_steps;
  3392. }
  3393. static int si_construct_voltage_tables(struct radeon_device *rdev)
  3394. {
  3395. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3396. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3397. struct si_power_info *si_pi = si_get_pi(rdev);
  3398. int ret;
  3399. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  3400. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3401. if (ret)
  3402. return ret;
  3403. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3404. si_trim_voltage_table_to_fit_state_table(rdev,
  3405. SISLANDS_MAX_NO_VREG_STEPS,
  3406. &eg_pi->vddc_voltage_table);
  3407. if (eg_pi->vddci_control) {
  3408. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  3409. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3410. if (ret)
  3411. return ret;
  3412. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3413. si_trim_voltage_table_to_fit_state_table(rdev,
  3414. SISLANDS_MAX_NO_VREG_STEPS,
  3415. &eg_pi->vddci_voltage_table);
  3416. }
  3417. if (pi->mvdd_control) {
  3418. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  3419. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3420. if (ret) {
  3421. pi->mvdd_control = false;
  3422. return ret;
  3423. }
  3424. if (si_pi->mvdd_voltage_table.count == 0) {
  3425. pi->mvdd_control = false;
  3426. return -EINVAL;
  3427. }
  3428. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3429. si_trim_voltage_table_to_fit_state_table(rdev,
  3430. SISLANDS_MAX_NO_VREG_STEPS,
  3431. &si_pi->mvdd_voltage_table);
  3432. }
  3433. if (si_pi->vddc_phase_shed_control) {
  3434. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  3435. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3436. if (ret)
  3437. si_pi->vddc_phase_shed_control = false;
  3438. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3439. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3440. si_pi->vddc_phase_shed_control = false;
  3441. }
  3442. return 0;
  3443. }
  3444. static void si_populate_smc_voltage_table(struct radeon_device *rdev,
  3445. const struct atom_voltage_table *voltage_table,
  3446. SISLANDS_SMC_STATETABLE *table)
  3447. {
  3448. unsigned int i;
  3449. for (i = 0; i < voltage_table->count; i++)
  3450. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  3451. }
  3452. static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
  3453. SISLANDS_SMC_STATETABLE *table)
  3454. {
  3455. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3456. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3457. struct si_power_info *si_pi = si_get_pi(rdev);
  3458. u8 i;
  3459. if (eg_pi->vddc_voltage_table.count) {
  3460. si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  3461. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  3462. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  3463. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  3464. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  3465. table->maxVDDCIndexInPPTable = i;
  3466. break;
  3467. }
  3468. }
  3469. }
  3470. if (eg_pi->vddci_voltage_table.count) {
  3471. si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  3472. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  3473. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  3474. }
  3475. if (si_pi->mvdd_voltage_table.count) {
  3476. si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
  3477. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  3478. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  3479. }
  3480. if (si_pi->vddc_phase_shed_control) {
  3481. if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
  3482. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  3483. si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
  3484. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  3485. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  3486. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  3487. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  3488. } else {
  3489. si_pi->vddc_phase_shed_control = false;
  3490. }
  3491. }
  3492. return 0;
  3493. }
  3494. static int si_populate_voltage_value(struct radeon_device *rdev,
  3495. const struct atom_voltage_table *table,
  3496. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3497. {
  3498. unsigned int i;
  3499. for (i = 0; i < table->count; i++) {
  3500. if (value <= table->entries[i].value) {
  3501. voltage->index = (u8)i;
  3502. voltage->value = cpu_to_be16(table->entries[i].value);
  3503. break;
  3504. }
  3505. }
  3506. if (i >= table->count)
  3507. return -EINVAL;
  3508. return 0;
  3509. }
  3510. static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  3511. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3512. {
  3513. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3514. struct si_power_info *si_pi = si_get_pi(rdev);
  3515. if (pi->mvdd_control) {
  3516. if (mclk <= pi->mvdd_split_frequency)
  3517. voltage->index = 0;
  3518. else
  3519. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  3520. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  3521. }
  3522. return 0;
  3523. }
  3524. static int si_get_std_voltage_value(struct radeon_device *rdev,
  3525. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  3526. u16 *std_voltage)
  3527. {
  3528. u16 v_index;
  3529. bool voltage_found = false;
  3530. *std_voltage = be16_to_cpu(voltage->value);
  3531. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  3532. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  3533. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  3534. return -EINVAL;
  3535. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  3536. if (be16_to_cpu(voltage->value) ==
  3537. (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  3538. voltage_found = true;
  3539. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3540. *std_voltage =
  3541. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  3542. else
  3543. *std_voltage =
  3544. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  3545. break;
  3546. }
  3547. }
  3548. if (!voltage_found) {
  3549. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  3550. if (be16_to_cpu(voltage->value) <=
  3551. (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  3552. voltage_found = true;
  3553. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3554. *std_voltage =
  3555. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  3556. else
  3557. *std_voltage =
  3558. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  3559. break;
  3560. }
  3561. }
  3562. }
  3563. } else {
  3564. if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3565. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  3566. }
  3567. }
  3568. return 0;
  3569. }
  3570. static int si_populate_std_voltage_value(struct radeon_device *rdev,
  3571. u16 value, u8 index,
  3572. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3573. {
  3574. voltage->index = index;
  3575. voltage->value = cpu_to_be16(value);
  3576. return 0;
  3577. }
  3578. static int si_populate_phase_shedding_value(struct radeon_device *rdev,
  3579. const struct radeon_phase_shedding_limits_table *limits,
  3580. u16 voltage, u32 sclk, u32 mclk,
  3581. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  3582. {
  3583. unsigned int i;
  3584. for (i = 0; i < limits->count; i++) {
  3585. if ((voltage <= limits->entries[i].voltage) &&
  3586. (sclk <= limits->entries[i].sclk) &&
  3587. (mclk <= limits->entries[i].mclk))
  3588. break;
  3589. }
  3590. smc_voltage->phase_settings = (u8)i;
  3591. return 0;
  3592. }
  3593. static int si_init_arb_table_index(struct radeon_device *rdev)
  3594. {
  3595. struct si_power_info *si_pi = si_get_pi(rdev);
  3596. u32 tmp;
  3597. int ret;
  3598. ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
  3599. if (ret)
  3600. return ret;
  3601. tmp &= 0x00FFFFFF;
  3602. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  3603. return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
  3604. }
  3605. static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  3606. {
  3607. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  3608. }
  3609. static int si_reset_to_default(struct radeon_device *rdev)
  3610. {
  3611. return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  3612. 0 : -EINVAL;
  3613. }
  3614. static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
  3615. {
  3616. struct si_power_info *si_pi = si_get_pi(rdev);
  3617. u32 tmp;
  3618. int ret;
  3619. ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
  3620. &tmp, si_pi->sram_end);
  3621. if (ret)
  3622. return ret;
  3623. tmp = (tmp >> 24) & 0xff;
  3624. if (tmp == MC_CG_ARB_FREQ_F0)
  3625. return 0;
  3626. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  3627. }
  3628. static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
  3629. u32 engine_clock)
  3630. {
  3631. u32 dram_rows;
  3632. u32 dram_refresh_rate;
  3633. u32 mc_arb_rfsh_rate;
  3634. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  3635. if (tmp >= 4)
  3636. dram_rows = 16384;
  3637. else
  3638. dram_rows = 1 << (tmp + 10);
  3639. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  3640. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  3641. return mc_arb_rfsh_rate;
  3642. }
  3643. static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
  3644. struct rv7xx_pl *pl,
  3645. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  3646. {
  3647. u32 dram_timing;
  3648. u32 dram_timing2;
  3649. u32 burst_time;
  3650. arb_regs->mc_arb_rfsh_rate =
  3651. (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
  3652. radeon_atom_set_engine_dram_timings(rdev,
  3653. pl->sclk,
  3654. pl->mclk);
  3655. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  3656. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  3657. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  3658. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  3659. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  3660. arb_regs->mc_arb_burst_time = (u8)burst_time;
  3661. return 0;
  3662. }
  3663. static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
  3664. struct radeon_ps *radeon_state,
  3665. unsigned int first_arb_set)
  3666. {
  3667. struct si_power_info *si_pi = si_get_pi(rdev);
  3668. struct ni_ps *state = ni_get_ps(radeon_state);
  3669. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  3670. int i, ret = 0;
  3671. for (i = 0; i < state->performance_level_count; i++) {
  3672. ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  3673. if (ret)
  3674. break;
  3675. ret = si_copy_bytes_to_smc(rdev,
  3676. si_pi->arb_table_start +
  3677. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  3678. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  3679. (u8 *)&arb_regs,
  3680. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  3681. si_pi->sram_end);
  3682. if (ret)
  3683. break;
  3684. }
  3685. return ret;
  3686. }
  3687. static int si_program_memory_timing_parameters(struct radeon_device *rdev,
  3688. struct radeon_ps *radeon_new_state)
  3689. {
  3690. return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
  3691. SISLANDS_DRIVER_STATE_ARB_INDEX);
  3692. }
  3693. static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
  3694. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3695. {
  3696. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3697. struct si_power_info *si_pi = si_get_pi(rdev);
  3698. if (pi->mvdd_control)
  3699. return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
  3700. si_pi->mvdd_bootup_value, voltage);
  3701. return 0;
  3702. }
  3703. static int si_populate_smc_initial_state(struct radeon_device *rdev,
  3704. struct radeon_ps *radeon_initial_state,
  3705. SISLANDS_SMC_STATETABLE *table)
  3706. {
  3707. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  3708. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3709. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3710. struct si_power_info *si_pi = si_get_pi(rdev);
  3711. u32 reg;
  3712. int ret;
  3713. table->initialState.levels[0].mclk.vDLL_CNTL =
  3714. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  3715. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  3716. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  3717. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  3718. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  3719. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  3720. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  3721. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  3722. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  3723. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  3724. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  3725. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  3726. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  3727. table->initialState.levels[0].mclk.vMPLL_SS =
  3728. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  3729. table->initialState.levels[0].mclk.vMPLL_SS2 =
  3730. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  3731. table->initialState.levels[0].mclk.mclk_value =
  3732. cpu_to_be32(initial_state->performance_levels[0].mclk);
  3733. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  3734. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  3735. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  3736. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  3737. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  3738. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  3739. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  3740. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  3741. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  3742. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  3743. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  3744. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  3745. table->initialState.levels[0].sclk.sclk_value =
  3746. cpu_to_be32(initial_state->performance_levels[0].sclk);
  3747. table->initialState.levels[0].arbRefreshState =
  3748. SISLANDS_INITIAL_STATE_ARB_INDEX;
  3749. table->initialState.levels[0].ACIndex = 0;
  3750. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3751. initial_state->performance_levels[0].vddc,
  3752. &table->initialState.levels[0].vddc);
  3753. if (!ret) {
  3754. u16 std_vddc;
  3755. ret = si_get_std_voltage_value(rdev,
  3756. &table->initialState.levels[0].vddc,
  3757. &std_vddc);
  3758. if (!ret)
  3759. si_populate_std_voltage_value(rdev, std_vddc,
  3760. table->initialState.levels[0].vddc.index,
  3761. &table->initialState.levels[0].std_vddc);
  3762. }
  3763. if (eg_pi->vddci_control)
  3764. si_populate_voltage_value(rdev,
  3765. &eg_pi->vddci_voltage_table,
  3766. initial_state->performance_levels[0].vddci,
  3767. &table->initialState.levels[0].vddci);
  3768. if (si_pi->vddc_phase_shed_control)
  3769. si_populate_phase_shedding_value(rdev,
  3770. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3771. initial_state->performance_levels[0].vddc,
  3772. initial_state->performance_levels[0].sclk,
  3773. initial_state->performance_levels[0].mclk,
  3774. &table->initialState.levels[0].vddc);
  3775. si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  3776. reg = CG_R(0xffff) | CG_L(0);
  3777. table->initialState.levels[0].aT = cpu_to_be32(reg);
  3778. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  3779. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  3780. if (pi->mem_gddr5) {
  3781. table->initialState.levels[0].strobeMode =
  3782. si_get_strobe_mode_settings(rdev,
  3783. initial_state->performance_levels[0].mclk);
  3784. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  3785. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  3786. else
  3787. table->initialState.levels[0].mcFlags = 0;
  3788. }
  3789. table->initialState.levelCount = 1;
  3790. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  3791. table->initialState.levels[0].dpm2.MaxPS = 0;
  3792. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  3793. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  3794. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  3795. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  3796. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  3797. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  3798. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  3799. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  3800. return 0;
  3801. }
  3802. static int si_populate_smc_acpi_state(struct radeon_device *rdev,
  3803. SISLANDS_SMC_STATETABLE *table)
  3804. {
  3805. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3806. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3807. struct si_power_info *si_pi = si_get_pi(rdev);
  3808. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  3809. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  3810. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  3811. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  3812. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  3813. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  3814. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  3815. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  3816. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  3817. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  3818. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  3819. u32 reg;
  3820. int ret;
  3821. table->ACPIState = table->initialState;
  3822. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  3823. if (pi->acpi_vddc) {
  3824. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3825. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  3826. if (!ret) {
  3827. u16 std_vddc;
  3828. ret = si_get_std_voltage_value(rdev,
  3829. &table->ACPIState.levels[0].vddc, &std_vddc);
  3830. if (!ret)
  3831. si_populate_std_voltage_value(rdev, std_vddc,
  3832. table->ACPIState.levels[0].vddc.index,
  3833. &table->ACPIState.levels[0].std_vddc);
  3834. }
  3835. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  3836. if (si_pi->vddc_phase_shed_control) {
  3837. si_populate_phase_shedding_value(rdev,
  3838. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3839. pi->acpi_vddc,
  3840. 0,
  3841. 0,
  3842. &table->ACPIState.levels[0].vddc);
  3843. }
  3844. } else {
  3845. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3846. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  3847. if (!ret) {
  3848. u16 std_vddc;
  3849. ret = si_get_std_voltage_value(rdev,
  3850. &table->ACPIState.levels[0].vddc, &std_vddc);
  3851. if (!ret)
  3852. si_populate_std_voltage_value(rdev, std_vddc,
  3853. table->ACPIState.levels[0].vddc.index,
  3854. &table->ACPIState.levels[0].std_vddc);
  3855. }
  3856. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
  3857. si_pi->sys_pcie_mask,
  3858. si_pi->boot_pcie_gen,
  3859. RADEON_PCIE_GEN1);
  3860. if (si_pi->vddc_phase_shed_control)
  3861. si_populate_phase_shedding_value(rdev,
  3862. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3863. pi->min_vddc_in_table,
  3864. 0,
  3865. 0,
  3866. &table->ACPIState.levels[0].vddc);
  3867. }
  3868. if (pi->acpi_vddc) {
  3869. if (eg_pi->acpi_vddci)
  3870. si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  3871. eg_pi->acpi_vddci,
  3872. &table->ACPIState.levels[0].vddci);
  3873. }
  3874. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  3875. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  3876. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  3877. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  3878. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  3879. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  3880. cpu_to_be32(dll_cntl);
  3881. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  3882. cpu_to_be32(mclk_pwrmgt_cntl);
  3883. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  3884. cpu_to_be32(mpll_ad_func_cntl);
  3885. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  3886. cpu_to_be32(mpll_dq_func_cntl);
  3887. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  3888. cpu_to_be32(mpll_func_cntl);
  3889. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  3890. cpu_to_be32(mpll_func_cntl_1);
  3891. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  3892. cpu_to_be32(mpll_func_cntl_2);
  3893. table->ACPIState.levels[0].mclk.vMPLL_SS =
  3894. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  3895. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  3896. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  3897. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  3898. cpu_to_be32(spll_func_cntl);
  3899. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  3900. cpu_to_be32(spll_func_cntl_2);
  3901. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  3902. cpu_to_be32(spll_func_cntl_3);
  3903. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  3904. cpu_to_be32(spll_func_cntl_4);
  3905. table->ACPIState.levels[0].mclk.mclk_value = 0;
  3906. table->ACPIState.levels[0].sclk.sclk_value = 0;
  3907. si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  3908. if (eg_pi->dynamic_ac_timing)
  3909. table->ACPIState.levels[0].ACIndex = 0;
  3910. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  3911. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  3912. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  3913. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  3914. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  3915. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  3916. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  3917. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  3918. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  3919. return 0;
  3920. }
  3921. static int si_populate_ulv_state(struct radeon_device *rdev,
  3922. SISLANDS_SMC_SWSTATE *state)
  3923. {
  3924. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3925. struct si_power_info *si_pi = si_get_pi(rdev);
  3926. struct si_ulv_param *ulv = &si_pi->ulv;
  3927. u32 sclk_in_sr = 1350; /* ??? */
  3928. int ret;
  3929. ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
  3930. &state->levels[0]);
  3931. if (!ret) {
  3932. if (eg_pi->sclk_deep_sleep) {
  3933. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  3934. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  3935. else
  3936. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  3937. }
  3938. if (ulv->one_pcie_lane_in_ulv)
  3939. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  3940. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  3941. state->levels[0].ACIndex = 1;
  3942. state->levels[0].std_vddc = state->levels[0].vddc;
  3943. state->levelCount = 1;
  3944. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  3945. }
  3946. return ret;
  3947. }
  3948. static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
  3949. {
  3950. struct si_power_info *si_pi = si_get_pi(rdev);
  3951. struct si_ulv_param *ulv = &si_pi->ulv;
  3952. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  3953. int ret;
  3954. ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
  3955. &arb_regs);
  3956. if (ret)
  3957. return ret;
  3958. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  3959. ulv->volt_change_delay);
  3960. ret = si_copy_bytes_to_smc(rdev,
  3961. si_pi->arb_table_start +
  3962. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  3963. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  3964. (u8 *)&arb_regs,
  3965. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  3966. si_pi->sram_end);
  3967. return ret;
  3968. }
  3969. static void si_get_mvdd_configuration(struct radeon_device *rdev)
  3970. {
  3971. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3972. pi->mvdd_split_frequency = 30000;
  3973. }
  3974. static int si_init_smc_table(struct radeon_device *rdev)
  3975. {
  3976. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3977. struct si_power_info *si_pi = si_get_pi(rdev);
  3978. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  3979. const struct si_ulv_param *ulv = &si_pi->ulv;
  3980. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  3981. int ret;
  3982. u32 lane_width;
  3983. u32 vr_hot_gpio;
  3984. si_populate_smc_voltage_tables(rdev, table);
  3985. switch (rdev->pm.int_thermal_type) {
  3986. case THERMAL_TYPE_SI:
  3987. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  3988. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  3989. break;
  3990. case THERMAL_TYPE_NONE:
  3991. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  3992. break;
  3993. default:
  3994. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  3995. break;
  3996. }
  3997. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3998. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3999. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4000. if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
  4001. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4002. }
  4003. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4004. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4005. if (pi->mem_gddr5)
  4006. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4007. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4008. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4009. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4010. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4011. vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
  4012. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4013. vr_hot_gpio);
  4014. }
  4015. ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
  4016. if (ret)
  4017. return ret;
  4018. ret = si_populate_smc_acpi_state(rdev, table);
  4019. if (ret)
  4020. return ret;
  4021. table->driverState = table->initialState;
  4022. ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  4023. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4024. if (ret)
  4025. return ret;
  4026. if (ulv->supported && ulv->pl.vddc) {
  4027. ret = si_populate_ulv_state(rdev, &table->ULVState);
  4028. if (ret)
  4029. return ret;
  4030. ret = si_program_ulv_memory_timing_parameters(rdev);
  4031. if (ret)
  4032. return ret;
  4033. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4034. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4035. lane_width = radeon_get_pcie_lanes(rdev);
  4036. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4037. } else {
  4038. table->ULVState = table->initialState;
  4039. }
  4040. return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
  4041. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4042. si_pi->sram_end);
  4043. }
  4044. static int si_calculate_sclk_params(struct radeon_device *rdev,
  4045. u32 engine_clock,
  4046. SISLANDS_SMC_SCLK_VALUE *sclk)
  4047. {
  4048. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4049. struct si_power_info *si_pi = si_get_pi(rdev);
  4050. struct atom_clock_dividers dividers;
  4051. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4052. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4053. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4054. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4055. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4056. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4057. u64 tmp;
  4058. u32 reference_clock = rdev->clock.spll.reference_freq;
  4059. u32 reference_divider;
  4060. u32 fbdiv;
  4061. int ret;
  4062. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  4063. engine_clock, false, &dividers);
  4064. if (ret)
  4065. return ret;
  4066. reference_divider = 1 + dividers.ref_div;
  4067. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4068. do_div(tmp, reference_clock);
  4069. fbdiv = (u32) tmp;
  4070. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4071. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4072. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4073. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4074. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4075. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4076. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4077. spll_func_cntl_3 |= SPLL_DITHEN;
  4078. if (pi->sclk_ss) {
  4079. struct radeon_atom_ss ss;
  4080. u32 vco_freq = engine_clock * dividers.post_div;
  4081. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  4082. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4083. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4084. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4085. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4086. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4087. cg_spll_spread_spectrum |= SSEN;
  4088. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4089. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4090. }
  4091. }
  4092. sclk->sclk_value = engine_clock;
  4093. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4094. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4095. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4096. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4097. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4098. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4099. return 0;
  4100. }
  4101. static int si_populate_sclk_value(struct radeon_device *rdev,
  4102. u32 engine_clock,
  4103. SISLANDS_SMC_SCLK_VALUE *sclk)
  4104. {
  4105. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4106. int ret;
  4107. ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  4108. if (!ret) {
  4109. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4110. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4111. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4112. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4113. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4114. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4115. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4116. }
  4117. return ret;
  4118. }
  4119. static int si_populate_mclk_value(struct radeon_device *rdev,
  4120. u32 engine_clock,
  4121. u32 memory_clock,
  4122. SISLANDS_SMC_MCLK_VALUE *mclk,
  4123. bool strobe_mode,
  4124. bool dll_state_on)
  4125. {
  4126. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4127. struct si_power_info *si_pi = si_get_pi(rdev);
  4128. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4129. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4130. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4131. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4132. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4133. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4134. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4135. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4136. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4137. struct atom_mpll_param mpll_param;
  4138. int ret;
  4139. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  4140. if (ret)
  4141. return ret;
  4142. mpll_func_cntl &= ~BWCTRL_MASK;
  4143. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4144. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4145. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4146. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4147. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4148. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4149. if (pi->mem_gddr5) {
  4150. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4151. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4152. YCLK_POST_DIV(mpll_param.post_div);
  4153. }
  4154. if (pi->mclk_ss) {
  4155. struct radeon_atom_ss ss;
  4156. u32 freq_nom;
  4157. u32 tmp;
  4158. u32 reference_clock = rdev->clock.mpll.reference_freq;
  4159. if (pi->mem_gddr5)
  4160. freq_nom = memory_clock * 4;
  4161. else
  4162. freq_nom = memory_clock * 2;
  4163. tmp = freq_nom / reference_clock;
  4164. tmp = tmp * tmp;
  4165. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  4166. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4167. u32 clks = reference_clock * 5 / ss.rate;
  4168. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4169. mpll_ss1 &= ~CLKV_MASK;
  4170. mpll_ss1 |= CLKV(clkv);
  4171. mpll_ss2 &= ~CLKS_MASK;
  4172. mpll_ss2 |= CLKS(clks);
  4173. }
  4174. }
  4175. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4176. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4177. if (dll_state_on)
  4178. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4179. else
  4180. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4181. mclk->mclk_value = cpu_to_be32(memory_clock);
  4182. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4183. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4184. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4185. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4186. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4187. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4188. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4189. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4190. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4191. return 0;
  4192. }
  4193. static void si_populate_smc_sp(struct radeon_device *rdev,
  4194. struct radeon_ps *radeon_state,
  4195. SISLANDS_SMC_SWSTATE *smc_state)
  4196. {
  4197. struct ni_ps *ps = ni_get_ps(radeon_state);
  4198. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4199. int i;
  4200. for (i = 0; i < ps->performance_level_count - 1; i++)
  4201. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4202. smc_state->levels[ps->performance_level_count - 1].bSP =
  4203. cpu_to_be32(pi->psp);
  4204. }
  4205. static int si_convert_power_level_to_smc(struct radeon_device *rdev,
  4206. struct rv7xx_pl *pl,
  4207. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4208. {
  4209. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4210. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4211. struct si_power_info *si_pi = si_get_pi(rdev);
  4212. int ret;
  4213. bool dll_state_on;
  4214. u16 std_vddc;
  4215. bool gmc_pg = false;
  4216. if (eg_pi->pcie_performance_request &&
  4217. (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
  4218. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4219. else
  4220. level->gen2PCIE = (u8)pl->pcie_gen;
  4221. ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  4222. if (ret)
  4223. return ret;
  4224. level->mcFlags = 0;
  4225. if (pi->mclk_stutter_mode_threshold &&
  4226. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4227. !eg_pi->uvd_enabled &&
  4228. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4229. (rdev->pm.dpm.new_active_crtc_count <= 2)) {
  4230. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4231. if (gmc_pg)
  4232. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4233. }
  4234. if (pi->mem_gddr5) {
  4235. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4236. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4237. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4238. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4239. level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
  4240. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4241. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4242. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4243. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4244. else
  4245. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4246. } else {
  4247. dll_state_on = false;
  4248. }
  4249. } else {
  4250. level->strobeMode = si_get_strobe_mode_settings(rdev,
  4251. pl->mclk);
  4252. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4253. }
  4254. ret = si_populate_mclk_value(rdev,
  4255. pl->sclk,
  4256. pl->mclk,
  4257. &level->mclk,
  4258. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4259. if (ret)
  4260. return ret;
  4261. ret = si_populate_voltage_value(rdev,
  4262. &eg_pi->vddc_voltage_table,
  4263. pl->vddc, &level->vddc);
  4264. if (ret)
  4265. return ret;
  4266. ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  4267. if (ret)
  4268. return ret;
  4269. ret = si_populate_std_voltage_value(rdev, std_vddc,
  4270. level->vddc.index, &level->std_vddc);
  4271. if (ret)
  4272. return ret;
  4273. if (eg_pi->vddci_control) {
  4274. ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  4275. pl->vddci, &level->vddci);
  4276. if (ret)
  4277. return ret;
  4278. }
  4279. if (si_pi->vddc_phase_shed_control) {
  4280. ret = si_populate_phase_shedding_value(rdev,
  4281. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4282. pl->vddc,
  4283. pl->sclk,
  4284. pl->mclk,
  4285. &level->vddc);
  4286. if (ret)
  4287. return ret;
  4288. }
  4289. level->MaxPoweredUpCU = si_pi->max_cu;
  4290. ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  4291. return ret;
  4292. }
  4293. static int si_populate_smc_t(struct radeon_device *rdev,
  4294. struct radeon_ps *radeon_state,
  4295. SISLANDS_SMC_SWSTATE *smc_state)
  4296. {
  4297. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4298. struct ni_ps *state = ni_get_ps(radeon_state);
  4299. u32 a_t;
  4300. u32 t_l, t_h;
  4301. u32 high_bsp;
  4302. int i, ret;
  4303. if (state->performance_level_count >= 9)
  4304. return -EINVAL;
  4305. if (state->performance_level_count < 2) {
  4306. a_t = CG_R(0xffff) | CG_L(0);
  4307. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4308. return 0;
  4309. }
  4310. smc_state->levels[0].aT = cpu_to_be32(0);
  4311. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4312. ret = r600_calculate_at(
  4313. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4314. 100 * R600_AH_DFLT,
  4315. state->performance_levels[i + 1].sclk,
  4316. state->performance_levels[i].sclk,
  4317. &t_l,
  4318. &t_h);
  4319. if (ret) {
  4320. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4321. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4322. }
  4323. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4324. a_t |= CG_R(t_l * pi->bsp / 20000);
  4325. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4326. high_bsp = (i == state->performance_level_count - 2) ?
  4327. pi->pbsp : pi->bsp;
  4328. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4329. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4330. }
  4331. return 0;
  4332. }
  4333. static int si_disable_ulv(struct radeon_device *rdev)
  4334. {
  4335. struct si_power_info *si_pi = si_get_pi(rdev);
  4336. struct si_ulv_param *ulv = &si_pi->ulv;
  4337. if (ulv->supported)
  4338. return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4339. 0 : -EINVAL;
  4340. return 0;
  4341. }
  4342. static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
  4343. struct radeon_ps *radeon_state)
  4344. {
  4345. const struct si_power_info *si_pi = si_get_pi(rdev);
  4346. const struct si_ulv_param *ulv = &si_pi->ulv;
  4347. const struct ni_ps *state = ni_get_ps(radeon_state);
  4348. int i;
  4349. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4350. return false;
  4351. /* XXX validate against display requirements! */
  4352. for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4353. if (rdev->clock.current_dispclk <=
  4354. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4355. if (ulv->pl.vddc <
  4356. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4357. return false;
  4358. }
  4359. }
  4360. if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
  4361. return false;
  4362. return true;
  4363. }
  4364. static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
  4365. struct radeon_ps *radeon_new_state)
  4366. {
  4367. const struct si_power_info *si_pi = si_get_pi(rdev);
  4368. const struct si_ulv_param *ulv = &si_pi->ulv;
  4369. if (ulv->supported) {
  4370. if (si_is_state_ulv_compatible(rdev, radeon_new_state))
  4371. return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4372. 0 : -EINVAL;
  4373. }
  4374. return 0;
  4375. }
  4376. static int si_convert_power_state_to_smc(struct radeon_device *rdev,
  4377. struct radeon_ps *radeon_state,
  4378. SISLANDS_SMC_SWSTATE *smc_state)
  4379. {
  4380. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4381. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  4382. struct si_power_info *si_pi = si_get_pi(rdev);
  4383. struct ni_ps *state = ni_get_ps(radeon_state);
  4384. int i, ret;
  4385. u32 threshold;
  4386. u32 sclk_in_sr = 1350; /* ??? */
  4387. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4388. return -EINVAL;
  4389. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4390. if (radeon_state->vclk && radeon_state->dclk) {
  4391. eg_pi->uvd_enabled = true;
  4392. if (eg_pi->smu_uvd_hs)
  4393. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4394. } else {
  4395. eg_pi->uvd_enabled = false;
  4396. }
  4397. if (state->dc_compatible)
  4398. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4399. smc_state->levelCount = 0;
  4400. for (i = 0; i < state->performance_level_count; i++) {
  4401. if (eg_pi->sclk_deep_sleep) {
  4402. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4403. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4404. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4405. else
  4406. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4407. }
  4408. }
  4409. ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  4410. &smc_state->levels[i]);
  4411. smc_state->levels[i].arbRefreshState =
  4412. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4413. if (ret)
  4414. return ret;
  4415. if (ni_pi->enable_power_containment)
  4416. smc_state->levels[i].displayWatermark =
  4417. (state->performance_levels[i].sclk < threshold) ?
  4418. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4419. else
  4420. smc_state->levels[i].displayWatermark = (i < 2) ?
  4421. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4422. if (eg_pi->dynamic_ac_timing)
  4423. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4424. else
  4425. smc_state->levels[i].ACIndex = 0;
  4426. smc_state->levelCount++;
  4427. }
  4428. si_write_smc_soft_register(rdev,
  4429. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4430. threshold / 512);
  4431. si_populate_smc_sp(rdev, radeon_state, smc_state);
  4432. ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
  4433. if (ret)
  4434. ni_pi->enable_power_containment = false;
  4435. ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  4436. if (ret)
  4437. ni_pi->enable_sq_ramping = false;
  4438. return si_populate_smc_t(rdev, radeon_state, smc_state);
  4439. }
  4440. static int si_upload_sw_state(struct radeon_device *rdev,
  4441. struct radeon_ps *radeon_new_state)
  4442. {
  4443. struct si_power_info *si_pi = si_get_pi(rdev);
  4444. struct ni_ps *new_state = ni_get_ps(radeon_new_state);
  4445. int ret;
  4446. u32 address = si_pi->state_table_start +
  4447. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  4448. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  4449. ((new_state->performance_level_count - 1) *
  4450. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  4451. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  4452. memset(smc_state, 0, state_size);
  4453. ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  4454. if (ret)
  4455. return ret;
  4456. ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
  4457. state_size, si_pi->sram_end);
  4458. return ret;
  4459. }
  4460. static int si_upload_ulv_state(struct radeon_device *rdev)
  4461. {
  4462. struct si_power_info *si_pi = si_get_pi(rdev);
  4463. struct si_ulv_param *ulv = &si_pi->ulv;
  4464. int ret = 0;
  4465. if (ulv->supported && ulv->pl.vddc) {
  4466. u32 address = si_pi->state_table_start +
  4467. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  4468. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  4469. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  4470. memset(smc_state, 0, state_size);
  4471. ret = si_populate_ulv_state(rdev, smc_state);
  4472. if (!ret)
  4473. ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
  4474. state_size, si_pi->sram_end);
  4475. }
  4476. return ret;
  4477. }
  4478. static int si_upload_smc_data(struct radeon_device *rdev)
  4479. {
  4480. struct radeon_crtc *radeon_crtc = NULL;
  4481. int i;
  4482. if (rdev->pm.dpm.new_active_crtc_count == 0)
  4483. return 0;
  4484. for (i = 0; i < rdev->num_crtc; i++) {
  4485. if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
  4486. radeon_crtc = rdev->mode_info.crtcs[i];
  4487. break;
  4488. }
  4489. }
  4490. if (radeon_crtc == NULL)
  4491. return 0;
  4492. if (radeon_crtc->line_time <= 0)
  4493. return 0;
  4494. if (si_write_smc_soft_register(rdev,
  4495. SI_SMC_SOFT_REGISTER_crtc_index,
  4496. radeon_crtc->crtc_id) != PPSMC_Result_OK)
  4497. return 0;
  4498. if (si_write_smc_soft_register(rdev,
  4499. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  4500. radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
  4501. return 0;
  4502. if (si_write_smc_soft_register(rdev,
  4503. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  4504. radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
  4505. return 0;
  4506. return 0;
  4507. }
  4508. static int si_set_mc_special_registers(struct radeon_device *rdev,
  4509. struct si_mc_reg_table *table)
  4510. {
  4511. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4512. u8 i, j, k;
  4513. u32 temp_reg;
  4514. for (i = 0, j = table->last; i < table->last; i++) {
  4515. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4516. return -EINVAL;
  4517. switch (table->mc_reg_address[i].s1 << 2) {
  4518. case MC_SEQ_MISC1:
  4519. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  4520. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  4521. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  4522. for (k = 0; k < table->num_entries; k++)
  4523. table->mc_reg_table_entry[k].mc_data[j] =
  4524. ((temp_reg & 0xffff0000)) |
  4525. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  4526. j++;
  4527. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4528. return -EINVAL;
  4529. temp_reg = RREG32(MC_PMG_CMD_MRS);
  4530. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  4531. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  4532. for (k = 0; k < table->num_entries; k++) {
  4533. table->mc_reg_table_entry[k].mc_data[j] =
  4534. (temp_reg & 0xffff0000) |
  4535. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  4536. if (!pi->mem_gddr5)
  4537. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  4538. }
  4539. j++;
  4540. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4541. return -EINVAL;
  4542. if (!pi->mem_gddr5) {
  4543. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  4544. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  4545. for (k = 0; k < table->num_entries; k++)
  4546. table->mc_reg_table_entry[k].mc_data[j] =
  4547. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  4548. j++;
  4549. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4550. return -EINVAL;
  4551. }
  4552. break;
  4553. case MC_SEQ_RESERVE_M:
  4554. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  4555. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  4556. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  4557. for(k = 0; k < table->num_entries; k++)
  4558. table->mc_reg_table_entry[k].mc_data[j] =
  4559. (temp_reg & 0xffff0000) |
  4560. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  4561. j++;
  4562. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4563. return -EINVAL;
  4564. break;
  4565. default:
  4566. break;
  4567. }
  4568. }
  4569. table->last = j;
  4570. return 0;
  4571. }
  4572. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  4573. {
  4574. bool result = true;
  4575. switch (in_reg) {
  4576. case MC_SEQ_RAS_TIMING >> 2:
  4577. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  4578. break;
  4579. case MC_SEQ_CAS_TIMING >> 2:
  4580. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  4581. break;
  4582. case MC_SEQ_MISC_TIMING >> 2:
  4583. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  4584. break;
  4585. case MC_SEQ_MISC_TIMING2 >> 2:
  4586. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  4587. break;
  4588. case MC_SEQ_RD_CTL_D0 >> 2:
  4589. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  4590. break;
  4591. case MC_SEQ_RD_CTL_D1 >> 2:
  4592. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  4593. break;
  4594. case MC_SEQ_WR_CTL_D0 >> 2:
  4595. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  4596. break;
  4597. case MC_SEQ_WR_CTL_D1 >> 2:
  4598. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  4599. break;
  4600. case MC_PMG_CMD_EMRS >> 2:
  4601. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  4602. break;
  4603. case MC_PMG_CMD_MRS >> 2:
  4604. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  4605. break;
  4606. case MC_PMG_CMD_MRS1 >> 2:
  4607. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  4608. break;
  4609. case MC_SEQ_PMG_TIMING >> 2:
  4610. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  4611. break;
  4612. case MC_PMG_CMD_MRS2 >> 2:
  4613. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  4614. break;
  4615. case MC_SEQ_WR_CTL_2 >> 2:
  4616. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  4617. break;
  4618. default:
  4619. result = false;
  4620. break;
  4621. }
  4622. return result;
  4623. }
  4624. static void si_set_valid_flag(struct si_mc_reg_table *table)
  4625. {
  4626. u8 i, j;
  4627. for (i = 0; i < table->last; i++) {
  4628. for (j = 1; j < table->num_entries; j++) {
  4629. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  4630. table->valid_flag |= 1 << i;
  4631. break;
  4632. }
  4633. }
  4634. }
  4635. }
  4636. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  4637. {
  4638. u32 i;
  4639. u16 address;
  4640. for (i = 0; i < table->last; i++)
  4641. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  4642. address : table->mc_reg_address[i].s1;
  4643. }
  4644. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  4645. struct si_mc_reg_table *si_table)
  4646. {
  4647. u8 i, j;
  4648. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4649. return -EINVAL;
  4650. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  4651. return -EINVAL;
  4652. for (i = 0; i < table->last; i++)
  4653. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  4654. si_table->last = table->last;
  4655. for (i = 0; i < table->num_entries; i++) {
  4656. si_table->mc_reg_table_entry[i].mclk_max =
  4657. table->mc_reg_table_entry[i].mclk_max;
  4658. for (j = 0; j < table->last; j++) {
  4659. si_table->mc_reg_table_entry[i].mc_data[j] =
  4660. table->mc_reg_table_entry[i].mc_data[j];
  4661. }
  4662. }
  4663. si_table->num_entries = table->num_entries;
  4664. return 0;
  4665. }
  4666. static int si_initialize_mc_reg_table(struct radeon_device *rdev)
  4667. {
  4668. struct si_power_info *si_pi = si_get_pi(rdev);
  4669. struct atom_mc_reg_table *table;
  4670. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  4671. u8 module_index = rv770_get_memory_module_index(rdev);
  4672. int ret;
  4673. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  4674. if (!table)
  4675. return -ENOMEM;
  4676. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  4677. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  4678. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  4679. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  4680. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  4681. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  4682. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  4683. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  4684. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  4685. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  4686. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  4687. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  4688. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  4689. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  4690. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  4691. if (ret)
  4692. goto init_mc_done;
  4693. ret = si_copy_vbios_mc_reg_table(table, si_table);
  4694. if (ret)
  4695. goto init_mc_done;
  4696. si_set_s0_mc_reg_index(si_table);
  4697. ret = si_set_mc_special_registers(rdev, si_table);
  4698. if (ret)
  4699. goto init_mc_done;
  4700. si_set_valid_flag(si_table);
  4701. init_mc_done:
  4702. kfree(table);
  4703. return ret;
  4704. }
  4705. static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
  4706. SMC_SIslands_MCRegisters *mc_reg_table)
  4707. {
  4708. struct si_power_info *si_pi = si_get_pi(rdev);
  4709. u32 i, j;
  4710. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  4711. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  4712. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  4713. break;
  4714. mc_reg_table->address[i].s0 =
  4715. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  4716. mc_reg_table->address[i].s1 =
  4717. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  4718. i++;
  4719. }
  4720. }
  4721. mc_reg_table->last = (u8)i;
  4722. }
  4723. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  4724. SMC_SIslands_MCRegisterSet *data,
  4725. u32 num_entries, u32 valid_flag)
  4726. {
  4727. u32 i, j;
  4728. for(i = 0, j = 0; j < num_entries; j++) {
  4729. if (valid_flag & (1 << j)) {
  4730. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4731. i++;
  4732. }
  4733. }
  4734. }
  4735. static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  4736. struct rv7xx_pl *pl,
  4737. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  4738. {
  4739. struct si_power_info *si_pi = si_get_pi(rdev);
  4740. u32 i = 0;
  4741. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  4742. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4743. break;
  4744. }
  4745. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  4746. --i;
  4747. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  4748. mc_reg_table_data, si_pi->mc_reg_table.last,
  4749. si_pi->mc_reg_table.valid_flag);
  4750. }
  4751. static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  4752. struct radeon_ps *radeon_state,
  4753. SMC_SIslands_MCRegisters *mc_reg_table)
  4754. {
  4755. struct ni_ps *state = ni_get_ps(radeon_state);
  4756. int i;
  4757. for (i = 0; i < state->performance_level_count; i++) {
  4758. si_convert_mc_reg_table_entry_to_smc(rdev,
  4759. &state->performance_levels[i],
  4760. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  4761. }
  4762. }
  4763. static int si_populate_mc_reg_table(struct radeon_device *rdev,
  4764. struct radeon_ps *radeon_boot_state)
  4765. {
  4766. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  4767. struct si_power_info *si_pi = si_get_pi(rdev);
  4768. struct si_ulv_param *ulv = &si_pi->ulv;
  4769. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  4770. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  4771. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  4772. si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
  4773. si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  4774. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  4775. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  4776. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  4777. si_pi->mc_reg_table.last,
  4778. si_pi->mc_reg_table.valid_flag);
  4779. if (ulv->supported && ulv->pl.vddc != 0)
  4780. si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
  4781. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  4782. else
  4783. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  4784. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  4785. si_pi->mc_reg_table.last,
  4786. si_pi->mc_reg_table.valid_flag);
  4787. si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
  4788. return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
  4789. (u8 *)smc_mc_reg_table,
  4790. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  4791. }
  4792. static int si_upload_mc_reg_table(struct radeon_device *rdev,
  4793. struct radeon_ps *radeon_new_state)
  4794. {
  4795. struct ni_ps *new_state = ni_get_ps(radeon_new_state);
  4796. struct si_power_info *si_pi = si_get_pi(rdev);
  4797. u32 address = si_pi->mc_reg_table_start +
  4798. offsetof(SMC_SIslands_MCRegisters,
  4799. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  4800. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  4801. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  4802. si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
  4803. return si_copy_bytes_to_smc(rdev, address,
  4804. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  4805. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  4806. si_pi->sram_end);
  4807. }
  4808. static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
  4809. {
  4810. if (enable)
  4811. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  4812. else
  4813. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  4814. }
  4815. static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
  4816. struct radeon_ps *radeon_state)
  4817. {
  4818. struct ni_ps *state = ni_get_ps(radeon_state);
  4819. int i;
  4820. u16 pcie_speed, max_speed = 0;
  4821. for (i = 0; i < state->performance_level_count; i++) {
  4822. pcie_speed = state->performance_levels[i].pcie_gen;
  4823. if (max_speed < pcie_speed)
  4824. max_speed = pcie_speed;
  4825. }
  4826. return max_speed;
  4827. }
  4828. static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
  4829. {
  4830. u32 speed_cntl;
  4831. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  4832. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  4833. return (u16)speed_cntl;
  4834. }
  4835. static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  4836. struct radeon_ps *radeon_new_state,
  4837. struct radeon_ps *radeon_current_state)
  4838. {
  4839. struct si_power_info *si_pi = si_get_pi(rdev);
  4840. enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
  4841. enum radeon_pcie_gen current_link_speed;
  4842. if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  4843. current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
  4844. else
  4845. current_link_speed = si_pi->force_pcie_gen;
  4846. si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4847. si_pi->pspp_notify_required = false;
  4848. if (target_link_speed > current_link_speed) {
  4849. switch (target_link_speed) {
  4850. #if defined(CONFIG_ACPI)
  4851. case RADEON_PCIE_GEN3:
  4852. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4853. break;
  4854. si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
  4855. if (current_link_speed == RADEON_PCIE_GEN2)
  4856. break;
  4857. case RADEON_PCIE_GEN2:
  4858. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4859. break;
  4860. #endif
  4861. default:
  4862. si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
  4863. break;
  4864. }
  4865. } else {
  4866. if (target_link_speed < current_link_speed)
  4867. si_pi->pspp_notify_required = true;
  4868. }
  4869. }
  4870. static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  4871. struct radeon_ps *radeon_new_state,
  4872. struct radeon_ps *radeon_current_state)
  4873. {
  4874. struct si_power_info *si_pi = si_get_pi(rdev);
  4875. enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
  4876. u8 request;
  4877. if (si_pi->pspp_notify_required) {
  4878. if (target_link_speed == RADEON_PCIE_GEN3)
  4879. request = PCIE_PERF_REQ_PECI_GEN3;
  4880. else if (target_link_speed == RADEON_PCIE_GEN2)
  4881. request = PCIE_PERF_REQ_PECI_GEN2;
  4882. else
  4883. request = PCIE_PERF_REQ_PECI_GEN1;
  4884. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4885. (si_get_current_pcie_speed(rdev) > 0))
  4886. return;
  4887. #if defined(CONFIG_ACPI)
  4888. radeon_acpi_pcie_performance_request(rdev, request, false);
  4889. #endif
  4890. }
  4891. }
  4892. #if 0
  4893. static int si_ds_request(struct radeon_device *rdev,
  4894. bool ds_status_on, u32 count_write)
  4895. {
  4896. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4897. if (eg_pi->sclk_deep_sleep) {
  4898. if (ds_status_on)
  4899. return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  4900. PPSMC_Result_OK) ?
  4901. 0 : -EINVAL;
  4902. else
  4903. return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  4904. PPSMC_Result_OK) ? 0 : -EINVAL;
  4905. }
  4906. return 0;
  4907. }
  4908. #endif
  4909. static void si_set_max_cu_value(struct radeon_device *rdev)
  4910. {
  4911. struct si_power_info *si_pi = si_get_pi(rdev);
  4912. if (rdev->family == CHIP_VERDE) {
  4913. switch (rdev->pdev->device) {
  4914. case 0x6820:
  4915. case 0x6825:
  4916. case 0x6821:
  4917. case 0x6823:
  4918. case 0x6827:
  4919. si_pi->max_cu = 10;
  4920. break;
  4921. case 0x682D:
  4922. case 0x6824:
  4923. case 0x682F:
  4924. case 0x6826:
  4925. si_pi->max_cu = 8;
  4926. break;
  4927. case 0x6828:
  4928. case 0x6830:
  4929. case 0x6831:
  4930. case 0x6838:
  4931. case 0x6839:
  4932. case 0x683D:
  4933. si_pi->max_cu = 10;
  4934. break;
  4935. case 0x683B:
  4936. case 0x683F:
  4937. case 0x6829:
  4938. si_pi->max_cu = 8;
  4939. break;
  4940. default:
  4941. si_pi->max_cu = 0;
  4942. break;
  4943. }
  4944. } else {
  4945. si_pi->max_cu = 0;
  4946. }
  4947. }
  4948. static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  4949. struct radeon_clock_voltage_dependency_table *table)
  4950. {
  4951. u32 i;
  4952. int j;
  4953. u16 leakage_voltage;
  4954. if (table) {
  4955. for (i = 0; i < table->count; i++) {
  4956. switch (si_get_leakage_voltage_from_leakage_index(rdev,
  4957. table->entries[i].v,
  4958. &leakage_voltage)) {
  4959. case 0:
  4960. table->entries[i].v = leakage_voltage;
  4961. break;
  4962. case -EAGAIN:
  4963. return -EINVAL;
  4964. case -EINVAL:
  4965. default:
  4966. break;
  4967. }
  4968. }
  4969. for (j = (table->count - 2); j >= 0; j--) {
  4970. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  4971. table->entries[j].v : table->entries[j + 1].v;
  4972. }
  4973. }
  4974. return 0;
  4975. }
  4976. static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  4977. {
  4978. int ret = 0;
  4979. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  4980. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4981. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  4982. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4983. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  4984. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4985. return ret;
  4986. }
  4987. static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
  4988. struct radeon_ps *radeon_new_state,
  4989. struct radeon_ps *radeon_current_state)
  4990. {
  4991. u32 lane_width;
  4992. u32 new_lane_width =
  4993. (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  4994. u32 current_lane_width =
  4995. (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  4996. if (new_lane_width != current_lane_width) {
  4997. radeon_set_pcie_lanes(rdev, new_lane_width);
  4998. lane_width = radeon_get_pcie_lanes(rdev);
  4999. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5000. }
  5001. }
  5002. void si_dpm_setup_asic(struct radeon_device *rdev)
  5003. {
  5004. rv770_get_memory_type(rdev);
  5005. si_read_clock_registers(rdev);
  5006. si_enable_acpi_power_management(rdev);
  5007. }
  5008. static int si_set_thermal_temperature_range(struct radeon_device *rdev,
  5009. int min_temp, int max_temp)
  5010. {
  5011. int low_temp = 0 * 1000;
  5012. int high_temp = 255 * 1000;
  5013. if (low_temp < min_temp)
  5014. low_temp = min_temp;
  5015. if (high_temp > max_temp)
  5016. high_temp = max_temp;
  5017. if (high_temp < low_temp) {
  5018. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5019. return -EINVAL;
  5020. }
  5021. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5022. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5023. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5024. rdev->pm.dpm.thermal.min_temp = low_temp;
  5025. rdev->pm.dpm.thermal.max_temp = high_temp;
  5026. return 0;
  5027. }
  5028. int si_dpm_enable(struct radeon_device *rdev)
  5029. {
  5030. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5031. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5032. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  5033. int ret;
  5034. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5035. RADEON_CG_BLOCK_MC |
  5036. RADEON_CG_BLOCK_SDMA |
  5037. RADEON_CG_BLOCK_BIF |
  5038. RADEON_CG_BLOCK_UVD |
  5039. RADEON_CG_BLOCK_HDP), false);
  5040. if (si_is_smc_running(rdev))
  5041. return -EINVAL;
  5042. if (pi->voltage_control)
  5043. si_enable_voltage_control(rdev, true);
  5044. if (pi->mvdd_control)
  5045. si_get_mvdd_configuration(rdev);
  5046. if (pi->voltage_control) {
  5047. ret = si_construct_voltage_tables(rdev);
  5048. if (ret) {
  5049. DRM_ERROR("si_construct_voltage_tables failed\n");
  5050. return ret;
  5051. }
  5052. }
  5053. if (eg_pi->dynamic_ac_timing) {
  5054. ret = si_initialize_mc_reg_table(rdev);
  5055. if (ret)
  5056. eg_pi->dynamic_ac_timing = false;
  5057. }
  5058. if (pi->dynamic_ss)
  5059. si_enable_spread_spectrum(rdev, true);
  5060. if (pi->thermal_protection)
  5061. si_enable_thermal_protection(rdev, true);
  5062. si_setup_bsp(rdev);
  5063. si_program_git(rdev);
  5064. si_program_tp(rdev);
  5065. si_program_tpp(rdev);
  5066. si_program_sstp(rdev);
  5067. si_enable_display_gap(rdev);
  5068. si_program_vc(rdev);
  5069. ret = si_upload_firmware(rdev);
  5070. if (ret) {
  5071. DRM_ERROR("si_upload_firmware failed\n");
  5072. return ret;
  5073. }
  5074. ret = si_process_firmware_header(rdev);
  5075. if (ret) {
  5076. DRM_ERROR("si_process_firmware_header failed\n");
  5077. return ret;
  5078. }
  5079. ret = si_initial_switch_from_arb_f0_to_f1(rdev);
  5080. if (ret) {
  5081. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5082. return ret;
  5083. }
  5084. ret = si_init_smc_table(rdev);
  5085. if (ret) {
  5086. DRM_ERROR("si_init_smc_table failed\n");
  5087. return ret;
  5088. }
  5089. ret = si_init_smc_spll_table(rdev);
  5090. if (ret) {
  5091. DRM_ERROR("si_init_smc_spll_table failed\n");
  5092. return ret;
  5093. }
  5094. ret = si_init_arb_table_index(rdev);
  5095. if (ret) {
  5096. DRM_ERROR("si_init_arb_table_index failed\n");
  5097. return ret;
  5098. }
  5099. if (eg_pi->dynamic_ac_timing) {
  5100. ret = si_populate_mc_reg_table(rdev, boot_ps);
  5101. if (ret) {
  5102. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5103. return ret;
  5104. }
  5105. }
  5106. ret = si_initialize_smc_cac_tables(rdev);
  5107. if (ret) {
  5108. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5109. return ret;
  5110. }
  5111. ret = si_initialize_hardware_cac_manager(rdev);
  5112. if (ret) {
  5113. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5114. return ret;
  5115. }
  5116. ret = si_initialize_smc_dte_tables(rdev);
  5117. if (ret) {
  5118. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5119. return ret;
  5120. }
  5121. ret = si_populate_smc_tdp_limits(rdev, boot_ps);
  5122. if (ret) {
  5123. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5124. return ret;
  5125. }
  5126. ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
  5127. if (ret) {
  5128. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5129. return ret;
  5130. }
  5131. si_program_response_times(rdev);
  5132. si_program_ds_registers(rdev);
  5133. si_dpm_start_smc(rdev);
  5134. ret = si_notify_smc_display_change(rdev, false);
  5135. if (ret) {
  5136. DRM_ERROR("si_notify_smc_display_change failed\n");
  5137. return ret;
  5138. }
  5139. si_enable_sclk_control(rdev, true);
  5140. si_start_dpm(rdev);
  5141. if (rdev->irq.installed &&
  5142. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  5143. PPSMC_Result result;
  5144. ret = si_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5145. if (ret)
  5146. return ret;
  5147. rdev->irq.dpm_thermal = true;
  5148. radeon_irq_set(rdev);
  5149. result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  5150. if (result != PPSMC_Result_OK)
  5151. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5152. }
  5153. si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5154. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5155. RADEON_CG_BLOCK_MC |
  5156. RADEON_CG_BLOCK_SDMA |
  5157. RADEON_CG_BLOCK_BIF |
  5158. RADEON_CG_BLOCK_UVD |
  5159. RADEON_CG_BLOCK_HDP), true);
  5160. ni_update_current_ps(rdev, boot_ps);
  5161. return 0;
  5162. }
  5163. void si_dpm_disable(struct radeon_device *rdev)
  5164. {
  5165. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5166. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  5167. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5168. RADEON_CG_BLOCK_MC |
  5169. RADEON_CG_BLOCK_SDMA |
  5170. RADEON_CG_BLOCK_BIF |
  5171. RADEON_CG_BLOCK_UVD |
  5172. RADEON_CG_BLOCK_HDP), false);
  5173. if (!si_is_smc_running(rdev))
  5174. return;
  5175. si_disable_ulv(rdev);
  5176. si_clear_vc(rdev);
  5177. if (pi->thermal_protection)
  5178. si_enable_thermal_protection(rdev, false);
  5179. si_enable_power_containment(rdev, boot_ps, false);
  5180. si_enable_smc_cac(rdev, boot_ps, false);
  5181. si_enable_spread_spectrum(rdev, false);
  5182. si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  5183. si_stop_dpm(rdev);
  5184. si_reset_to_default(rdev);
  5185. si_dpm_stop_smc(rdev);
  5186. si_force_switch_to_arb_f0(rdev);
  5187. ni_update_current_ps(rdev, boot_ps);
  5188. }
  5189. int si_dpm_pre_set_power_state(struct radeon_device *rdev)
  5190. {
  5191. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5192. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  5193. struct radeon_ps *new_ps = &requested_ps;
  5194. ni_update_requested_ps(rdev, new_ps);
  5195. si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  5196. return 0;
  5197. }
  5198. static int si_power_control_set_level(struct radeon_device *rdev)
  5199. {
  5200. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  5201. int ret;
  5202. ret = si_restrict_performance_levels_before_switch(rdev);
  5203. if (ret)
  5204. return ret;
  5205. ret = si_halt_smc(rdev);
  5206. if (ret)
  5207. return ret;
  5208. ret = si_populate_smc_tdp_limits(rdev, new_ps);
  5209. if (ret)
  5210. return ret;
  5211. ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
  5212. if (ret)
  5213. return ret;
  5214. ret = si_resume_smc(rdev);
  5215. if (ret)
  5216. return ret;
  5217. ret = si_set_sw_state(rdev);
  5218. if (ret)
  5219. return ret;
  5220. return 0;
  5221. }
  5222. int si_dpm_set_power_state(struct radeon_device *rdev)
  5223. {
  5224. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5225. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  5226. struct radeon_ps *old_ps = &eg_pi->current_rps;
  5227. int ret;
  5228. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5229. RADEON_CG_BLOCK_MC |
  5230. RADEON_CG_BLOCK_SDMA |
  5231. RADEON_CG_BLOCK_BIF |
  5232. RADEON_CG_BLOCK_UVD |
  5233. RADEON_CG_BLOCK_HDP), false);
  5234. ret = si_disable_ulv(rdev);
  5235. if (ret) {
  5236. DRM_ERROR("si_disable_ulv failed\n");
  5237. return ret;
  5238. }
  5239. ret = si_restrict_performance_levels_before_switch(rdev);
  5240. if (ret) {
  5241. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  5242. return ret;
  5243. }
  5244. if (eg_pi->pcie_performance_request)
  5245. si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  5246. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  5247. ret = si_enable_power_containment(rdev, new_ps, false);
  5248. if (ret) {
  5249. DRM_ERROR("si_enable_power_containment failed\n");
  5250. return ret;
  5251. }
  5252. ret = si_enable_smc_cac(rdev, new_ps, false);
  5253. if (ret) {
  5254. DRM_ERROR("si_enable_smc_cac failed\n");
  5255. return ret;
  5256. }
  5257. ret = si_halt_smc(rdev);
  5258. if (ret) {
  5259. DRM_ERROR("si_halt_smc failed\n");
  5260. return ret;
  5261. }
  5262. ret = si_upload_sw_state(rdev, new_ps);
  5263. if (ret) {
  5264. DRM_ERROR("si_upload_sw_state failed\n");
  5265. return ret;
  5266. }
  5267. ret = si_upload_smc_data(rdev);
  5268. if (ret) {
  5269. DRM_ERROR("si_upload_smc_data failed\n");
  5270. return ret;
  5271. }
  5272. ret = si_upload_ulv_state(rdev);
  5273. if (ret) {
  5274. DRM_ERROR("si_upload_ulv_state failed\n");
  5275. return ret;
  5276. }
  5277. if (eg_pi->dynamic_ac_timing) {
  5278. ret = si_upload_mc_reg_table(rdev, new_ps);
  5279. if (ret) {
  5280. DRM_ERROR("si_upload_mc_reg_table failed\n");
  5281. return ret;
  5282. }
  5283. }
  5284. ret = si_program_memory_timing_parameters(rdev, new_ps);
  5285. if (ret) {
  5286. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  5287. return ret;
  5288. }
  5289. si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
  5290. ret = si_resume_smc(rdev);
  5291. if (ret) {
  5292. DRM_ERROR("si_resume_smc failed\n");
  5293. return ret;
  5294. }
  5295. ret = si_set_sw_state(rdev);
  5296. if (ret) {
  5297. DRM_ERROR("si_set_sw_state failed\n");
  5298. return ret;
  5299. }
  5300. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  5301. if (eg_pi->pcie_performance_request)
  5302. si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  5303. ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
  5304. if (ret) {
  5305. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  5306. return ret;
  5307. }
  5308. ret = si_enable_smc_cac(rdev, new_ps, true);
  5309. if (ret) {
  5310. DRM_ERROR("si_enable_smc_cac failed\n");
  5311. return ret;
  5312. }
  5313. ret = si_enable_power_containment(rdev, new_ps, true);
  5314. if (ret) {
  5315. DRM_ERROR("si_enable_power_containment failed\n");
  5316. return ret;
  5317. }
  5318. ret = si_power_control_set_level(rdev);
  5319. if (ret) {
  5320. DRM_ERROR("si_power_control_set_level failed\n");
  5321. return ret;
  5322. }
  5323. si_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  5324. RADEON_CG_BLOCK_MC |
  5325. RADEON_CG_BLOCK_SDMA |
  5326. RADEON_CG_BLOCK_BIF |
  5327. RADEON_CG_BLOCK_UVD |
  5328. RADEON_CG_BLOCK_HDP), true);
  5329. return 0;
  5330. }
  5331. void si_dpm_post_set_power_state(struct radeon_device *rdev)
  5332. {
  5333. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5334. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  5335. ni_update_current_ps(rdev, new_ps);
  5336. }
  5337. void si_dpm_reset_asic(struct radeon_device *rdev)
  5338. {
  5339. si_restrict_performance_levels_before_switch(rdev);
  5340. si_disable_ulv(rdev);
  5341. si_set_boot_state(rdev);
  5342. }
  5343. void si_dpm_display_configuration_changed(struct radeon_device *rdev)
  5344. {
  5345. si_program_display_gap(rdev);
  5346. }
  5347. union power_info {
  5348. struct _ATOM_POWERPLAY_INFO info;
  5349. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  5350. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  5351. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  5352. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  5353. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  5354. };
  5355. union pplib_clock_info {
  5356. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  5357. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  5358. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  5359. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  5360. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  5361. };
  5362. union pplib_power_state {
  5363. struct _ATOM_PPLIB_STATE v1;
  5364. struct _ATOM_PPLIB_STATE_V2 v2;
  5365. };
  5366. static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
  5367. struct radeon_ps *rps,
  5368. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  5369. u8 table_rev)
  5370. {
  5371. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  5372. rps->class = le16_to_cpu(non_clock_info->usClassification);
  5373. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  5374. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  5375. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  5376. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  5377. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  5378. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  5379. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  5380. } else {
  5381. rps->vclk = 0;
  5382. rps->dclk = 0;
  5383. }
  5384. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  5385. rdev->pm.dpm.boot_ps = rps;
  5386. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  5387. rdev->pm.dpm.uvd_ps = rps;
  5388. }
  5389. static void si_parse_pplib_clock_info(struct radeon_device *rdev,
  5390. struct radeon_ps *rps, int index,
  5391. union pplib_clock_info *clock_info)
  5392. {
  5393. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5394. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5395. struct si_power_info *si_pi = si_get_pi(rdev);
  5396. struct ni_ps *ps = ni_get_ps(rps);
  5397. u16 leakage_voltage;
  5398. struct rv7xx_pl *pl = &ps->performance_levels[index];
  5399. int ret;
  5400. ps->performance_level_count = index + 1;
  5401. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  5402. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  5403. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  5404. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  5405. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  5406. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  5407. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  5408. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  5409. si_pi->sys_pcie_mask,
  5410. si_pi->boot_pcie_gen,
  5411. clock_info->si.ucPCIEGen);
  5412. /* patch up vddc if necessary */
  5413. ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
  5414. &leakage_voltage);
  5415. if (ret == 0)
  5416. pl->vddc = leakage_voltage;
  5417. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  5418. pi->acpi_vddc = pl->vddc;
  5419. eg_pi->acpi_vddci = pl->vddci;
  5420. si_pi->acpi_pcie_gen = pl->pcie_gen;
  5421. }
  5422. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  5423. index == 0) {
  5424. /* XXX disable for A0 tahiti */
  5425. si_pi->ulv.supported = true;
  5426. si_pi->ulv.pl = *pl;
  5427. si_pi->ulv.one_pcie_lane_in_ulv = false;
  5428. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  5429. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  5430. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  5431. }
  5432. if (pi->min_vddc_in_table > pl->vddc)
  5433. pi->min_vddc_in_table = pl->vddc;
  5434. if (pi->max_vddc_in_table < pl->vddc)
  5435. pi->max_vddc_in_table = pl->vddc;
  5436. /* patch up boot state */
  5437. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  5438. u16 vddc, vddci, mvdd;
  5439. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  5440. pl->mclk = rdev->clock.default_mclk;
  5441. pl->sclk = rdev->clock.default_sclk;
  5442. pl->vddc = vddc;
  5443. pl->vddci = vddci;
  5444. si_pi->mvdd_bootup_value = mvdd;
  5445. }
  5446. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  5447. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  5448. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  5449. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  5450. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  5451. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  5452. }
  5453. }
  5454. static int si_parse_power_table(struct radeon_device *rdev)
  5455. {
  5456. struct radeon_mode_info *mode_info = &rdev->mode_info;
  5457. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  5458. union pplib_power_state *power_state;
  5459. int i, j, k, non_clock_array_index, clock_array_index;
  5460. union pplib_clock_info *clock_info;
  5461. struct _StateArray *state_array;
  5462. struct _ClockInfoArray *clock_info_array;
  5463. struct _NonClockInfoArray *non_clock_info_array;
  5464. union power_info *power_info;
  5465. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  5466. u16 data_offset;
  5467. u8 frev, crev;
  5468. u8 *power_state_offset;
  5469. struct ni_ps *ps;
  5470. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  5471. &frev, &crev, &data_offset))
  5472. return -EINVAL;
  5473. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  5474. state_array = (struct _StateArray *)
  5475. (mode_info->atom_context->bios + data_offset +
  5476. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  5477. clock_info_array = (struct _ClockInfoArray *)
  5478. (mode_info->atom_context->bios + data_offset +
  5479. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  5480. non_clock_info_array = (struct _NonClockInfoArray *)
  5481. (mode_info->atom_context->bios + data_offset +
  5482. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  5483. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  5484. state_array->ucNumEntries, GFP_KERNEL);
  5485. if (!rdev->pm.dpm.ps)
  5486. return -ENOMEM;
  5487. power_state_offset = (u8 *)state_array->states;
  5488. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  5489. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  5490. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  5491. for (i = 0; i < state_array->ucNumEntries; i++) {
  5492. u8 *idx;
  5493. power_state = (union pplib_power_state *)power_state_offset;
  5494. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  5495. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  5496. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  5497. if (!rdev->pm.power_state[i].clock_info)
  5498. return -EINVAL;
  5499. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  5500. if (ps == NULL) {
  5501. kfree(rdev->pm.dpm.ps);
  5502. return -ENOMEM;
  5503. }
  5504. rdev->pm.dpm.ps[i].ps_priv = ps;
  5505. si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  5506. non_clock_info,
  5507. non_clock_info_array->ucEntrySize);
  5508. k = 0;
  5509. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  5510. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  5511. clock_array_index = idx[j];
  5512. if (clock_array_index >= clock_info_array->ucNumEntries)
  5513. continue;
  5514. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  5515. break;
  5516. clock_info = (union pplib_clock_info *)
  5517. ((u8 *)&clock_info_array->clockInfo[0] +
  5518. (clock_array_index * clock_info_array->ucEntrySize));
  5519. si_parse_pplib_clock_info(rdev,
  5520. &rdev->pm.dpm.ps[i], k,
  5521. clock_info);
  5522. k++;
  5523. }
  5524. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  5525. }
  5526. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  5527. return 0;
  5528. }
  5529. int si_dpm_init(struct radeon_device *rdev)
  5530. {
  5531. struct rv7xx_power_info *pi;
  5532. struct evergreen_power_info *eg_pi;
  5533. struct ni_power_info *ni_pi;
  5534. struct si_power_info *si_pi;
  5535. struct atom_clock_dividers dividers;
  5536. int ret;
  5537. u32 mask;
  5538. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  5539. if (si_pi == NULL)
  5540. return -ENOMEM;
  5541. rdev->pm.dpm.priv = si_pi;
  5542. ni_pi = &si_pi->ni;
  5543. eg_pi = &ni_pi->eg;
  5544. pi = &eg_pi->rv7xx;
  5545. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  5546. if (ret)
  5547. si_pi->sys_pcie_mask = 0;
  5548. else
  5549. si_pi->sys_pcie_mask = mask;
  5550. si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  5551. si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
  5552. si_set_max_cu_value(rdev);
  5553. rv770_get_max_vddc(rdev);
  5554. si_get_leakage_vddc(rdev);
  5555. si_patch_dependency_tables_based_on_leakage(rdev);
  5556. pi->acpi_vddc = 0;
  5557. eg_pi->acpi_vddci = 0;
  5558. pi->min_vddc_in_table = 0;
  5559. pi->max_vddc_in_table = 0;
  5560. ret = si_parse_power_table(rdev);
  5561. if (ret)
  5562. return ret;
  5563. ret = r600_parse_extended_power_table(rdev);
  5564. if (ret)
  5565. return ret;
  5566. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  5567. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  5568. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  5569. r600_free_extended_power_table(rdev);
  5570. return -ENOMEM;
  5571. }
  5572. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  5573. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  5574. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  5575. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  5576. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  5577. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  5578. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  5579. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  5580. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  5581. if (rdev->pm.dpm.voltage_response_time == 0)
  5582. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  5583. if (rdev->pm.dpm.backbias_response_time == 0)
  5584. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  5585. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  5586. 0, false, &dividers);
  5587. if (ret)
  5588. pi->ref_div = dividers.ref_div + 1;
  5589. else
  5590. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  5591. eg_pi->smu_uvd_hs = false;
  5592. pi->mclk_strobe_mode_threshold = 40000;
  5593. if (si_is_special_1gb_platform(rdev))
  5594. pi->mclk_stutter_mode_threshold = 0;
  5595. else
  5596. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  5597. pi->mclk_edc_enable_threshold = 40000;
  5598. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  5599. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  5600. pi->voltage_control =
  5601. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, VOLTAGE_OBJ_GPIO_LUT);
  5602. pi->mvdd_control =
  5603. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, VOLTAGE_OBJ_GPIO_LUT);
  5604. eg_pi->vddci_control =
  5605. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, VOLTAGE_OBJ_GPIO_LUT);
  5606. si_pi->vddc_phase_shed_control =
  5607. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, VOLTAGE_OBJ_PHASE_LUT);
  5608. rv770_get_engine_memory_ss(rdev);
  5609. pi->asi = RV770_ASI_DFLT;
  5610. pi->pasi = CYPRESS_HASI_DFLT;
  5611. pi->vrc = SISLANDS_VRC_DFLT;
  5612. pi->gfx_clock_gating = true;
  5613. eg_pi->sclk_deep_sleep = true;
  5614. si_pi->sclk_deep_sleep_above_low = false;
  5615. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5616. pi->thermal_protection = true;
  5617. else
  5618. pi->thermal_protection = false;
  5619. eg_pi->dynamic_ac_timing = true;
  5620. eg_pi->light_sleep = true;
  5621. #if defined(CONFIG_ACPI)
  5622. eg_pi->pcie_performance_request =
  5623. radeon_acpi_is_pcie_performance_request_supported(rdev);
  5624. #else
  5625. eg_pi->pcie_performance_request = false;
  5626. #endif
  5627. si_pi->sram_end = SMC_RAM_END;
  5628. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  5629. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  5630. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  5631. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  5632. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  5633. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  5634. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  5635. si_initialize_powertune_defaults(rdev);
  5636. /* make sure dc limits are valid */
  5637. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5638. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5639. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5640. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5641. return 0;
  5642. }
  5643. void si_dpm_fini(struct radeon_device *rdev)
  5644. {
  5645. int i;
  5646. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  5647. kfree(rdev->pm.dpm.ps[i].ps_priv);
  5648. }
  5649. kfree(rdev->pm.dpm.ps);
  5650. kfree(rdev->pm.dpm.priv);
  5651. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  5652. r600_free_extended_power_table(rdev);
  5653. }
  5654. void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  5655. struct seq_file *m)
  5656. {
  5657. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  5658. struct ni_ps *ps = ni_get_ps(rps);
  5659. struct rv7xx_pl *pl;
  5660. u32 current_index =
  5661. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  5662. CURRENT_STATE_INDEX_SHIFT;
  5663. if (current_index >= ps->performance_level_count) {
  5664. seq_printf(m, "invalid dpm profile %d\n", current_index);
  5665. } else {
  5666. pl = &ps->performance_levels[current_index];
  5667. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5668. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  5669. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  5670. }
  5671. }