si_dma.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_trace.h"
  28. #include "sid.h"
  29. u32 si_gpu_check_soft_reset(struct radeon_device *rdev);
  30. /**
  31. * si_dma_is_lockup - Check if the DMA engine is locked up
  32. *
  33. * @rdev: radeon_device pointer
  34. * @ring: radeon_ring structure holding ring information
  35. *
  36. * Check if the async DMA engine is locked up.
  37. * Returns true if the engine appears to be locked up, false if not.
  38. */
  39. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  40. {
  41. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  42. u32 mask;
  43. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  44. mask = RADEON_RESET_DMA;
  45. else
  46. mask = RADEON_RESET_DMA1;
  47. if (!(reset_mask & mask)) {
  48. radeon_ring_lockup_update(ring);
  49. return false;
  50. }
  51. /* force ring activities */
  52. radeon_ring_force_activity(rdev, ring);
  53. return radeon_ring_test_lockup(rdev, ring);
  54. }
  55. /**
  56. * si_dma_vm_set_page - update the page tables using the DMA
  57. *
  58. * @rdev: radeon_device pointer
  59. * @ib: indirect buffer to fill with commands
  60. * @pe: addr of the page entry
  61. * @addr: dst addr to write into pe
  62. * @count: number of page entries to update
  63. * @incr: increase next addr by incr bytes
  64. * @flags: access flags
  65. *
  66. * Update the page tables using the DMA (SI).
  67. */
  68. void si_dma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags)
  73. {
  74. uint64_t value;
  75. unsigned ndw;
  76. trace_radeon_vm_set_page(pe, addr, count, incr, flags);
  77. if (flags & R600_PTE_SYSTEM) {
  78. while (count) {
  79. ndw = count * 2;
  80. if (ndw > 0xFFFFE)
  81. ndw = 0xFFFFE;
  82. /* for non-physically contiguous pages (system) */
  83. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  84. ib->ptr[ib->length_dw++] = pe;
  85. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  86. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  87. value = radeon_vm_map_gart(rdev, addr);
  88. value &= 0xFFFFFFFFFFFFF000ULL;
  89. addr += incr;
  90. value |= flags;
  91. ib->ptr[ib->length_dw++] = value;
  92. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  93. }
  94. }
  95. } else {
  96. while (count) {
  97. ndw = count * 2;
  98. if (ndw > 0xFFFFE)
  99. ndw = 0xFFFFE;
  100. if (flags & R600_PTE_VALID)
  101. value = addr;
  102. else
  103. value = 0;
  104. /* for physically contiguous pages (vram) */
  105. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  106. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  107. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  108. ib->ptr[ib->length_dw++] = flags; /* mask */
  109. ib->ptr[ib->length_dw++] = 0;
  110. ib->ptr[ib->length_dw++] = value; /* value */
  111. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  112. ib->ptr[ib->length_dw++] = incr; /* increment size */
  113. ib->ptr[ib->length_dw++] = 0;
  114. pe += ndw * 4;
  115. addr += (ndw / 2) * incr;
  116. count -= ndw / 2;
  117. }
  118. }
  119. while (ib->length_dw & 0x7)
  120. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  121. }
  122. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  123. {
  124. struct radeon_ring *ring = &rdev->ring[ridx];
  125. if (vm == NULL)
  126. return;
  127. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  128. if (vm->id < 8) {
  129. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  130. } else {
  131. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  132. }
  133. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  134. /* flush hdp cache */
  135. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  136. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  137. radeon_ring_write(ring, 1);
  138. /* bits 0-7 are the VM contexts0-7 */
  139. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  140. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  141. radeon_ring_write(ring, 1 << vm->id);
  142. }
  143. /**
  144. * si_copy_dma - copy pages using the DMA engine
  145. *
  146. * @rdev: radeon_device pointer
  147. * @src_offset: src GPU address
  148. * @dst_offset: dst GPU address
  149. * @num_gpu_pages: number of GPU pages to xfer
  150. * @fence: radeon fence object
  151. *
  152. * Copy GPU paging using the DMA engine (SI).
  153. * Used by the radeon ttm implementation to move pages if
  154. * registered as the asic copy callback.
  155. */
  156. int si_copy_dma(struct radeon_device *rdev,
  157. uint64_t src_offset, uint64_t dst_offset,
  158. unsigned num_gpu_pages,
  159. struct radeon_fence **fence)
  160. {
  161. struct radeon_semaphore *sem = NULL;
  162. int ring_index = rdev->asic->copy.dma_ring_index;
  163. struct radeon_ring *ring = &rdev->ring[ring_index];
  164. u32 size_in_bytes, cur_size_in_bytes;
  165. int i, num_loops;
  166. int r = 0;
  167. r = radeon_semaphore_create(rdev, &sem);
  168. if (r) {
  169. DRM_ERROR("radeon: moving bo (%d).\n", r);
  170. return r;
  171. }
  172. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  173. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  174. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  175. if (r) {
  176. DRM_ERROR("radeon: moving bo (%d).\n", r);
  177. radeon_semaphore_free(rdev, &sem, NULL);
  178. return r;
  179. }
  180. radeon_semaphore_sync_to(sem, *fence);
  181. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  182. for (i = 0; i < num_loops; i++) {
  183. cur_size_in_bytes = size_in_bytes;
  184. if (cur_size_in_bytes > 0xFFFFF)
  185. cur_size_in_bytes = 0xFFFFF;
  186. size_in_bytes -= cur_size_in_bytes;
  187. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  188. radeon_ring_write(ring, dst_offset & 0xffffffff);
  189. radeon_ring_write(ring, src_offset & 0xffffffff);
  190. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  191. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  192. src_offset += cur_size_in_bytes;
  193. dst_offset += cur_size_in_bytes;
  194. }
  195. r = radeon_fence_emit(rdev, fence, ring->idx);
  196. if (r) {
  197. radeon_ring_unlock_undo(rdev, ring);
  198. return r;
  199. }
  200. radeon_ring_unlock_commit(rdev, ring);
  201. radeon_semaphore_free(rdev, &sem, *fence);
  202. return r;
  203. }