rs600.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  54. return true;
  55. else
  56. return false;
  57. }
  58. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  59. {
  60. u32 pos1, pos2;
  61. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  62. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. if (pos1 != pos2)
  64. return true;
  65. else
  66. return false;
  67. }
  68. /**
  69. * avivo_wait_for_vblank - vblank wait asic callback.
  70. *
  71. * @rdev: radeon_device pointer
  72. * @crtc: crtc to wait for vblank on
  73. *
  74. * Wait for vblank on the requested crtc (r5xx-r7xx).
  75. */
  76. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  77. {
  78. unsigned i = 0;
  79. if (crtc >= rdev->num_crtc)
  80. return;
  81. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  82. return;
  83. /* depending on when we hit vblank, we may be close to active; if so,
  84. * wait for another frame.
  85. */
  86. while (avivo_is_in_vblank(rdev, crtc)) {
  87. if (i++ % 100 == 0) {
  88. if (!avivo_is_counter_moving(rdev, crtc))
  89. break;
  90. }
  91. }
  92. while (!avivo_is_in_vblank(rdev, crtc)) {
  93. if (i++ % 100 == 0) {
  94. if (!avivo_is_counter_moving(rdev, crtc))
  95. break;
  96. }
  97. }
  98. }
  99. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  100. {
  101. /* enable the pflip int */
  102. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  103. }
  104. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  105. {
  106. /* disable the pflip int */
  107. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  108. }
  109. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  110. {
  111. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  112. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  113. int i;
  114. /* Lock the graphics update lock */
  115. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  116. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  117. /* update the scanout addresses */
  118. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  119. (u32)crtc_base);
  120. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  121. (u32)crtc_base);
  122. /* Wait for update_pending to go high. */
  123. for (i = 0; i < rdev->usec_timeout; i++) {
  124. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  125. break;
  126. udelay(1);
  127. }
  128. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  129. /* Unlock the lock, so double-buffering can take place inside vblank */
  130. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  131. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  132. /* Return current update_pending status: */
  133. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  134. }
  135. void avivo_program_fmt(struct drm_encoder *encoder)
  136. {
  137. struct drm_device *dev = encoder->dev;
  138. struct radeon_device *rdev = dev->dev_private;
  139. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  140. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  141. int bpc = 0;
  142. u32 tmp = 0;
  143. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  144. if (connector) {
  145. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  146. bpc = radeon_get_monitor_bpc(connector);
  147. dither = radeon_connector->dither;
  148. }
  149. /* LVDS FMT is set up by atom */
  150. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  151. return;
  152. if (bpc == 0)
  153. return;
  154. switch (bpc) {
  155. case 6:
  156. if (dither == RADEON_FMT_DITHER_ENABLE)
  157. /* XXX sort out optimal dither settings */
  158. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  159. else
  160. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  161. break;
  162. case 8:
  163. if (dither == RADEON_FMT_DITHER_ENABLE)
  164. /* XXX sort out optimal dither settings */
  165. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  166. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  167. else
  168. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  169. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  170. break;
  171. case 10:
  172. default:
  173. /* not needed */
  174. break;
  175. }
  176. switch (radeon_encoder->encoder_id) {
  177. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  178. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  179. break;
  180. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  181. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  182. break;
  183. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  184. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  185. break;
  186. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  187. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  188. break;
  189. default:
  190. break;
  191. }
  192. }
  193. void rs600_pm_misc(struct radeon_device *rdev)
  194. {
  195. int requested_index = rdev->pm.requested_power_state_index;
  196. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  197. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  198. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  199. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  200. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  201. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  202. tmp = RREG32(voltage->gpio.reg);
  203. if (voltage->active_high)
  204. tmp |= voltage->gpio.mask;
  205. else
  206. tmp &= ~(voltage->gpio.mask);
  207. WREG32(voltage->gpio.reg, tmp);
  208. if (voltage->delay)
  209. udelay(voltage->delay);
  210. } else {
  211. tmp = RREG32(voltage->gpio.reg);
  212. if (voltage->active_high)
  213. tmp &= ~voltage->gpio.mask;
  214. else
  215. tmp |= voltage->gpio.mask;
  216. WREG32(voltage->gpio.reg, tmp);
  217. if (voltage->delay)
  218. udelay(voltage->delay);
  219. }
  220. } else if (voltage->type == VOLTAGE_VDDC)
  221. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  222. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  223. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  224. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  225. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  226. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  227. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  228. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  229. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  230. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  231. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  232. }
  233. } else {
  234. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  235. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  236. }
  237. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  238. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  239. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  240. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  241. if (voltage->delay) {
  242. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  243. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  244. } else
  245. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  246. } else
  247. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  248. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  249. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  250. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  251. hdp_dyn_cntl &= ~HDP_FORCEON;
  252. else
  253. hdp_dyn_cntl |= HDP_FORCEON;
  254. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  255. #if 0
  256. /* mc_host_dyn seems to cause hangs from time to time */
  257. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  258. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  259. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  260. else
  261. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  262. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  263. #endif
  264. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  265. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  266. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  267. else
  268. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  269. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  270. /* set pcie lanes */
  271. if ((rdev->flags & RADEON_IS_PCIE) &&
  272. !(rdev->flags & RADEON_IS_IGP) &&
  273. rdev->asic->pm.set_pcie_lanes &&
  274. (ps->pcie_lanes !=
  275. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  276. radeon_set_pcie_lanes(rdev,
  277. ps->pcie_lanes);
  278. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  279. }
  280. }
  281. void rs600_pm_prepare(struct radeon_device *rdev)
  282. {
  283. struct drm_device *ddev = rdev->ddev;
  284. struct drm_crtc *crtc;
  285. struct radeon_crtc *radeon_crtc;
  286. u32 tmp;
  287. /* disable any active CRTCs */
  288. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  289. radeon_crtc = to_radeon_crtc(crtc);
  290. if (radeon_crtc->enabled) {
  291. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  292. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  293. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  294. }
  295. }
  296. }
  297. void rs600_pm_finish(struct radeon_device *rdev)
  298. {
  299. struct drm_device *ddev = rdev->ddev;
  300. struct drm_crtc *crtc;
  301. struct radeon_crtc *radeon_crtc;
  302. u32 tmp;
  303. /* enable any active CRTCs */
  304. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  305. radeon_crtc = to_radeon_crtc(crtc);
  306. if (radeon_crtc->enabled) {
  307. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  308. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  309. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  310. }
  311. }
  312. }
  313. /* hpd for digital panel detect/disconnect */
  314. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  315. {
  316. u32 tmp;
  317. bool connected = false;
  318. switch (hpd) {
  319. case RADEON_HPD_1:
  320. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  321. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  322. connected = true;
  323. break;
  324. case RADEON_HPD_2:
  325. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  326. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  327. connected = true;
  328. break;
  329. default:
  330. break;
  331. }
  332. return connected;
  333. }
  334. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  335. enum radeon_hpd_id hpd)
  336. {
  337. u32 tmp;
  338. bool connected = rs600_hpd_sense(rdev, hpd);
  339. switch (hpd) {
  340. case RADEON_HPD_1:
  341. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  342. if (connected)
  343. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  344. else
  345. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  346. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  347. break;
  348. case RADEON_HPD_2:
  349. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  350. if (connected)
  351. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  352. else
  353. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  354. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  355. break;
  356. default:
  357. break;
  358. }
  359. }
  360. void rs600_hpd_init(struct radeon_device *rdev)
  361. {
  362. struct drm_device *dev = rdev->ddev;
  363. struct drm_connector *connector;
  364. unsigned enable = 0;
  365. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  366. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  367. switch (radeon_connector->hpd.hpd) {
  368. case RADEON_HPD_1:
  369. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  370. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  371. break;
  372. case RADEON_HPD_2:
  373. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  374. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  375. break;
  376. default:
  377. break;
  378. }
  379. enable |= 1 << radeon_connector->hpd.hpd;
  380. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  381. }
  382. radeon_irq_kms_enable_hpd(rdev, enable);
  383. }
  384. void rs600_hpd_fini(struct radeon_device *rdev)
  385. {
  386. struct drm_device *dev = rdev->ddev;
  387. struct drm_connector *connector;
  388. unsigned disable = 0;
  389. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  390. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  391. switch (radeon_connector->hpd.hpd) {
  392. case RADEON_HPD_1:
  393. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  394. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  395. break;
  396. case RADEON_HPD_2:
  397. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  398. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  399. break;
  400. default:
  401. break;
  402. }
  403. disable |= 1 << radeon_connector->hpd.hpd;
  404. }
  405. radeon_irq_kms_disable_hpd(rdev, disable);
  406. }
  407. int rs600_asic_reset(struct radeon_device *rdev)
  408. {
  409. struct rv515_mc_save save;
  410. u32 status, tmp;
  411. int ret = 0;
  412. status = RREG32(R_000E40_RBBM_STATUS);
  413. if (!G_000E40_GUI_ACTIVE(status)) {
  414. return 0;
  415. }
  416. /* Stops all mc clients */
  417. rv515_mc_stop(rdev, &save);
  418. status = RREG32(R_000E40_RBBM_STATUS);
  419. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  420. /* stop CP */
  421. WREG32(RADEON_CP_CSQ_CNTL, 0);
  422. tmp = RREG32(RADEON_CP_RB_CNTL);
  423. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  424. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  425. WREG32(RADEON_CP_RB_WPTR, 0);
  426. WREG32(RADEON_CP_RB_CNTL, tmp);
  427. pci_save_state(rdev->pdev);
  428. /* disable bus mastering */
  429. pci_clear_master(rdev->pdev);
  430. mdelay(1);
  431. /* reset GA+VAP */
  432. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  433. S_0000F0_SOFT_RESET_GA(1));
  434. RREG32(R_0000F0_RBBM_SOFT_RESET);
  435. mdelay(500);
  436. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  437. mdelay(1);
  438. status = RREG32(R_000E40_RBBM_STATUS);
  439. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  440. /* reset CP */
  441. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  442. RREG32(R_0000F0_RBBM_SOFT_RESET);
  443. mdelay(500);
  444. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  445. mdelay(1);
  446. status = RREG32(R_000E40_RBBM_STATUS);
  447. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  448. /* reset MC */
  449. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  450. RREG32(R_0000F0_RBBM_SOFT_RESET);
  451. mdelay(500);
  452. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  453. mdelay(1);
  454. status = RREG32(R_000E40_RBBM_STATUS);
  455. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  456. /* restore PCI & busmastering */
  457. pci_restore_state(rdev->pdev);
  458. /* Check if GPU is idle */
  459. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  460. dev_err(rdev->dev, "failed to reset GPU\n");
  461. ret = -1;
  462. } else
  463. dev_info(rdev->dev, "GPU reset succeed\n");
  464. rv515_mc_resume(rdev, &save);
  465. return ret;
  466. }
  467. /*
  468. * GART.
  469. */
  470. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  471. {
  472. uint32_t tmp;
  473. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  474. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  475. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  476. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  477. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  478. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  479. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  480. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  481. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  482. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  483. }
  484. static int rs600_gart_init(struct radeon_device *rdev)
  485. {
  486. int r;
  487. if (rdev->gart.robj) {
  488. WARN(1, "RS600 GART already initialized\n");
  489. return 0;
  490. }
  491. /* Initialize common gart structure */
  492. r = radeon_gart_init(rdev);
  493. if (r) {
  494. return r;
  495. }
  496. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  497. return radeon_gart_table_vram_alloc(rdev);
  498. }
  499. static int rs600_gart_enable(struct radeon_device *rdev)
  500. {
  501. u32 tmp;
  502. int r, i;
  503. if (rdev->gart.robj == NULL) {
  504. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  505. return -EINVAL;
  506. }
  507. r = radeon_gart_table_vram_pin(rdev);
  508. if (r)
  509. return r;
  510. radeon_gart_restore(rdev);
  511. /* Enable bus master */
  512. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  513. WREG32(RADEON_BUS_CNTL, tmp);
  514. /* FIXME: setup default page */
  515. WREG32_MC(R_000100_MC_PT0_CNTL,
  516. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  517. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  518. for (i = 0; i < 19; i++) {
  519. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  520. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  521. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  522. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  523. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  524. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  525. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  526. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  527. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  528. }
  529. /* enable first context */
  530. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  531. S_000102_ENABLE_PAGE_TABLE(1) |
  532. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  533. /* disable all other contexts */
  534. for (i = 1; i < 8; i++)
  535. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  536. /* setup the page table */
  537. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  538. rdev->gart.table_addr);
  539. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  540. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  541. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  542. /* System context maps to VRAM space */
  543. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  544. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  545. /* enable page tables */
  546. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  547. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  548. tmp = RREG32_MC(R_000009_MC_CNTL1);
  549. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  550. rs600_gart_tlb_flush(rdev);
  551. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  552. (unsigned)(rdev->mc.gtt_size >> 20),
  553. (unsigned long long)rdev->gart.table_addr);
  554. rdev->gart.ready = true;
  555. return 0;
  556. }
  557. static void rs600_gart_disable(struct radeon_device *rdev)
  558. {
  559. u32 tmp;
  560. /* FIXME: disable out of gart access */
  561. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  562. tmp = RREG32_MC(R_000009_MC_CNTL1);
  563. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  564. radeon_gart_table_vram_unpin(rdev);
  565. }
  566. static void rs600_gart_fini(struct radeon_device *rdev)
  567. {
  568. radeon_gart_fini(rdev);
  569. rs600_gart_disable(rdev);
  570. radeon_gart_table_vram_free(rdev);
  571. }
  572. #define R600_PTE_VALID (1 << 0)
  573. #define R600_PTE_SYSTEM (1 << 1)
  574. #define R600_PTE_SNOOPED (1 << 2)
  575. #define R600_PTE_READABLE (1 << 5)
  576. #define R600_PTE_WRITEABLE (1 << 6)
  577. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  578. {
  579. void __iomem *ptr = (void *)rdev->gart.ptr;
  580. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  581. return -EINVAL;
  582. }
  583. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  584. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  585. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  586. writeq(addr, ptr + (i * 8));
  587. return 0;
  588. }
  589. int rs600_irq_set(struct radeon_device *rdev)
  590. {
  591. uint32_t tmp = 0;
  592. uint32_t mode_int = 0;
  593. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  594. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  595. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  596. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  597. u32 hdmi0;
  598. if (ASIC_IS_DCE2(rdev))
  599. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  600. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  601. else
  602. hdmi0 = 0;
  603. if (!rdev->irq.installed) {
  604. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  605. WREG32(R_000040_GEN_INT_CNTL, 0);
  606. return -EINVAL;
  607. }
  608. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  609. tmp |= S_000040_SW_INT_EN(1);
  610. }
  611. if (rdev->irq.crtc_vblank_int[0] ||
  612. atomic_read(&rdev->irq.pflip[0])) {
  613. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  614. }
  615. if (rdev->irq.crtc_vblank_int[1] ||
  616. atomic_read(&rdev->irq.pflip[1])) {
  617. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  618. }
  619. if (rdev->irq.hpd[0]) {
  620. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  621. }
  622. if (rdev->irq.hpd[1]) {
  623. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  624. }
  625. if (rdev->irq.afmt[0]) {
  626. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  627. }
  628. WREG32(R_000040_GEN_INT_CNTL, tmp);
  629. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  630. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  631. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  632. if (ASIC_IS_DCE2(rdev))
  633. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  634. return 0;
  635. }
  636. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  637. {
  638. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  639. uint32_t irq_mask = S_000044_SW_INT(1);
  640. u32 tmp;
  641. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  642. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  643. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  644. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  645. S_006534_D1MODE_VBLANK_ACK(1));
  646. }
  647. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  648. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  649. S_006D34_D2MODE_VBLANK_ACK(1));
  650. }
  651. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  652. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  653. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  654. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  655. }
  656. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  657. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  658. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  659. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  660. }
  661. } else {
  662. rdev->irq.stat_regs.r500.disp_int = 0;
  663. }
  664. if (ASIC_IS_DCE2(rdev)) {
  665. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  666. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  667. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  668. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  669. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  670. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  671. }
  672. } else
  673. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  674. if (irqs) {
  675. WREG32(R_000044_GEN_INT_STATUS, irqs);
  676. }
  677. return irqs & irq_mask;
  678. }
  679. void rs600_irq_disable(struct radeon_device *rdev)
  680. {
  681. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  682. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  683. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  684. WREG32(R_000040_GEN_INT_CNTL, 0);
  685. WREG32(R_006540_DxMODE_INT_MASK, 0);
  686. /* Wait and acknowledge irq */
  687. mdelay(1);
  688. rs600_irq_ack(rdev);
  689. }
  690. int rs600_irq_process(struct radeon_device *rdev)
  691. {
  692. u32 status, msi_rearm;
  693. bool queue_hotplug = false;
  694. bool queue_hdmi = false;
  695. status = rs600_irq_ack(rdev);
  696. if (!status &&
  697. !rdev->irq.stat_regs.r500.disp_int &&
  698. !rdev->irq.stat_regs.r500.hdmi0_status) {
  699. return IRQ_NONE;
  700. }
  701. while (status ||
  702. rdev->irq.stat_regs.r500.disp_int ||
  703. rdev->irq.stat_regs.r500.hdmi0_status) {
  704. /* SW interrupt */
  705. if (G_000044_SW_INT(status)) {
  706. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  707. }
  708. /* Vertical blank interrupts */
  709. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  710. if (rdev->irq.crtc_vblank_int[0]) {
  711. drm_handle_vblank(rdev->ddev, 0);
  712. rdev->pm.vblank_sync = true;
  713. wake_up(&rdev->irq.vblank_queue);
  714. }
  715. if (atomic_read(&rdev->irq.pflip[0]))
  716. radeon_crtc_handle_flip(rdev, 0);
  717. }
  718. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  719. if (rdev->irq.crtc_vblank_int[1]) {
  720. drm_handle_vblank(rdev->ddev, 1);
  721. rdev->pm.vblank_sync = true;
  722. wake_up(&rdev->irq.vblank_queue);
  723. }
  724. if (atomic_read(&rdev->irq.pflip[1]))
  725. radeon_crtc_handle_flip(rdev, 1);
  726. }
  727. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  728. queue_hotplug = true;
  729. DRM_DEBUG("HPD1\n");
  730. }
  731. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  732. queue_hotplug = true;
  733. DRM_DEBUG("HPD2\n");
  734. }
  735. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  736. queue_hdmi = true;
  737. DRM_DEBUG("HDMI0\n");
  738. }
  739. status = rs600_irq_ack(rdev);
  740. }
  741. if (queue_hotplug)
  742. schedule_work(&rdev->hotplug_work);
  743. if (queue_hdmi)
  744. schedule_work(&rdev->audio_work);
  745. if (rdev->msi_enabled) {
  746. switch (rdev->family) {
  747. case CHIP_RS600:
  748. case CHIP_RS690:
  749. case CHIP_RS740:
  750. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  751. WREG32(RADEON_BUS_CNTL, msi_rearm);
  752. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  753. break;
  754. default:
  755. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  756. break;
  757. }
  758. }
  759. return IRQ_HANDLED;
  760. }
  761. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  762. {
  763. if (crtc == 0)
  764. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  765. else
  766. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  767. }
  768. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  769. {
  770. unsigned i;
  771. for (i = 0; i < rdev->usec_timeout; i++) {
  772. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  773. return 0;
  774. udelay(1);
  775. }
  776. return -1;
  777. }
  778. static void rs600_gpu_init(struct radeon_device *rdev)
  779. {
  780. r420_pipes_init(rdev);
  781. /* Wait for mc idle */
  782. if (rs600_mc_wait_for_idle(rdev))
  783. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  784. }
  785. static void rs600_mc_init(struct radeon_device *rdev)
  786. {
  787. u64 base;
  788. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  789. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  790. rdev->mc.vram_is_ddr = true;
  791. rdev->mc.vram_width = 128;
  792. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  793. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  794. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  795. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  796. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  797. base = G_000004_MC_FB_START(base) << 16;
  798. radeon_vram_location(rdev, &rdev->mc, base);
  799. rdev->mc.gtt_base_align = 0;
  800. radeon_gtt_location(rdev, &rdev->mc);
  801. radeon_update_bandwidth_info(rdev);
  802. }
  803. void rs600_bandwidth_update(struct radeon_device *rdev)
  804. {
  805. struct drm_display_mode *mode0 = NULL;
  806. struct drm_display_mode *mode1 = NULL;
  807. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  808. /* FIXME: implement full support */
  809. radeon_update_display_priority(rdev);
  810. if (rdev->mode_info.crtcs[0]->base.enabled)
  811. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  812. if (rdev->mode_info.crtcs[1]->base.enabled)
  813. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  814. rs690_line_buffer_adjust(rdev, mode0, mode1);
  815. if (rdev->disp_priority == 2) {
  816. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  817. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  818. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  819. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  820. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  821. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  822. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  823. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  824. }
  825. }
  826. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  827. {
  828. unsigned long flags;
  829. u32 r;
  830. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  831. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  832. S_000070_MC_IND_CITF_ARB0(1));
  833. r = RREG32(R_000074_MC_IND_DATA);
  834. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  835. return r;
  836. }
  837. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  838. {
  839. unsigned long flags;
  840. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  841. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  842. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  843. WREG32(R_000074_MC_IND_DATA, v);
  844. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  845. }
  846. static void rs600_debugfs(struct radeon_device *rdev)
  847. {
  848. if (r100_debugfs_rbbm_init(rdev))
  849. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  850. }
  851. void rs600_set_safe_registers(struct radeon_device *rdev)
  852. {
  853. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  854. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  855. }
  856. static void rs600_mc_program(struct radeon_device *rdev)
  857. {
  858. struct rv515_mc_save save;
  859. /* Stops all mc clients */
  860. rv515_mc_stop(rdev, &save);
  861. /* Wait for mc idle */
  862. if (rs600_mc_wait_for_idle(rdev))
  863. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  864. /* FIXME: What does AGP means for such chipset ? */
  865. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  866. WREG32_MC(R_000006_AGP_BASE, 0);
  867. WREG32_MC(R_000007_AGP_BASE_2, 0);
  868. /* Program MC */
  869. WREG32_MC(R_000004_MC_FB_LOCATION,
  870. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  871. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  872. WREG32(R_000134_HDP_FB_LOCATION,
  873. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  874. rv515_mc_resume(rdev, &save);
  875. }
  876. static int rs600_startup(struct radeon_device *rdev)
  877. {
  878. int r;
  879. rs600_mc_program(rdev);
  880. /* Resume clock */
  881. rv515_clock_startup(rdev);
  882. /* Initialize GPU configuration (# pipes, ...) */
  883. rs600_gpu_init(rdev);
  884. /* Initialize GART (initialize after TTM so we can allocate
  885. * memory through TTM but finalize after TTM) */
  886. r = rs600_gart_enable(rdev);
  887. if (r)
  888. return r;
  889. /* allocate wb buffer */
  890. r = radeon_wb_init(rdev);
  891. if (r)
  892. return r;
  893. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  894. if (r) {
  895. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  896. return r;
  897. }
  898. /* Enable IRQ */
  899. if (!rdev->irq.installed) {
  900. r = radeon_irq_kms_init(rdev);
  901. if (r)
  902. return r;
  903. }
  904. rs600_irq_set(rdev);
  905. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  906. /* 1M ring buffer */
  907. r = r100_cp_init(rdev, 1024 * 1024);
  908. if (r) {
  909. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  910. return r;
  911. }
  912. r = radeon_ib_pool_init(rdev);
  913. if (r) {
  914. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  915. return r;
  916. }
  917. r = r600_audio_init(rdev);
  918. if (r) {
  919. dev_err(rdev->dev, "failed initializing audio\n");
  920. return r;
  921. }
  922. return 0;
  923. }
  924. int rs600_resume(struct radeon_device *rdev)
  925. {
  926. int r;
  927. /* Make sur GART are not working */
  928. rs600_gart_disable(rdev);
  929. /* Resume clock before doing reset */
  930. rv515_clock_startup(rdev);
  931. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  932. if (radeon_asic_reset(rdev)) {
  933. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  934. RREG32(R_000E40_RBBM_STATUS),
  935. RREG32(R_0007C0_CP_STAT));
  936. }
  937. /* post */
  938. atom_asic_init(rdev->mode_info.atom_context);
  939. /* Resume clock after posting */
  940. rv515_clock_startup(rdev);
  941. /* Initialize surface registers */
  942. radeon_surface_init(rdev);
  943. rdev->accel_working = true;
  944. r = rs600_startup(rdev);
  945. if (r) {
  946. rdev->accel_working = false;
  947. }
  948. return r;
  949. }
  950. int rs600_suspend(struct radeon_device *rdev)
  951. {
  952. r600_audio_fini(rdev);
  953. r100_cp_disable(rdev);
  954. radeon_wb_disable(rdev);
  955. rs600_irq_disable(rdev);
  956. rs600_gart_disable(rdev);
  957. return 0;
  958. }
  959. void rs600_fini(struct radeon_device *rdev)
  960. {
  961. r600_audio_fini(rdev);
  962. r100_cp_fini(rdev);
  963. radeon_wb_fini(rdev);
  964. radeon_ib_pool_fini(rdev);
  965. radeon_gem_fini(rdev);
  966. rs600_gart_fini(rdev);
  967. radeon_irq_kms_fini(rdev);
  968. radeon_fence_driver_fini(rdev);
  969. radeon_bo_fini(rdev);
  970. radeon_atombios_fini(rdev);
  971. kfree(rdev->bios);
  972. rdev->bios = NULL;
  973. }
  974. int rs600_init(struct radeon_device *rdev)
  975. {
  976. int r;
  977. /* Disable VGA */
  978. rv515_vga_render_disable(rdev);
  979. /* Initialize scratch registers */
  980. radeon_scratch_init(rdev);
  981. /* Initialize surface registers */
  982. radeon_surface_init(rdev);
  983. /* restore some register to sane defaults */
  984. r100_restore_sanity(rdev);
  985. /* BIOS */
  986. if (!radeon_get_bios(rdev)) {
  987. if (ASIC_IS_AVIVO(rdev))
  988. return -EINVAL;
  989. }
  990. if (rdev->is_atom_bios) {
  991. r = radeon_atombios_init(rdev);
  992. if (r)
  993. return r;
  994. } else {
  995. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  996. return -EINVAL;
  997. }
  998. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  999. if (radeon_asic_reset(rdev)) {
  1000. dev_warn(rdev->dev,
  1001. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1002. RREG32(R_000E40_RBBM_STATUS),
  1003. RREG32(R_0007C0_CP_STAT));
  1004. }
  1005. /* check if cards are posted or not */
  1006. if (radeon_boot_test_post_card(rdev) == false)
  1007. return -EINVAL;
  1008. /* Initialize clocks */
  1009. radeon_get_clock_info(rdev->ddev);
  1010. /* initialize memory controller */
  1011. rs600_mc_init(rdev);
  1012. rs600_debugfs(rdev);
  1013. /* Fence driver */
  1014. r = radeon_fence_driver_init(rdev);
  1015. if (r)
  1016. return r;
  1017. /* Memory manager */
  1018. r = radeon_bo_init(rdev);
  1019. if (r)
  1020. return r;
  1021. r = rs600_gart_init(rdev);
  1022. if (r)
  1023. return r;
  1024. rs600_set_safe_registers(rdev);
  1025. rdev->accel_working = true;
  1026. r = rs600_startup(rdev);
  1027. if (r) {
  1028. /* Somethings want wront with the accel init stop accel */
  1029. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1030. r100_cp_fini(rdev);
  1031. radeon_wb_fini(rdev);
  1032. radeon_ib_pool_fini(rdev);
  1033. rs600_gart_fini(rdev);
  1034. radeon_irq_kms_fini(rdev);
  1035. rdev->accel_working = false;
  1036. }
  1037. return 0;
  1038. }