radeon_device.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "BONAIRE",
  98. "KAVERI",
  99. "KABINI",
  100. "HAWAII",
  101. "LAST",
  102. };
  103. #if defined(CONFIG_VGA_SWITCHEROO)
  104. bool radeon_is_px(void);
  105. #else
  106. static inline bool radeon_is_px(void) { return false; }
  107. #endif
  108. /**
  109. * radeon_program_register_sequence - program an array of registers.
  110. *
  111. * @rdev: radeon_device pointer
  112. * @registers: pointer to the register array
  113. * @array_size: size of the register array
  114. *
  115. * Programs an array or registers with and and or masks.
  116. * This is a helper for setting golden registers.
  117. */
  118. void radeon_program_register_sequence(struct radeon_device *rdev,
  119. const u32 *registers,
  120. const u32 array_size)
  121. {
  122. u32 tmp, reg, and_mask, or_mask;
  123. int i;
  124. if (array_size % 3)
  125. return;
  126. for (i = 0; i < array_size; i +=3) {
  127. reg = registers[i + 0];
  128. and_mask = registers[i + 1];
  129. or_mask = registers[i + 2];
  130. if (and_mask == 0xffffffff) {
  131. tmp = or_mask;
  132. } else {
  133. tmp = RREG32(reg);
  134. tmp &= ~and_mask;
  135. tmp |= or_mask;
  136. }
  137. WREG32(reg, tmp);
  138. }
  139. }
  140. /**
  141. * radeon_surface_init - Clear GPU surface registers.
  142. *
  143. * @rdev: radeon_device pointer
  144. *
  145. * Clear GPU surface registers (r1xx-r5xx).
  146. */
  147. void radeon_surface_init(struct radeon_device *rdev)
  148. {
  149. /* FIXME: check this out */
  150. if (rdev->family < CHIP_R600) {
  151. int i;
  152. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  153. if (rdev->surface_regs[i].bo)
  154. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  155. else
  156. radeon_clear_surface_reg(rdev, i);
  157. }
  158. /* enable surfaces */
  159. WREG32(RADEON_SURFACE_CNTL, 0);
  160. }
  161. }
  162. /*
  163. * GPU scratch registers helpers function.
  164. */
  165. /**
  166. * radeon_scratch_init - Init scratch register driver information.
  167. *
  168. * @rdev: radeon_device pointer
  169. *
  170. * Init CP scratch register driver information (r1xx-r5xx)
  171. */
  172. void radeon_scratch_init(struct radeon_device *rdev)
  173. {
  174. int i;
  175. /* FIXME: check this out */
  176. if (rdev->family < CHIP_R300) {
  177. rdev->scratch.num_reg = 5;
  178. } else {
  179. rdev->scratch.num_reg = 7;
  180. }
  181. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  182. for (i = 0; i < rdev->scratch.num_reg; i++) {
  183. rdev->scratch.free[i] = true;
  184. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  185. }
  186. }
  187. /**
  188. * radeon_scratch_get - Allocate a scratch register
  189. *
  190. * @rdev: radeon_device pointer
  191. * @reg: scratch register mmio offset
  192. *
  193. * Allocate a CP scratch register for use by the driver (all asics).
  194. * Returns 0 on success or -EINVAL on failure.
  195. */
  196. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  197. {
  198. int i;
  199. for (i = 0; i < rdev->scratch.num_reg; i++) {
  200. if (rdev->scratch.free[i]) {
  201. rdev->scratch.free[i] = false;
  202. *reg = rdev->scratch.reg[i];
  203. return 0;
  204. }
  205. }
  206. return -EINVAL;
  207. }
  208. /**
  209. * radeon_scratch_free - Free a scratch register
  210. *
  211. * @rdev: radeon_device pointer
  212. * @reg: scratch register mmio offset
  213. *
  214. * Free a CP scratch register allocated for use by the driver (all asics)
  215. */
  216. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  217. {
  218. int i;
  219. for (i = 0; i < rdev->scratch.num_reg; i++) {
  220. if (rdev->scratch.reg[i] == reg) {
  221. rdev->scratch.free[i] = true;
  222. return;
  223. }
  224. }
  225. }
  226. /*
  227. * GPU doorbell aperture helpers function.
  228. */
  229. /**
  230. * radeon_doorbell_init - Init doorbell driver information.
  231. *
  232. * @rdev: radeon_device pointer
  233. *
  234. * Init doorbell driver information (CIK)
  235. * Returns 0 on success, error on failure.
  236. */
  237. int radeon_doorbell_init(struct radeon_device *rdev)
  238. {
  239. /* doorbell bar mapping */
  240. rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
  241. rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
  242. rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
  243. if (rdev->doorbell.num_doorbells == 0)
  244. return -EINVAL;
  245. rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
  246. if (rdev->doorbell.ptr == NULL) {
  247. return -ENOMEM;
  248. }
  249. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
  250. DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
  251. memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
  252. return 0;
  253. }
  254. /**
  255. * radeon_doorbell_fini - Tear down doorbell driver information.
  256. *
  257. * @rdev: radeon_device pointer
  258. *
  259. * Tear down doorbell driver information (CIK)
  260. */
  261. void radeon_doorbell_fini(struct radeon_device *rdev)
  262. {
  263. iounmap(rdev->doorbell.ptr);
  264. rdev->doorbell.ptr = NULL;
  265. }
  266. /**
  267. * radeon_doorbell_get - Allocate a doorbell entry
  268. *
  269. * @rdev: radeon_device pointer
  270. * @doorbell: doorbell index
  271. *
  272. * Allocate a doorbell for use by the driver (all asics).
  273. * Returns 0 on success or -EINVAL on failure.
  274. */
  275. int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
  276. {
  277. unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
  278. if (offset < rdev->doorbell.num_doorbells) {
  279. __set_bit(offset, rdev->doorbell.used);
  280. *doorbell = offset;
  281. return 0;
  282. } else {
  283. return -EINVAL;
  284. }
  285. }
  286. /**
  287. * radeon_doorbell_free - Free a doorbell entry
  288. *
  289. * @rdev: radeon_device pointer
  290. * @doorbell: doorbell index
  291. *
  292. * Free a doorbell allocated for use by the driver (all asics)
  293. */
  294. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
  295. {
  296. if (doorbell < rdev->doorbell.num_doorbells)
  297. __clear_bit(doorbell, rdev->doorbell.used);
  298. }
  299. /*
  300. * radeon_wb_*()
  301. * Writeback is the the method by which the the GPU updates special pages
  302. * in memory with the status of certain GPU events (fences, ring pointers,
  303. * etc.).
  304. */
  305. /**
  306. * radeon_wb_disable - Disable Writeback
  307. *
  308. * @rdev: radeon_device pointer
  309. *
  310. * Disables Writeback (all asics). Used for suspend.
  311. */
  312. void radeon_wb_disable(struct radeon_device *rdev)
  313. {
  314. rdev->wb.enabled = false;
  315. }
  316. /**
  317. * radeon_wb_fini - Disable Writeback and free memory
  318. *
  319. * @rdev: radeon_device pointer
  320. *
  321. * Disables Writeback and frees the Writeback memory (all asics).
  322. * Used at driver shutdown.
  323. */
  324. void radeon_wb_fini(struct radeon_device *rdev)
  325. {
  326. radeon_wb_disable(rdev);
  327. if (rdev->wb.wb_obj) {
  328. if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
  329. radeon_bo_kunmap(rdev->wb.wb_obj);
  330. radeon_bo_unpin(rdev->wb.wb_obj);
  331. radeon_bo_unreserve(rdev->wb.wb_obj);
  332. }
  333. radeon_bo_unref(&rdev->wb.wb_obj);
  334. rdev->wb.wb = NULL;
  335. rdev->wb.wb_obj = NULL;
  336. }
  337. }
  338. /**
  339. * radeon_wb_init- Init Writeback driver info and allocate memory
  340. *
  341. * @rdev: radeon_device pointer
  342. *
  343. * Disables Writeback and frees the Writeback memory (all asics).
  344. * Used at driver startup.
  345. * Returns 0 on success or an -error on failure.
  346. */
  347. int radeon_wb_init(struct radeon_device *rdev)
  348. {
  349. int r;
  350. if (rdev->wb.wb_obj == NULL) {
  351. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  352. RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
  353. if (r) {
  354. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  355. return r;
  356. }
  357. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  358. if (unlikely(r != 0)) {
  359. radeon_wb_fini(rdev);
  360. return r;
  361. }
  362. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  363. &rdev->wb.gpu_addr);
  364. if (r) {
  365. radeon_bo_unreserve(rdev->wb.wb_obj);
  366. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  367. radeon_wb_fini(rdev);
  368. return r;
  369. }
  370. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  371. radeon_bo_unreserve(rdev->wb.wb_obj);
  372. if (r) {
  373. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  374. radeon_wb_fini(rdev);
  375. return r;
  376. }
  377. }
  378. /* clear wb memory */
  379. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  380. /* disable event_write fences */
  381. rdev->wb.use_event = false;
  382. /* disabled via module param */
  383. if (radeon_no_wb == 1) {
  384. rdev->wb.enabled = false;
  385. } else {
  386. if (rdev->flags & RADEON_IS_AGP) {
  387. /* often unreliable on AGP */
  388. rdev->wb.enabled = false;
  389. } else if (rdev->family < CHIP_R300) {
  390. /* often unreliable on pre-r300 */
  391. rdev->wb.enabled = false;
  392. } else {
  393. rdev->wb.enabled = true;
  394. /* event_write fences are only available on r600+ */
  395. if (rdev->family >= CHIP_R600) {
  396. rdev->wb.use_event = true;
  397. }
  398. }
  399. }
  400. /* always use writeback/events on NI, APUs */
  401. if (rdev->family >= CHIP_PALM) {
  402. rdev->wb.enabled = true;
  403. rdev->wb.use_event = true;
  404. }
  405. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  406. return 0;
  407. }
  408. /**
  409. * radeon_vram_location - try to find VRAM location
  410. * @rdev: radeon device structure holding all necessary informations
  411. * @mc: memory controller structure holding memory informations
  412. * @base: base address at which to put VRAM
  413. *
  414. * Function will place try to place VRAM at base address provided
  415. * as parameter (which is so far either PCI aperture address or
  416. * for IGP TOM base address).
  417. *
  418. * If there is not enough space to fit the unvisible VRAM in the 32bits
  419. * address space then we limit the VRAM size to the aperture.
  420. *
  421. * If we are using AGP and if the AGP aperture doesn't allow us to have
  422. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  423. * size and print a warning.
  424. *
  425. * This function will never fails, worst case are limiting VRAM.
  426. *
  427. * Note: GTT start, end, size should be initialized before calling this
  428. * function on AGP platform.
  429. *
  430. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  431. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  432. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  433. * not IGP.
  434. *
  435. * Note: we use mc_vram_size as on some board we need to program the mc to
  436. * cover the whole aperture even if VRAM size is inferior to aperture size
  437. * Novell bug 204882 + along with lots of ubuntu ones
  438. *
  439. * Note: when limiting vram it's safe to overwritte real_vram_size because
  440. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  441. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  442. * ones)
  443. *
  444. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  445. * explicitly check for that thought.
  446. *
  447. * FIXME: when reducing VRAM size align new size on power of 2.
  448. */
  449. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  450. {
  451. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  452. mc->vram_start = base;
  453. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  454. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  455. mc->real_vram_size = mc->aper_size;
  456. mc->mc_vram_size = mc->aper_size;
  457. }
  458. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  459. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  460. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  461. mc->real_vram_size = mc->aper_size;
  462. mc->mc_vram_size = mc->aper_size;
  463. }
  464. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  465. if (limit && limit < mc->real_vram_size)
  466. mc->real_vram_size = limit;
  467. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  468. mc->mc_vram_size >> 20, mc->vram_start,
  469. mc->vram_end, mc->real_vram_size >> 20);
  470. }
  471. /**
  472. * radeon_gtt_location - try to find GTT location
  473. * @rdev: radeon device structure holding all necessary informations
  474. * @mc: memory controller structure holding memory informations
  475. *
  476. * Function will place try to place GTT before or after VRAM.
  477. *
  478. * If GTT size is bigger than space left then we ajust GTT size.
  479. * Thus function will never fails.
  480. *
  481. * FIXME: when reducing GTT size align new size on power of 2.
  482. */
  483. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  484. {
  485. u64 size_af, size_bf;
  486. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  487. size_bf = mc->vram_start & ~mc->gtt_base_align;
  488. if (size_bf > size_af) {
  489. if (mc->gtt_size > size_bf) {
  490. dev_warn(rdev->dev, "limiting GTT\n");
  491. mc->gtt_size = size_bf;
  492. }
  493. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  494. } else {
  495. if (mc->gtt_size > size_af) {
  496. dev_warn(rdev->dev, "limiting GTT\n");
  497. mc->gtt_size = size_af;
  498. }
  499. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  500. }
  501. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  502. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  503. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  504. }
  505. /*
  506. * GPU helpers function.
  507. */
  508. /**
  509. * radeon_card_posted - check if the hw has already been initialized
  510. *
  511. * @rdev: radeon_device pointer
  512. *
  513. * Check if the asic has been initialized (all asics).
  514. * Used at driver startup.
  515. * Returns true if initialized or false if not.
  516. */
  517. bool radeon_card_posted(struct radeon_device *rdev)
  518. {
  519. uint32_t reg;
  520. /* required for EFI mode on macbook2,1 which uses an r5xx asic */
  521. if (efi_enabled(EFI_BOOT) &&
  522. (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  523. (rdev->family < CHIP_R600))
  524. return false;
  525. if (ASIC_IS_NODCE(rdev))
  526. goto check_memsize;
  527. /* first check CRTCs */
  528. if (ASIC_IS_DCE4(rdev)) {
  529. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  530. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  531. if (rdev->num_crtc >= 4) {
  532. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  533. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  534. }
  535. if (rdev->num_crtc >= 6) {
  536. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  537. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  538. }
  539. if (reg & EVERGREEN_CRTC_MASTER_EN)
  540. return true;
  541. } else if (ASIC_IS_AVIVO(rdev)) {
  542. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  543. RREG32(AVIVO_D2CRTC_CONTROL);
  544. if (reg & AVIVO_CRTC_EN) {
  545. return true;
  546. }
  547. } else {
  548. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  549. RREG32(RADEON_CRTC2_GEN_CNTL);
  550. if (reg & RADEON_CRTC_EN) {
  551. return true;
  552. }
  553. }
  554. check_memsize:
  555. /* then check MEM_SIZE, in case the crtcs are off */
  556. if (rdev->family >= CHIP_R600)
  557. reg = RREG32(R600_CONFIG_MEMSIZE);
  558. else
  559. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  560. if (reg)
  561. return true;
  562. return false;
  563. }
  564. /**
  565. * radeon_update_bandwidth_info - update display bandwidth params
  566. *
  567. * @rdev: radeon_device pointer
  568. *
  569. * Used when sclk/mclk are switched or display modes are set.
  570. * params are used to calculate display watermarks (all asics)
  571. */
  572. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  573. {
  574. fixed20_12 a;
  575. u32 sclk = rdev->pm.current_sclk;
  576. u32 mclk = rdev->pm.current_mclk;
  577. /* sclk/mclk in Mhz */
  578. a.full = dfixed_const(100);
  579. rdev->pm.sclk.full = dfixed_const(sclk);
  580. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  581. rdev->pm.mclk.full = dfixed_const(mclk);
  582. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  583. if (rdev->flags & RADEON_IS_IGP) {
  584. a.full = dfixed_const(16);
  585. /* core_bandwidth = sclk(Mhz) * 16 */
  586. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  587. }
  588. }
  589. /**
  590. * radeon_boot_test_post_card - check and possibly initialize the hw
  591. *
  592. * @rdev: radeon_device pointer
  593. *
  594. * Check if the asic is initialized and if not, attempt to initialize
  595. * it (all asics).
  596. * Returns true if initialized or false if not.
  597. */
  598. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  599. {
  600. if (radeon_card_posted(rdev))
  601. return true;
  602. if (rdev->bios) {
  603. DRM_INFO("GPU not posted. posting now...\n");
  604. if (rdev->is_atom_bios)
  605. atom_asic_init(rdev->mode_info.atom_context);
  606. else
  607. radeon_combios_asic_init(rdev->ddev);
  608. return true;
  609. } else {
  610. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  611. return false;
  612. }
  613. }
  614. /**
  615. * radeon_dummy_page_init - init dummy page used by the driver
  616. *
  617. * @rdev: radeon_device pointer
  618. *
  619. * Allocate the dummy page used by the driver (all asics).
  620. * This dummy page is used by the driver as a filler for gart entries
  621. * when pages are taken out of the GART
  622. * Returns 0 on sucess, -ENOMEM on failure.
  623. */
  624. int radeon_dummy_page_init(struct radeon_device *rdev)
  625. {
  626. if (rdev->dummy_page.page)
  627. return 0;
  628. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  629. if (rdev->dummy_page.page == NULL)
  630. return -ENOMEM;
  631. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  632. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  633. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  634. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  635. __free_page(rdev->dummy_page.page);
  636. rdev->dummy_page.page = NULL;
  637. return -ENOMEM;
  638. }
  639. return 0;
  640. }
  641. /**
  642. * radeon_dummy_page_fini - free dummy page used by the driver
  643. *
  644. * @rdev: radeon_device pointer
  645. *
  646. * Frees the dummy page used by the driver (all asics).
  647. */
  648. void radeon_dummy_page_fini(struct radeon_device *rdev)
  649. {
  650. if (rdev->dummy_page.page == NULL)
  651. return;
  652. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  653. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  654. __free_page(rdev->dummy_page.page);
  655. rdev->dummy_page.page = NULL;
  656. }
  657. /* ATOM accessor methods */
  658. /*
  659. * ATOM is an interpreted byte code stored in tables in the vbios. The
  660. * driver registers callbacks to access registers and the interpreter
  661. * in the driver parses the tables and executes then to program specific
  662. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  663. * atombios.h, and atom.c
  664. */
  665. /**
  666. * cail_pll_read - read PLL register
  667. *
  668. * @info: atom card_info pointer
  669. * @reg: PLL register offset
  670. *
  671. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  672. * Returns the value of the PLL register.
  673. */
  674. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  675. {
  676. struct radeon_device *rdev = info->dev->dev_private;
  677. uint32_t r;
  678. r = rdev->pll_rreg(rdev, reg);
  679. return r;
  680. }
  681. /**
  682. * cail_pll_write - write PLL register
  683. *
  684. * @info: atom card_info pointer
  685. * @reg: PLL register offset
  686. * @val: value to write to the pll register
  687. *
  688. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  689. */
  690. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  691. {
  692. struct radeon_device *rdev = info->dev->dev_private;
  693. rdev->pll_wreg(rdev, reg, val);
  694. }
  695. /**
  696. * cail_mc_read - read MC (Memory Controller) register
  697. *
  698. * @info: atom card_info pointer
  699. * @reg: MC register offset
  700. *
  701. * Provides an MC register accessor for the atom interpreter (r4xx+).
  702. * Returns the value of the MC register.
  703. */
  704. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  705. {
  706. struct radeon_device *rdev = info->dev->dev_private;
  707. uint32_t r;
  708. r = rdev->mc_rreg(rdev, reg);
  709. return r;
  710. }
  711. /**
  712. * cail_mc_write - write MC (Memory Controller) register
  713. *
  714. * @info: atom card_info pointer
  715. * @reg: MC register offset
  716. * @val: value to write to the pll register
  717. *
  718. * Provides a MC register accessor for the atom interpreter (r4xx+).
  719. */
  720. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  721. {
  722. struct radeon_device *rdev = info->dev->dev_private;
  723. rdev->mc_wreg(rdev, reg, val);
  724. }
  725. /**
  726. * cail_reg_write - write MMIO register
  727. *
  728. * @info: atom card_info pointer
  729. * @reg: MMIO register offset
  730. * @val: value to write to the pll register
  731. *
  732. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  733. */
  734. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  735. {
  736. struct radeon_device *rdev = info->dev->dev_private;
  737. WREG32(reg*4, val);
  738. }
  739. /**
  740. * cail_reg_read - read MMIO register
  741. *
  742. * @info: atom card_info pointer
  743. * @reg: MMIO register offset
  744. *
  745. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  746. * Returns the value of the MMIO register.
  747. */
  748. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  749. {
  750. struct radeon_device *rdev = info->dev->dev_private;
  751. uint32_t r;
  752. r = RREG32(reg*4);
  753. return r;
  754. }
  755. /**
  756. * cail_ioreg_write - write IO register
  757. *
  758. * @info: atom card_info pointer
  759. * @reg: IO register offset
  760. * @val: value to write to the pll register
  761. *
  762. * Provides a IO register accessor for the atom interpreter (r4xx+).
  763. */
  764. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  765. {
  766. struct radeon_device *rdev = info->dev->dev_private;
  767. WREG32_IO(reg*4, val);
  768. }
  769. /**
  770. * cail_ioreg_read - read IO register
  771. *
  772. * @info: atom card_info pointer
  773. * @reg: IO register offset
  774. *
  775. * Provides an IO register accessor for the atom interpreter (r4xx+).
  776. * Returns the value of the IO register.
  777. */
  778. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  779. {
  780. struct radeon_device *rdev = info->dev->dev_private;
  781. uint32_t r;
  782. r = RREG32_IO(reg*4);
  783. return r;
  784. }
  785. /**
  786. * radeon_atombios_init - init the driver info and callbacks for atombios
  787. *
  788. * @rdev: radeon_device pointer
  789. *
  790. * Initializes the driver info and register access callbacks for the
  791. * ATOM interpreter (r4xx+).
  792. * Returns 0 on sucess, -ENOMEM on failure.
  793. * Called at driver startup.
  794. */
  795. int radeon_atombios_init(struct radeon_device *rdev)
  796. {
  797. struct card_info *atom_card_info =
  798. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  799. if (!atom_card_info)
  800. return -ENOMEM;
  801. rdev->mode_info.atom_card_info = atom_card_info;
  802. atom_card_info->dev = rdev->ddev;
  803. atom_card_info->reg_read = cail_reg_read;
  804. atom_card_info->reg_write = cail_reg_write;
  805. /* needed for iio ops */
  806. if (rdev->rio_mem) {
  807. atom_card_info->ioreg_read = cail_ioreg_read;
  808. atom_card_info->ioreg_write = cail_ioreg_write;
  809. } else {
  810. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  811. atom_card_info->ioreg_read = cail_reg_read;
  812. atom_card_info->ioreg_write = cail_reg_write;
  813. }
  814. atom_card_info->mc_read = cail_mc_read;
  815. atom_card_info->mc_write = cail_mc_write;
  816. atom_card_info->pll_read = cail_pll_read;
  817. atom_card_info->pll_write = cail_pll_write;
  818. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  819. if (!rdev->mode_info.atom_context) {
  820. radeon_atombios_fini(rdev);
  821. return -ENOMEM;
  822. }
  823. mutex_init(&rdev->mode_info.atom_context->mutex);
  824. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  825. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  826. return 0;
  827. }
  828. /**
  829. * radeon_atombios_fini - free the driver info and callbacks for atombios
  830. *
  831. * @rdev: radeon_device pointer
  832. *
  833. * Frees the driver info and register access callbacks for the ATOM
  834. * interpreter (r4xx+).
  835. * Called at driver shutdown.
  836. */
  837. void radeon_atombios_fini(struct radeon_device *rdev)
  838. {
  839. if (rdev->mode_info.atom_context) {
  840. kfree(rdev->mode_info.atom_context->scratch);
  841. }
  842. kfree(rdev->mode_info.atom_context);
  843. rdev->mode_info.atom_context = NULL;
  844. kfree(rdev->mode_info.atom_card_info);
  845. rdev->mode_info.atom_card_info = NULL;
  846. }
  847. /* COMBIOS */
  848. /*
  849. * COMBIOS is the bios format prior to ATOM. It provides
  850. * command tables similar to ATOM, but doesn't have a unified
  851. * parser. See radeon_combios.c
  852. */
  853. /**
  854. * radeon_combios_init - init the driver info for combios
  855. *
  856. * @rdev: radeon_device pointer
  857. *
  858. * Initializes the driver info for combios (r1xx-r3xx).
  859. * Returns 0 on sucess.
  860. * Called at driver startup.
  861. */
  862. int radeon_combios_init(struct radeon_device *rdev)
  863. {
  864. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  865. return 0;
  866. }
  867. /**
  868. * radeon_combios_fini - free the driver info for combios
  869. *
  870. * @rdev: radeon_device pointer
  871. *
  872. * Frees the driver info for combios (r1xx-r3xx).
  873. * Called at driver shutdown.
  874. */
  875. void radeon_combios_fini(struct radeon_device *rdev)
  876. {
  877. }
  878. /* if we get transitioned to only one device, take VGA back */
  879. /**
  880. * radeon_vga_set_decode - enable/disable vga decode
  881. *
  882. * @cookie: radeon_device pointer
  883. * @state: enable/disable vga decode
  884. *
  885. * Enable/disable vga decode (all asics).
  886. * Returns VGA resource flags.
  887. */
  888. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  889. {
  890. struct radeon_device *rdev = cookie;
  891. radeon_vga_set_state(rdev, state);
  892. if (state)
  893. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  894. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  895. else
  896. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  897. }
  898. /**
  899. * radeon_check_pot_argument - check that argument is a power of two
  900. *
  901. * @arg: value to check
  902. *
  903. * Validates that a certain argument is a power of two (all asics).
  904. * Returns true if argument is valid.
  905. */
  906. static bool radeon_check_pot_argument(int arg)
  907. {
  908. return (arg & (arg - 1)) == 0;
  909. }
  910. /**
  911. * radeon_check_arguments - validate module params
  912. *
  913. * @rdev: radeon_device pointer
  914. *
  915. * Validates certain module parameters and updates
  916. * the associated values used by the driver (all asics).
  917. */
  918. static void radeon_check_arguments(struct radeon_device *rdev)
  919. {
  920. /* vramlimit must be a power of two */
  921. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  922. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  923. radeon_vram_limit);
  924. radeon_vram_limit = 0;
  925. }
  926. if (radeon_gart_size == -1) {
  927. /* default to a larger gart size on newer asics */
  928. if (rdev->family >= CHIP_RV770)
  929. radeon_gart_size = 1024;
  930. else
  931. radeon_gart_size = 512;
  932. }
  933. /* gtt size must be power of two and greater or equal to 32M */
  934. if (radeon_gart_size < 32) {
  935. dev_warn(rdev->dev, "gart size (%d) too small\n",
  936. radeon_gart_size);
  937. if (rdev->family >= CHIP_RV770)
  938. radeon_gart_size = 1024;
  939. else
  940. radeon_gart_size = 512;
  941. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  942. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  943. radeon_gart_size);
  944. if (rdev->family >= CHIP_RV770)
  945. radeon_gart_size = 1024;
  946. else
  947. radeon_gart_size = 512;
  948. }
  949. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  950. /* AGP mode can only be -1, 1, 2, 4, 8 */
  951. switch (radeon_agpmode) {
  952. case -1:
  953. case 0:
  954. case 1:
  955. case 2:
  956. case 4:
  957. case 8:
  958. break;
  959. default:
  960. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  961. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  962. radeon_agpmode = 0;
  963. break;
  964. }
  965. }
  966. /**
  967. * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
  968. * needed for waking up.
  969. *
  970. * @pdev: pci dev pointer
  971. */
  972. static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
  973. {
  974. /* 6600m in a macbook pro */
  975. if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  976. pdev->subsystem_device == 0x00e2) {
  977. printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
  978. return true;
  979. }
  980. return false;
  981. }
  982. /**
  983. * radeon_switcheroo_set_state - set switcheroo state
  984. *
  985. * @pdev: pci dev pointer
  986. * @state: vga switcheroo state
  987. *
  988. * Callback for the switcheroo driver. Suspends or resumes the
  989. * the asics before or after it is powered up using ACPI methods.
  990. */
  991. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  992. {
  993. struct drm_device *dev = pci_get_drvdata(pdev);
  994. if (radeon_is_px() && state == VGA_SWITCHEROO_OFF)
  995. return;
  996. if (state == VGA_SWITCHEROO_ON) {
  997. unsigned d3_delay = dev->pdev->d3_delay;
  998. printk(KERN_INFO "radeon: switched on\n");
  999. /* don't suspend or resume card normally */
  1000. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1001. if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
  1002. dev->pdev->d3_delay = 20;
  1003. radeon_resume_kms(dev, true, true);
  1004. dev->pdev->d3_delay = d3_delay;
  1005. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1006. drm_kms_helper_poll_enable(dev);
  1007. } else {
  1008. printk(KERN_INFO "radeon: switched off\n");
  1009. drm_kms_helper_poll_disable(dev);
  1010. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1011. radeon_suspend_kms(dev, true, true);
  1012. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1013. }
  1014. }
  1015. /**
  1016. * radeon_switcheroo_can_switch - see if switcheroo state can change
  1017. *
  1018. * @pdev: pci dev pointer
  1019. *
  1020. * Callback for the switcheroo driver. Check of the switcheroo
  1021. * state can be changed.
  1022. * Returns true if the state can be changed, false if not.
  1023. */
  1024. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  1025. {
  1026. struct drm_device *dev = pci_get_drvdata(pdev);
  1027. bool can_switch;
  1028. spin_lock(&dev->count_lock);
  1029. can_switch = (dev->open_count == 0);
  1030. spin_unlock(&dev->count_lock);
  1031. return can_switch;
  1032. }
  1033. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  1034. .set_gpu_state = radeon_switcheroo_set_state,
  1035. .reprobe = NULL,
  1036. .can_switch = radeon_switcheroo_can_switch,
  1037. };
  1038. /**
  1039. * radeon_device_init - initialize the driver
  1040. *
  1041. * @rdev: radeon_device pointer
  1042. * @pdev: drm dev pointer
  1043. * @pdev: pci dev pointer
  1044. * @flags: driver flags
  1045. *
  1046. * Initializes the driver info and hw (all asics).
  1047. * Returns 0 for success or an error on failure.
  1048. * Called at driver startup.
  1049. */
  1050. int radeon_device_init(struct radeon_device *rdev,
  1051. struct drm_device *ddev,
  1052. struct pci_dev *pdev,
  1053. uint32_t flags)
  1054. {
  1055. int r, i;
  1056. int dma_bits;
  1057. bool runtime = false;
  1058. rdev->shutdown = false;
  1059. rdev->dev = &pdev->dev;
  1060. rdev->ddev = ddev;
  1061. rdev->pdev = pdev;
  1062. rdev->flags = flags;
  1063. rdev->family = flags & RADEON_FAMILY_MASK;
  1064. rdev->is_atom_bios = false;
  1065. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  1066. rdev->mc.gtt_size = 512 * 1024 * 1024;
  1067. rdev->accel_working = false;
  1068. /* set up ring ids */
  1069. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1070. rdev->ring[i].idx = i;
  1071. }
  1072. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  1073. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  1074. pdev->subsystem_vendor, pdev->subsystem_device);
  1075. /* mutex initialization are all done here so we
  1076. * can recall function without having locking issues */
  1077. mutex_init(&rdev->ring_lock);
  1078. mutex_init(&rdev->dc_hw_i2c_mutex);
  1079. atomic_set(&rdev->ih.lock, 0);
  1080. mutex_init(&rdev->gem.mutex);
  1081. mutex_init(&rdev->pm.mutex);
  1082. mutex_init(&rdev->gpu_clock_mutex);
  1083. mutex_init(&rdev->srbm_mutex);
  1084. init_rwsem(&rdev->pm.mclk_lock);
  1085. init_rwsem(&rdev->exclusive_lock);
  1086. init_waitqueue_head(&rdev->irq.vblank_queue);
  1087. r = radeon_gem_init(rdev);
  1088. if (r)
  1089. return r;
  1090. /* initialize vm here */
  1091. mutex_init(&rdev->vm_manager.lock);
  1092. /* Adjust VM size here.
  1093. * Currently set to 4GB ((1 << 20) 4k pages).
  1094. * Max GPUVM size for cayman and SI is 40 bits.
  1095. */
  1096. rdev->vm_manager.max_pfn = 1 << 20;
  1097. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  1098. /* Set asic functions */
  1099. r = radeon_asic_init(rdev);
  1100. if (r)
  1101. return r;
  1102. radeon_check_arguments(rdev);
  1103. /* all of the newer IGP chips have an internal gart
  1104. * However some rs4xx report as AGP, so remove that here.
  1105. */
  1106. if ((rdev->family >= CHIP_RS400) &&
  1107. (rdev->flags & RADEON_IS_IGP)) {
  1108. rdev->flags &= ~RADEON_IS_AGP;
  1109. }
  1110. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1111. radeon_agp_disable(rdev);
  1112. }
  1113. /* Set the internal MC address mask
  1114. * This is the max address of the GPU's
  1115. * internal address space.
  1116. */
  1117. if (rdev->family >= CHIP_CAYMAN)
  1118. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1119. else if (rdev->family >= CHIP_CEDAR)
  1120. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1121. else
  1122. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1123. /* set DMA mask + need_dma32 flags.
  1124. * PCIE - can handle 40-bits.
  1125. * IGP - can handle 40-bits
  1126. * AGP - generally dma32 is safest
  1127. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1128. */
  1129. rdev->need_dma32 = false;
  1130. if (rdev->flags & RADEON_IS_AGP)
  1131. rdev->need_dma32 = true;
  1132. if ((rdev->flags & RADEON_IS_PCI) &&
  1133. (rdev->family <= CHIP_RS740))
  1134. rdev->need_dma32 = true;
  1135. dma_bits = rdev->need_dma32 ? 32 : 40;
  1136. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1137. if (r) {
  1138. rdev->need_dma32 = true;
  1139. dma_bits = 32;
  1140. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1141. }
  1142. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1143. if (r) {
  1144. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1145. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1146. }
  1147. /* Registers mapping */
  1148. /* TODO: block userspace mapping of io register */
  1149. spin_lock_init(&rdev->mmio_idx_lock);
  1150. spin_lock_init(&rdev->smc_idx_lock);
  1151. spin_lock_init(&rdev->pll_idx_lock);
  1152. spin_lock_init(&rdev->mc_idx_lock);
  1153. spin_lock_init(&rdev->pcie_idx_lock);
  1154. spin_lock_init(&rdev->pciep_idx_lock);
  1155. spin_lock_init(&rdev->pif_idx_lock);
  1156. spin_lock_init(&rdev->cg_idx_lock);
  1157. spin_lock_init(&rdev->uvd_idx_lock);
  1158. spin_lock_init(&rdev->rcu_idx_lock);
  1159. spin_lock_init(&rdev->didt_idx_lock);
  1160. spin_lock_init(&rdev->end_idx_lock);
  1161. if (rdev->family >= CHIP_BONAIRE) {
  1162. rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
  1163. rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
  1164. } else {
  1165. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1166. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1167. }
  1168. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1169. if (rdev->rmmio == NULL) {
  1170. return -ENOMEM;
  1171. }
  1172. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1173. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1174. /* doorbell bar mapping */
  1175. if (rdev->family >= CHIP_BONAIRE)
  1176. radeon_doorbell_init(rdev);
  1177. /* io port mapping */
  1178. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1179. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1180. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1181. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1182. break;
  1183. }
  1184. }
  1185. if (rdev->rio_mem == NULL)
  1186. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1187. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1188. /* this will fail for cards that aren't VGA class devices, just
  1189. * ignore it */
  1190. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1191. if (radeon_runtime_pm == 1)
  1192. runtime = true;
  1193. if ((radeon_runtime_pm == -1) && radeon_is_px())
  1194. runtime = true;
  1195. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
  1196. if (runtime)
  1197. vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
  1198. r = radeon_init(rdev);
  1199. if (r)
  1200. return r;
  1201. r = radeon_ib_ring_tests(rdev);
  1202. if (r)
  1203. DRM_ERROR("ib ring test failed (%d).\n", r);
  1204. r = radeon_gem_debugfs_init(rdev);
  1205. if (r) {
  1206. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1207. }
  1208. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1209. /* Acceleration not working on AGP card try again
  1210. * with fallback to PCI or PCIE GART
  1211. */
  1212. radeon_asic_reset(rdev);
  1213. radeon_fini(rdev);
  1214. radeon_agp_disable(rdev);
  1215. r = radeon_init(rdev);
  1216. if (r)
  1217. return r;
  1218. }
  1219. if ((radeon_testing & 1)) {
  1220. if (rdev->accel_working)
  1221. radeon_test_moves(rdev);
  1222. else
  1223. DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
  1224. }
  1225. if ((radeon_testing & 2)) {
  1226. if (rdev->accel_working)
  1227. radeon_test_syncing(rdev);
  1228. else
  1229. DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
  1230. }
  1231. if (radeon_benchmarking) {
  1232. if (rdev->accel_working)
  1233. radeon_benchmark(rdev, radeon_benchmarking);
  1234. else
  1235. DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
  1236. }
  1237. return 0;
  1238. }
  1239. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1240. /**
  1241. * radeon_device_fini - tear down the driver
  1242. *
  1243. * @rdev: radeon_device pointer
  1244. *
  1245. * Tear down the driver info (all asics).
  1246. * Called at driver shutdown.
  1247. */
  1248. void radeon_device_fini(struct radeon_device *rdev)
  1249. {
  1250. DRM_INFO("radeon: finishing device.\n");
  1251. rdev->shutdown = true;
  1252. /* evict vram memory */
  1253. radeon_bo_evict_vram(rdev);
  1254. radeon_fini(rdev);
  1255. vga_switcheroo_unregister_client(rdev->pdev);
  1256. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1257. if (rdev->rio_mem)
  1258. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1259. rdev->rio_mem = NULL;
  1260. iounmap(rdev->rmmio);
  1261. rdev->rmmio = NULL;
  1262. if (rdev->family >= CHIP_BONAIRE)
  1263. radeon_doorbell_fini(rdev);
  1264. radeon_debugfs_remove_files(rdev);
  1265. }
  1266. /*
  1267. * Suspend & resume.
  1268. */
  1269. /**
  1270. * radeon_suspend_kms - initiate device suspend
  1271. *
  1272. * @pdev: drm dev pointer
  1273. * @state: suspend state
  1274. *
  1275. * Puts the hw in the suspend state (all asics).
  1276. * Returns 0 for success or an error on failure.
  1277. * Called at driver suspend.
  1278. */
  1279. int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
  1280. {
  1281. struct radeon_device *rdev;
  1282. struct drm_crtc *crtc;
  1283. struct drm_connector *connector;
  1284. int i, r;
  1285. bool force_completion = false;
  1286. if (dev == NULL || dev->dev_private == NULL) {
  1287. return -ENODEV;
  1288. }
  1289. rdev = dev->dev_private;
  1290. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1291. return 0;
  1292. drm_kms_helper_poll_disable(dev);
  1293. /* turn off display hw */
  1294. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1295. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1296. }
  1297. /* unpin the front buffers */
  1298. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1299. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  1300. struct radeon_bo *robj;
  1301. if (rfb == NULL || rfb->obj == NULL) {
  1302. continue;
  1303. }
  1304. robj = gem_to_radeon_bo(rfb->obj);
  1305. /* don't unpin kernel fb objects */
  1306. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1307. r = radeon_bo_reserve(robj, false);
  1308. if (r == 0) {
  1309. radeon_bo_unpin(robj);
  1310. radeon_bo_unreserve(robj);
  1311. }
  1312. }
  1313. }
  1314. /* evict vram memory */
  1315. radeon_bo_evict_vram(rdev);
  1316. mutex_lock(&rdev->ring_lock);
  1317. /* wait for gpu to finish processing current batch */
  1318. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1319. r = radeon_fence_wait_empty_locked(rdev, i);
  1320. if (r) {
  1321. /* delay GPU reset to resume */
  1322. force_completion = true;
  1323. }
  1324. }
  1325. if (force_completion) {
  1326. radeon_fence_driver_force_completion(rdev);
  1327. }
  1328. mutex_unlock(&rdev->ring_lock);
  1329. radeon_save_bios_scratch_regs(rdev);
  1330. radeon_pm_suspend(rdev);
  1331. radeon_suspend(rdev);
  1332. radeon_hpd_fini(rdev);
  1333. /* evict remaining vram memory */
  1334. radeon_bo_evict_vram(rdev);
  1335. radeon_agp_suspend(rdev);
  1336. pci_save_state(dev->pdev);
  1337. if (suspend) {
  1338. /* Shut down the device */
  1339. pci_disable_device(dev->pdev);
  1340. pci_set_power_state(dev->pdev, PCI_D3hot);
  1341. }
  1342. if (fbcon) {
  1343. console_lock();
  1344. radeon_fbdev_set_suspend(rdev, 1);
  1345. console_unlock();
  1346. }
  1347. return 0;
  1348. }
  1349. /**
  1350. * radeon_resume_kms - initiate device resume
  1351. *
  1352. * @pdev: drm dev pointer
  1353. *
  1354. * Bring the hw back to operating state (all asics).
  1355. * Returns 0 for success or an error on failure.
  1356. * Called at driver resume.
  1357. */
  1358. int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
  1359. {
  1360. struct drm_connector *connector;
  1361. struct radeon_device *rdev = dev->dev_private;
  1362. int r;
  1363. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1364. return 0;
  1365. if (fbcon) {
  1366. console_lock();
  1367. }
  1368. if (resume) {
  1369. pci_set_power_state(dev->pdev, PCI_D0);
  1370. pci_restore_state(dev->pdev);
  1371. if (pci_enable_device(dev->pdev)) {
  1372. if (fbcon)
  1373. console_unlock();
  1374. return -1;
  1375. }
  1376. }
  1377. /* resume AGP if in use */
  1378. radeon_agp_resume(rdev);
  1379. radeon_resume(rdev);
  1380. r = radeon_ib_ring_tests(rdev);
  1381. if (r)
  1382. DRM_ERROR("ib ring test failed (%d).\n", r);
  1383. radeon_pm_resume(rdev);
  1384. radeon_restore_bios_scratch_regs(rdev);
  1385. if (fbcon) {
  1386. radeon_fbdev_set_suspend(rdev, 0);
  1387. console_unlock();
  1388. }
  1389. /* init dig PHYs, disp eng pll */
  1390. if (rdev->is_atom_bios) {
  1391. radeon_atom_encoder_init(rdev);
  1392. radeon_atom_disp_eng_pll_init(rdev);
  1393. /* turn on the BL */
  1394. if (rdev->mode_info.bl_encoder) {
  1395. u8 bl_level = radeon_get_backlight_level(rdev,
  1396. rdev->mode_info.bl_encoder);
  1397. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1398. bl_level);
  1399. }
  1400. }
  1401. /* reset hpd state */
  1402. radeon_hpd_init(rdev);
  1403. /* blat the mode back in */
  1404. drm_helper_resume_force_mode(dev);
  1405. /* turn on display hw */
  1406. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1407. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1408. }
  1409. drm_kms_helper_poll_enable(dev);
  1410. return 0;
  1411. }
  1412. /**
  1413. * radeon_gpu_reset - reset the asic
  1414. *
  1415. * @rdev: radeon device pointer
  1416. *
  1417. * Attempt the reset the GPU if it has hung (all asics).
  1418. * Returns 0 for success or an error on failure.
  1419. */
  1420. int radeon_gpu_reset(struct radeon_device *rdev)
  1421. {
  1422. unsigned ring_sizes[RADEON_NUM_RINGS];
  1423. uint32_t *ring_data[RADEON_NUM_RINGS];
  1424. bool saved = false;
  1425. int i, r;
  1426. int resched;
  1427. down_write(&rdev->exclusive_lock);
  1428. if (!rdev->needs_reset) {
  1429. up_write(&rdev->exclusive_lock);
  1430. return 0;
  1431. }
  1432. rdev->needs_reset = false;
  1433. radeon_save_bios_scratch_regs(rdev);
  1434. /* block TTM */
  1435. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1436. radeon_pm_suspend(rdev);
  1437. radeon_suspend(rdev);
  1438. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1439. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1440. &ring_data[i]);
  1441. if (ring_sizes[i]) {
  1442. saved = true;
  1443. dev_info(rdev->dev, "Saved %d dwords of commands "
  1444. "on ring %d.\n", ring_sizes[i], i);
  1445. }
  1446. }
  1447. retry:
  1448. r = radeon_asic_reset(rdev);
  1449. if (!r) {
  1450. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1451. radeon_resume(rdev);
  1452. }
  1453. radeon_restore_bios_scratch_regs(rdev);
  1454. if (!r) {
  1455. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1456. radeon_ring_restore(rdev, &rdev->ring[i],
  1457. ring_sizes[i], ring_data[i]);
  1458. ring_sizes[i] = 0;
  1459. ring_data[i] = NULL;
  1460. }
  1461. r = radeon_ib_ring_tests(rdev);
  1462. if (r) {
  1463. dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
  1464. if (saved) {
  1465. saved = false;
  1466. radeon_suspend(rdev);
  1467. goto retry;
  1468. }
  1469. }
  1470. } else {
  1471. radeon_fence_driver_force_completion(rdev);
  1472. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1473. kfree(ring_data[i]);
  1474. }
  1475. }
  1476. radeon_pm_resume(rdev);
  1477. drm_helper_resume_force_mode(rdev->ddev);
  1478. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1479. if (r) {
  1480. /* bad news, how to tell it to userspace ? */
  1481. dev_info(rdev->dev, "GPU reset failed\n");
  1482. }
  1483. up_write(&rdev->exclusive_lock);
  1484. return r;
  1485. }
  1486. /*
  1487. * Debugfs
  1488. */
  1489. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1490. struct drm_info_list *files,
  1491. unsigned nfiles)
  1492. {
  1493. unsigned i;
  1494. for (i = 0; i < rdev->debugfs_count; i++) {
  1495. if (rdev->debugfs[i].files == files) {
  1496. /* Already registered */
  1497. return 0;
  1498. }
  1499. }
  1500. i = rdev->debugfs_count + 1;
  1501. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1502. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1503. DRM_ERROR("Report so we increase "
  1504. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1505. return -EINVAL;
  1506. }
  1507. rdev->debugfs[rdev->debugfs_count].files = files;
  1508. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1509. rdev->debugfs_count = i;
  1510. #if defined(CONFIG_DEBUG_FS)
  1511. drm_debugfs_create_files(files, nfiles,
  1512. rdev->ddev->control->debugfs_root,
  1513. rdev->ddev->control);
  1514. drm_debugfs_create_files(files, nfiles,
  1515. rdev->ddev->primary->debugfs_root,
  1516. rdev->ddev->primary);
  1517. #endif
  1518. return 0;
  1519. }
  1520. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1521. {
  1522. #if defined(CONFIG_DEBUG_FS)
  1523. unsigned i;
  1524. for (i = 0; i < rdev->debugfs_count; i++) {
  1525. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1526. rdev->debugfs[i].num_files,
  1527. rdev->ddev->control);
  1528. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1529. rdev->debugfs[i].num_files,
  1530. rdev->ddev->primary);
  1531. }
  1532. #endif
  1533. }
  1534. #if defined(CONFIG_DEBUG_FS)
  1535. int radeon_debugfs_init(struct drm_minor *minor)
  1536. {
  1537. return 0;
  1538. }
  1539. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1540. {
  1541. }
  1542. #endif