r600_hdmi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. */
  26. #include <linux/hdmi.h>
  27. #include <linux/gcd.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "r600d.h"
  33. #include "atom.h"
  34. /*
  35. * HDMI color format
  36. */
  37. enum r600_hdmi_color_format {
  38. RGB = 0,
  39. YCC_422 = 1,
  40. YCC_444 = 2
  41. };
  42. /*
  43. * IEC60958 status bits
  44. */
  45. enum r600_hdmi_iec_status_bits {
  46. AUDIO_STATUS_DIG_ENABLE = 0x01,
  47. AUDIO_STATUS_V = 0x02,
  48. AUDIO_STATUS_VCFG = 0x04,
  49. AUDIO_STATUS_EMPHASIS = 0x08,
  50. AUDIO_STATUS_COPYRIGHT = 0x10,
  51. AUDIO_STATUS_NONAUDIO = 0x20,
  52. AUDIO_STATUS_PROFESSIONAL = 0x40,
  53. AUDIO_STATUS_LEVEL = 0x80
  54. };
  55. static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
  56. /* 32kHz 44.1kHz 48kHz */
  57. /* Clock N CTS N CTS N CTS */
  58. { 25175, 4096, 25175, 28224, 125875, 6144, 25175 }, /* 25,20/1.001 MHz */
  59. { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
  60. { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
  61. { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
  62. { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
  63. { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
  64. { 74176, 4096, 74176, 5733, 75335, 6144, 74176 }, /* 74.25/1.001 MHz */
  65. { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
  66. { 148352, 4096, 148352, 5733, 150670, 6144, 148352 }, /* 148.50/1.001 MHz */
  67. { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
  68. };
  69. /*
  70. * calculate CTS and N values if they are not found in the table
  71. */
  72. static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int *N, int freq)
  73. {
  74. int n, cts;
  75. unsigned long div, mul;
  76. /* Safe, but overly large values */
  77. n = 128 * freq;
  78. cts = clock * 1000;
  79. /* Smallest valid fraction */
  80. div = gcd(n, cts);
  81. n /= div;
  82. cts /= div;
  83. /*
  84. * The optimal N is 128*freq/1000. Calculate the closest larger
  85. * value that doesn't truncate any bits.
  86. */
  87. mul = ((128*freq/1000) + (n-1))/n;
  88. n *= mul;
  89. cts *= mul;
  90. /* Check that we are in spec (not always possible) */
  91. if (n < (128*freq/1500))
  92. printk(KERN_WARNING "Calculated ACR N value is too small. You may experience audio problems.\n");
  93. if (n > (128*freq/300))
  94. printk(KERN_WARNING "Calculated ACR N value is too large. You may experience audio problems.\n");
  95. *N = n;
  96. *CTS = cts;
  97. DRM_DEBUG("Calculated ACR timing N=%d CTS=%d for frequency %d\n",
  98. *N, *CTS, freq);
  99. }
  100. struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
  101. {
  102. struct radeon_hdmi_acr res;
  103. u8 i;
  104. /* Precalculated values for common clocks */
  105. for (i = 0; i < ARRAY_SIZE(r600_hdmi_predefined_acr); i++) {
  106. if (r600_hdmi_predefined_acr[i].clock == clock)
  107. return r600_hdmi_predefined_acr[i];
  108. }
  109. /* And odd clocks get manually calculated */
  110. r600_hdmi_calc_cts(clock, &res.cts_32khz, &res.n_32khz, 32000);
  111. r600_hdmi_calc_cts(clock, &res.cts_44_1khz, &res.n_44_1khz, 44100);
  112. r600_hdmi_calc_cts(clock, &res.cts_48khz, &res.n_48khz, 48000);
  113. return res;
  114. }
  115. /*
  116. * update the N and CTS parameters for a given pixel clock rate
  117. */
  118. static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  119. {
  120. struct drm_device *dev = encoder->dev;
  121. struct radeon_device *rdev = dev->dev_private;
  122. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  123. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  124. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  125. uint32_t offset = dig->afmt->offset;
  126. WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
  127. WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
  128. WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
  129. WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
  130. WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
  131. WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
  132. }
  133. /*
  134. * build a HDMI Video Info Frame
  135. */
  136. static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  137. void *buffer, size_t size)
  138. {
  139. struct drm_device *dev = encoder->dev;
  140. struct radeon_device *rdev = dev->dev_private;
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  143. uint32_t offset = dig->afmt->offset;
  144. uint8_t *frame = buffer + 3;
  145. uint8_t *header = buffer;
  146. WREG32(HDMI0_AVI_INFO0 + offset,
  147. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  148. WREG32(HDMI0_AVI_INFO1 + offset,
  149. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  150. WREG32(HDMI0_AVI_INFO2 + offset,
  151. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  152. WREG32(HDMI0_AVI_INFO3 + offset,
  153. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  154. }
  155. /*
  156. * build a Audio Info Frame
  157. */
  158. static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
  159. const void *buffer, size_t size)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  164. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  165. uint32_t offset = dig->afmt->offset;
  166. const u8 *frame = buffer + 3;
  167. WREG32(HDMI0_AUDIO_INFO0 + offset,
  168. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  169. WREG32(HDMI0_AUDIO_INFO1 + offset,
  170. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
  171. }
  172. /*
  173. * test if audio buffer is filled enough to start playing
  174. */
  175. static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
  176. {
  177. struct drm_device *dev = encoder->dev;
  178. struct radeon_device *rdev = dev->dev_private;
  179. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  180. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  181. uint32_t offset = dig->afmt->offset;
  182. return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
  183. }
  184. /*
  185. * have buffer status changed since last call?
  186. */
  187. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
  188. {
  189. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  190. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  191. int status, result;
  192. if (!dig->afmt || !dig->afmt->enabled)
  193. return 0;
  194. status = r600_hdmi_is_audio_buffer_filled(encoder);
  195. result = dig->afmt->last_buffer_filled_status != status;
  196. dig->afmt->last_buffer_filled_status = status;
  197. return result;
  198. }
  199. /*
  200. * write the audio workaround status to the hardware
  201. */
  202. static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
  203. {
  204. struct drm_device *dev = encoder->dev;
  205. struct radeon_device *rdev = dev->dev_private;
  206. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  207. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  208. uint32_t offset = dig->afmt->offset;
  209. bool hdmi_audio_workaround = false; /* FIXME */
  210. u32 value;
  211. if (!hdmi_audio_workaround ||
  212. r600_hdmi_is_audio_buffer_filled(encoder))
  213. value = 0; /* disable workaround */
  214. else
  215. value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
  216. WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
  217. value, ~HDMI0_AUDIO_TEST_EN);
  218. }
  219. void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  220. {
  221. struct drm_device *dev = encoder->dev;
  222. struct radeon_device *rdev = dev->dev_private;
  223. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  224. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  225. u32 base_rate = 24000;
  226. u32 max_ratio = clock / base_rate;
  227. u32 dto_phase;
  228. u32 dto_modulo = clock;
  229. u32 wallclock_ratio;
  230. u32 dto_cntl;
  231. if (!dig || !dig->afmt)
  232. return;
  233. if (max_ratio >= 8) {
  234. dto_phase = 192 * 1000;
  235. wallclock_ratio = 3;
  236. } else if (max_ratio >= 4) {
  237. dto_phase = 96 * 1000;
  238. wallclock_ratio = 2;
  239. } else if (max_ratio >= 2) {
  240. dto_phase = 48 * 1000;
  241. wallclock_ratio = 1;
  242. } else {
  243. dto_phase = 24 * 1000;
  244. wallclock_ratio = 0;
  245. }
  246. /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
  247. * doesn't matter which one you use. Just use the first one.
  248. */
  249. /* XXX two dtos; generally use dto0 for hdmi */
  250. /* Express [24MHz / target pixel clock] as an exact rational
  251. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  252. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  253. */
  254. if (ASIC_IS_DCE32(rdev)) {
  255. if (dig->dig_encoder == 0) {
  256. dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  257. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  258. WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
  259. WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
  260. WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
  261. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  262. } else {
  263. dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
  264. dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
  265. WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
  266. WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
  267. WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
  268. WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
  269. }
  270. } else if (ASIC_IS_DCE3(rdev)) {
  271. /* according to the reg specs, this should DCE3.2 only, but in
  272. * practice it seems to cover DCE3.0/3.1 as well.
  273. */
  274. if (dig->dig_encoder == 0) {
  275. WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
  276. WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
  277. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  278. } else {
  279. WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
  280. WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
  281. WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
  282. }
  283. } else {
  284. /* according to the reg specs, this should be DCE2.0 and DCE3.0/3.1 */
  285. WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
  286. AUDIO_DTO_MODULE(clock / 10));
  287. }
  288. }
  289. static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  290. {
  291. struct radeon_device *rdev = encoder->dev->dev_private;
  292. struct drm_connector *connector;
  293. struct radeon_connector *radeon_connector = NULL;
  294. u32 tmp;
  295. u8 *sadb;
  296. int sad_count;
  297. /* XXX: setting this register causes hangs on some asics */
  298. return;
  299. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  300. if (connector->encoder == encoder) {
  301. radeon_connector = to_radeon_connector(connector);
  302. break;
  303. }
  304. }
  305. if (!radeon_connector) {
  306. DRM_ERROR("Couldn't find encoder's connector\n");
  307. return;
  308. }
  309. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  310. if (sad_count < 0) {
  311. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  312. return;
  313. }
  314. /* program the speaker allocation */
  315. tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
  316. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  317. /* set HDMI mode */
  318. tmp |= HDMI_CONNECTION;
  319. if (sad_count)
  320. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  321. else
  322. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  323. WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
  324. kfree(sadb);
  325. }
  326. static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
  327. {
  328. struct radeon_device *rdev = encoder->dev->dev_private;
  329. struct drm_connector *connector;
  330. struct radeon_connector *radeon_connector = NULL;
  331. struct cea_sad *sads;
  332. int i, sad_count;
  333. static const u16 eld_reg_to_type[][2] = {
  334. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  335. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  336. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  337. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  338. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  339. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  340. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  341. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  342. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  343. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  344. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  345. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  346. };
  347. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  348. if (connector->encoder == encoder) {
  349. radeon_connector = to_radeon_connector(connector);
  350. break;
  351. }
  352. }
  353. if (!radeon_connector) {
  354. DRM_ERROR("Couldn't find encoder's connector\n");
  355. return;
  356. }
  357. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  358. if (sad_count < 0) {
  359. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  360. return;
  361. }
  362. BUG_ON(!sads);
  363. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  364. u32 value = 0;
  365. u8 stereo_freqs = 0;
  366. int max_channels = -1;
  367. int j;
  368. for (j = 0; j < sad_count; j++) {
  369. struct cea_sad *sad = &sads[j];
  370. if (sad->format == eld_reg_to_type[i][1]) {
  371. if (sad->channels > max_channels) {
  372. value = MAX_CHANNELS(sad->channels) |
  373. DESCRIPTOR_BYTE_2(sad->byte2) |
  374. SUPPORTED_FREQUENCIES(sad->freq);
  375. max_channels = sad->channels;
  376. }
  377. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  378. stereo_freqs |= sad->freq;
  379. else
  380. break;
  381. }
  382. }
  383. value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
  384. WREG32(eld_reg_to_type[i][0], value);
  385. }
  386. kfree(sads);
  387. }
  388. /*
  389. * update the info frames with the data from the current display mode
  390. */
  391. void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  392. {
  393. struct drm_device *dev = encoder->dev;
  394. struct radeon_device *rdev = dev->dev_private;
  395. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  396. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  397. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  398. struct hdmi_avi_infoframe frame;
  399. uint32_t offset;
  400. ssize_t err;
  401. if (!dig || !dig->afmt)
  402. return;
  403. /* Silent, r600_hdmi_enable will raise WARN for us */
  404. if (!dig->afmt->enabled)
  405. return;
  406. offset = dig->afmt->offset;
  407. r600_audio_set_dto(encoder, mode->clock);
  408. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  409. HDMI0_NULL_SEND); /* send null packets when required */
  410. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  411. if (ASIC_IS_DCE32(rdev)) {
  412. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  413. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  414. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  415. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  416. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  417. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  418. } else {
  419. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  420. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  421. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  422. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  423. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  424. }
  425. if (ASIC_IS_DCE32(rdev)) {
  426. dce3_2_afmt_write_speaker_allocation(encoder);
  427. dce3_2_afmt_write_sad_regs(encoder);
  428. }
  429. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  430. HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */
  431. HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
  432. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  433. HDMI0_NULL_SEND | /* send null packets when required */
  434. HDMI0_GC_SEND | /* send general control packets */
  435. HDMI0_GC_CONT); /* send general control packets every frame */
  436. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  437. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  438. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  439. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  440. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  441. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  442. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  443. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  444. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  445. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  446. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  447. if (err < 0) {
  448. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  449. return;
  450. }
  451. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  452. if (err < 0) {
  453. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  454. return;
  455. }
  456. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  457. r600_hdmi_update_ACR(encoder, mode->clock);
  458. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  459. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  460. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  461. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  462. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  463. r600_hdmi_audio_workaround(encoder);
  464. }
  465. /*
  466. * update settings with current parameters from audio engine
  467. */
  468. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct radeon_device *rdev = dev->dev_private;
  472. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  473. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  474. struct r600_audio_pin audio = r600_audio_status(rdev);
  475. uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
  476. struct hdmi_audio_infoframe frame;
  477. uint32_t offset;
  478. uint32_t iec;
  479. ssize_t err;
  480. if (!dig->afmt || !dig->afmt->enabled)
  481. return;
  482. offset = dig->afmt->offset;
  483. DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
  484. r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
  485. audio.channels, audio.rate, audio.bits_per_sample);
  486. DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
  487. (int)audio.status_bits, (int)audio.category_code);
  488. iec = 0;
  489. if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
  490. iec |= 1 << 0;
  491. if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
  492. iec |= 1 << 1;
  493. if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
  494. iec |= 1 << 2;
  495. if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
  496. iec |= 1 << 3;
  497. iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
  498. switch (audio.rate) {
  499. case 32000:
  500. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
  501. break;
  502. case 44100:
  503. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
  504. break;
  505. case 48000:
  506. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
  507. break;
  508. case 88200:
  509. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
  510. break;
  511. case 96000:
  512. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
  513. break;
  514. case 176400:
  515. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
  516. break;
  517. case 192000:
  518. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
  519. break;
  520. }
  521. WREG32(HDMI0_60958_0 + offset, iec);
  522. iec = 0;
  523. switch (audio.bits_per_sample) {
  524. case 16:
  525. iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
  526. break;
  527. case 20:
  528. iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
  529. break;
  530. case 24:
  531. iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
  532. break;
  533. }
  534. if (audio.status_bits & AUDIO_STATUS_V)
  535. iec |= 0x5 << 16;
  536. WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
  537. err = hdmi_audio_infoframe_init(&frame);
  538. if (err < 0) {
  539. DRM_ERROR("failed to setup audio infoframe\n");
  540. return;
  541. }
  542. frame.channels = audio.channels;
  543. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  544. if (err < 0) {
  545. DRM_ERROR("failed to pack audio infoframe\n");
  546. return;
  547. }
  548. r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
  549. r600_hdmi_audio_workaround(encoder);
  550. }
  551. /*
  552. * enable the HDMI engine
  553. */
  554. void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
  555. {
  556. struct drm_device *dev = encoder->dev;
  557. struct radeon_device *rdev = dev->dev_private;
  558. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  559. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  560. u32 hdmi = HDMI0_ERROR_ACK;
  561. if (!dig || !dig->afmt)
  562. return;
  563. /* Silent, r600_hdmi_enable will raise WARN for us */
  564. if (enable && dig->afmt->enabled)
  565. return;
  566. if (!enable && !dig->afmt->enabled)
  567. return;
  568. if (enable)
  569. dig->afmt->pin = r600_audio_get_pin(rdev);
  570. else
  571. dig->afmt->pin = NULL;
  572. /* Older chipsets require setting HDMI and routing manually */
  573. if (!ASIC_IS_DCE3(rdev)) {
  574. if (enable)
  575. hdmi |= HDMI0_ENABLE;
  576. switch (radeon_encoder->encoder_id) {
  577. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  578. if (enable) {
  579. WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
  580. hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
  581. } else {
  582. WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
  583. }
  584. break;
  585. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  586. if (enable) {
  587. WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
  588. hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
  589. } else {
  590. WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
  591. }
  592. break;
  593. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  594. if (enable) {
  595. WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
  596. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
  597. } else {
  598. WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
  599. }
  600. break;
  601. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  602. if (enable)
  603. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
  604. break;
  605. default:
  606. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  607. radeon_encoder->encoder_id);
  608. break;
  609. }
  610. WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
  611. }
  612. if (rdev->irq.installed) {
  613. /* if irq is available use it */
  614. /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
  615. if (enable)
  616. radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
  617. else
  618. radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
  619. }
  620. dig->afmt->enabled = enable;
  621. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  622. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  623. }