r600_dma.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "r600d.h"
  28. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev);
  29. /*
  30. * DMA
  31. * Starting with R600, the GPU has an asynchronous
  32. * DMA engine. The programming model is very similar
  33. * to the 3D engine (ring buffer, IBs, etc.), but the
  34. * DMA controller has it's own packet format that is
  35. * different form the PM4 format used by the 3D engine.
  36. * It supports copying data, writing embedded data,
  37. * solid fills, and a number of other things. It also
  38. * has support for tiling/detiling of buffers.
  39. */
  40. /**
  41. * r600_dma_get_rptr - get the current read pointer
  42. *
  43. * @rdev: radeon_device pointer
  44. * @ring: radeon ring pointer
  45. *
  46. * Get the current rptr from the hardware (r6xx+).
  47. */
  48. uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
  49. struct radeon_ring *ring)
  50. {
  51. return (radeon_ring_generic_get_rptr(rdev, ring) & 0x3fffc) >> 2;
  52. }
  53. /**
  54. * r600_dma_get_wptr - get the current write pointer
  55. *
  56. * @rdev: radeon_device pointer
  57. * @ring: radeon ring pointer
  58. *
  59. * Get the current wptr from the hardware (r6xx+).
  60. */
  61. uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
  62. struct radeon_ring *ring)
  63. {
  64. return (RREG32(ring->wptr_reg) & 0x3fffc) >> 2;
  65. }
  66. /**
  67. * r600_dma_set_wptr - commit the write pointer
  68. *
  69. * @rdev: radeon_device pointer
  70. * @ring: radeon ring pointer
  71. *
  72. * Write the wptr back to the hardware (r6xx+).
  73. */
  74. void r600_dma_set_wptr(struct radeon_device *rdev,
  75. struct radeon_ring *ring)
  76. {
  77. WREG32(ring->wptr_reg, (ring->wptr << 2) & 0x3fffc);
  78. }
  79. /**
  80. * r600_dma_stop - stop the async dma engine
  81. *
  82. * @rdev: radeon_device pointer
  83. *
  84. * Stop the async dma engine (r6xx-evergreen).
  85. */
  86. void r600_dma_stop(struct radeon_device *rdev)
  87. {
  88. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  89. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  90. rb_cntl &= ~DMA_RB_ENABLE;
  91. WREG32(DMA_RB_CNTL, rb_cntl);
  92. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  93. }
  94. /**
  95. * r600_dma_resume - setup and start the async dma engine
  96. *
  97. * @rdev: radeon_device pointer
  98. *
  99. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  100. * Returns 0 for success, error for failure.
  101. */
  102. int r600_dma_resume(struct radeon_device *rdev)
  103. {
  104. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  105. u32 rb_cntl, dma_cntl, ib_cntl;
  106. u32 rb_bufsz;
  107. int r;
  108. /* Reset dma */
  109. if (rdev->family >= CHIP_RV770)
  110. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  111. else
  112. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  113. RREG32(SRBM_SOFT_RESET);
  114. udelay(50);
  115. WREG32(SRBM_SOFT_RESET, 0);
  116. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  117. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  118. /* Set ring buffer size in dwords */
  119. rb_bufsz = order_base_2(ring->ring_size / 4);
  120. rb_cntl = rb_bufsz << 1;
  121. #ifdef __BIG_ENDIAN
  122. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  123. #endif
  124. WREG32(DMA_RB_CNTL, rb_cntl);
  125. /* Initialize the ring buffer's read and write pointers */
  126. WREG32(DMA_RB_RPTR, 0);
  127. WREG32(DMA_RB_WPTR, 0);
  128. /* set the wb address whether it's enabled or not */
  129. WREG32(DMA_RB_RPTR_ADDR_HI,
  130. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  131. WREG32(DMA_RB_RPTR_ADDR_LO,
  132. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  133. if (rdev->wb.enabled)
  134. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  135. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  136. /* enable DMA IBs */
  137. ib_cntl = DMA_IB_ENABLE;
  138. #ifdef __BIG_ENDIAN
  139. ib_cntl |= DMA_IB_SWAP_ENABLE;
  140. #endif
  141. WREG32(DMA_IB_CNTL, ib_cntl);
  142. dma_cntl = RREG32(DMA_CNTL);
  143. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  144. WREG32(DMA_CNTL, dma_cntl);
  145. if (rdev->family >= CHIP_RV770)
  146. WREG32(DMA_MODE, 1);
  147. ring->wptr = 0;
  148. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  149. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  150. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  151. ring->ready = true;
  152. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  153. if (r) {
  154. ring->ready = false;
  155. return r;
  156. }
  157. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  158. return 0;
  159. }
  160. /**
  161. * r600_dma_fini - tear down the async dma engine
  162. *
  163. * @rdev: radeon_device pointer
  164. *
  165. * Stop the async dma engine and free the ring (r6xx-evergreen).
  166. */
  167. void r600_dma_fini(struct radeon_device *rdev)
  168. {
  169. r600_dma_stop(rdev);
  170. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  171. }
  172. /**
  173. * r600_dma_is_lockup - Check if the DMA engine is locked up
  174. *
  175. * @rdev: radeon_device pointer
  176. * @ring: radeon_ring structure holding ring information
  177. *
  178. * Check if the async DMA engine is locked up.
  179. * Returns true if the engine appears to be locked up, false if not.
  180. */
  181. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  182. {
  183. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  184. if (!(reset_mask & RADEON_RESET_DMA)) {
  185. radeon_ring_lockup_update(ring);
  186. return false;
  187. }
  188. /* force ring activities */
  189. radeon_ring_force_activity(rdev, ring);
  190. return radeon_ring_test_lockup(rdev, ring);
  191. }
  192. /**
  193. * r600_dma_ring_test - simple async dma engine test
  194. *
  195. * @rdev: radeon_device pointer
  196. * @ring: radeon_ring structure holding ring information
  197. *
  198. * Test the DMA engine by writing using it to write an
  199. * value to memory. (r6xx-SI).
  200. * Returns 0 for success, error for failure.
  201. */
  202. int r600_dma_ring_test(struct radeon_device *rdev,
  203. struct radeon_ring *ring)
  204. {
  205. unsigned i;
  206. int r;
  207. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  208. u32 tmp;
  209. if (!ptr) {
  210. DRM_ERROR("invalid vram scratch pointer\n");
  211. return -EINVAL;
  212. }
  213. tmp = 0xCAFEDEAD;
  214. writel(tmp, ptr);
  215. r = radeon_ring_lock(rdev, ring, 4);
  216. if (r) {
  217. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  218. return r;
  219. }
  220. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  221. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  222. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  223. radeon_ring_write(ring, 0xDEADBEEF);
  224. radeon_ring_unlock_commit(rdev, ring);
  225. for (i = 0; i < rdev->usec_timeout; i++) {
  226. tmp = readl(ptr);
  227. if (tmp == 0xDEADBEEF)
  228. break;
  229. DRM_UDELAY(1);
  230. }
  231. if (i < rdev->usec_timeout) {
  232. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  233. } else {
  234. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  235. ring->idx, tmp);
  236. r = -EINVAL;
  237. }
  238. return r;
  239. }
  240. /**
  241. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  242. *
  243. * @rdev: radeon_device pointer
  244. * @fence: radeon fence object
  245. *
  246. * Add a DMA fence packet to the ring to write
  247. * the fence seq number and DMA trap packet to generate
  248. * an interrupt if needed (r6xx-r7xx).
  249. */
  250. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  251. struct radeon_fence *fence)
  252. {
  253. struct radeon_ring *ring = &rdev->ring[fence->ring];
  254. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  255. /* write the fence */
  256. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  257. radeon_ring_write(ring, addr & 0xfffffffc);
  258. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  259. radeon_ring_write(ring, lower_32_bits(fence->seq));
  260. /* generate an interrupt */
  261. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  262. }
  263. /**
  264. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  265. *
  266. * @rdev: radeon_device pointer
  267. * @ring: radeon_ring structure holding ring information
  268. * @semaphore: radeon semaphore object
  269. * @emit_wait: wait or signal semaphore
  270. *
  271. * Add a DMA semaphore packet to the ring wait on or signal
  272. * other rings (r6xx-SI).
  273. */
  274. bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  275. struct radeon_ring *ring,
  276. struct radeon_semaphore *semaphore,
  277. bool emit_wait)
  278. {
  279. u64 addr = semaphore->gpu_addr;
  280. u32 s = emit_wait ? 0 : 1;
  281. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  282. radeon_ring_write(ring, addr & 0xfffffffc);
  283. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  284. return true;
  285. }
  286. /**
  287. * r600_dma_ib_test - test an IB on the DMA engine
  288. *
  289. * @rdev: radeon_device pointer
  290. * @ring: radeon_ring structure holding ring information
  291. *
  292. * Test a simple IB in the DMA ring (r6xx-SI).
  293. * Returns 0 on success, error on failure.
  294. */
  295. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  296. {
  297. struct radeon_ib ib;
  298. unsigned i;
  299. int r;
  300. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  301. u32 tmp = 0;
  302. if (!ptr) {
  303. DRM_ERROR("invalid vram scratch pointer\n");
  304. return -EINVAL;
  305. }
  306. tmp = 0xCAFEDEAD;
  307. writel(tmp, ptr);
  308. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  309. if (r) {
  310. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  311. return r;
  312. }
  313. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  314. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  315. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  316. ib.ptr[3] = 0xDEADBEEF;
  317. ib.length_dw = 4;
  318. r = radeon_ib_schedule(rdev, &ib, NULL);
  319. if (r) {
  320. radeon_ib_free(rdev, &ib);
  321. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  322. return r;
  323. }
  324. r = radeon_fence_wait(ib.fence, false);
  325. if (r) {
  326. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  327. return r;
  328. }
  329. for (i = 0; i < rdev->usec_timeout; i++) {
  330. tmp = readl(ptr);
  331. if (tmp == 0xDEADBEEF)
  332. break;
  333. DRM_UDELAY(1);
  334. }
  335. if (i < rdev->usec_timeout) {
  336. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  337. } else {
  338. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  339. r = -EINVAL;
  340. }
  341. radeon_ib_free(rdev, &ib);
  342. return r;
  343. }
  344. /**
  345. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  346. *
  347. * @rdev: radeon_device pointer
  348. * @ib: IB object to schedule
  349. *
  350. * Schedule an IB in the DMA ring (r6xx-r7xx).
  351. */
  352. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  353. {
  354. struct radeon_ring *ring = &rdev->ring[ib->ring];
  355. if (rdev->wb.enabled) {
  356. u32 next_rptr = ring->wptr + 4;
  357. while ((next_rptr & 7) != 5)
  358. next_rptr++;
  359. next_rptr += 3;
  360. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  361. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  362. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  363. radeon_ring_write(ring, next_rptr);
  364. }
  365. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  366. * Pad as necessary with NOPs.
  367. */
  368. while ((ring->wptr & 7) != 5)
  369. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  370. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  371. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  372. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  373. }
  374. /**
  375. * r600_copy_dma - copy pages using the DMA engine
  376. *
  377. * @rdev: radeon_device pointer
  378. * @src_offset: src GPU address
  379. * @dst_offset: dst GPU address
  380. * @num_gpu_pages: number of GPU pages to xfer
  381. * @fence: radeon fence object
  382. *
  383. * Copy GPU paging using the DMA engine (r6xx).
  384. * Used by the radeon ttm implementation to move pages if
  385. * registered as the asic copy callback.
  386. */
  387. int r600_copy_dma(struct radeon_device *rdev,
  388. uint64_t src_offset, uint64_t dst_offset,
  389. unsigned num_gpu_pages,
  390. struct radeon_fence **fence)
  391. {
  392. struct radeon_semaphore *sem = NULL;
  393. int ring_index = rdev->asic->copy.dma_ring_index;
  394. struct radeon_ring *ring = &rdev->ring[ring_index];
  395. u32 size_in_dw, cur_size_in_dw;
  396. int i, num_loops;
  397. int r = 0;
  398. r = radeon_semaphore_create(rdev, &sem);
  399. if (r) {
  400. DRM_ERROR("radeon: moving bo (%d).\n", r);
  401. return r;
  402. }
  403. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  404. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  405. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  406. if (r) {
  407. DRM_ERROR("radeon: moving bo (%d).\n", r);
  408. radeon_semaphore_free(rdev, &sem, NULL);
  409. return r;
  410. }
  411. radeon_semaphore_sync_to(sem, *fence);
  412. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  413. for (i = 0; i < num_loops; i++) {
  414. cur_size_in_dw = size_in_dw;
  415. if (cur_size_in_dw > 0xFFFE)
  416. cur_size_in_dw = 0xFFFE;
  417. size_in_dw -= cur_size_in_dw;
  418. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  419. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  420. radeon_ring_write(ring, src_offset & 0xfffffffc);
  421. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  422. (upper_32_bits(src_offset) & 0xff)));
  423. src_offset += cur_size_in_dw * 4;
  424. dst_offset += cur_size_in_dw * 4;
  425. }
  426. r = radeon_fence_emit(rdev, fence, ring->idx);
  427. if (r) {
  428. radeon_ring_unlock_undo(rdev, ring);
  429. return r;
  430. }
  431. radeon_ring_unlock_commit(rdev, ring);
  432. radeon_semaphore_free(rdev, &sem, *fence);
  433. return r;
  434. }