r600.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  117. {
  118. return 0;
  119. }
  120. void dce3_program_fmt(struct drm_encoder *encoder)
  121. {
  122. struct drm_device *dev = encoder->dev;
  123. struct radeon_device *rdev = dev->dev_private;
  124. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  125. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  126. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  127. int bpc = 0;
  128. u32 tmp = 0;
  129. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  130. if (connector) {
  131. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  132. bpc = radeon_get_monitor_bpc(connector);
  133. dither = radeon_connector->dither;
  134. }
  135. /* LVDS FMT is set up by atom */
  136. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  137. return;
  138. /* not needed for analog */
  139. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  140. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  141. return;
  142. if (bpc == 0)
  143. return;
  144. switch (bpc) {
  145. case 6:
  146. if (dither == RADEON_FMT_DITHER_ENABLE)
  147. /* XXX sort out optimal dither settings */
  148. tmp |= FMT_SPATIAL_DITHER_EN;
  149. else
  150. tmp |= FMT_TRUNCATE_EN;
  151. break;
  152. case 8:
  153. if (dither == RADEON_FMT_DITHER_ENABLE)
  154. /* XXX sort out optimal dither settings */
  155. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  156. else
  157. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  158. break;
  159. case 10:
  160. default:
  161. /* not needed */
  162. break;
  163. }
  164. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  165. }
  166. /* get temperature in millidegrees */
  167. int rv6xx_get_temp(struct radeon_device *rdev)
  168. {
  169. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  170. ASIC_T_SHIFT;
  171. int actual_temp = temp & 0xff;
  172. if (temp & 0x100)
  173. actual_temp -= 256;
  174. return actual_temp * 1000;
  175. }
  176. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  177. {
  178. int i;
  179. rdev->pm.dynpm_can_upclock = true;
  180. rdev->pm.dynpm_can_downclock = true;
  181. /* power state array is low to high, default is first */
  182. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  183. int min_power_state_index = 0;
  184. if (rdev->pm.num_power_states > 2)
  185. min_power_state_index = 1;
  186. switch (rdev->pm.dynpm_planned_action) {
  187. case DYNPM_ACTION_MINIMUM:
  188. rdev->pm.requested_power_state_index = min_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_downclock = false;
  191. break;
  192. case DYNPM_ACTION_DOWNCLOCK:
  193. if (rdev->pm.current_power_state_index == min_power_state_index) {
  194. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  195. rdev->pm.dynpm_can_downclock = false;
  196. } else {
  197. if (rdev->pm.active_crtc_count > 1) {
  198. for (i = 0; i < rdev->pm.num_power_states; i++) {
  199. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  200. continue;
  201. else if (i >= rdev->pm.current_power_state_index) {
  202. rdev->pm.requested_power_state_index =
  203. rdev->pm.current_power_state_index;
  204. break;
  205. } else {
  206. rdev->pm.requested_power_state_index = i;
  207. break;
  208. }
  209. }
  210. } else {
  211. if (rdev->pm.current_power_state_index == 0)
  212. rdev->pm.requested_power_state_index =
  213. rdev->pm.num_power_states - 1;
  214. else
  215. rdev->pm.requested_power_state_index =
  216. rdev->pm.current_power_state_index - 1;
  217. }
  218. }
  219. rdev->pm.requested_clock_mode_index = 0;
  220. /* don't use the power state if crtcs are active and no display flag is set */
  221. if ((rdev->pm.active_crtc_count > 0) &&
  222. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  223. clock_info[rdev->pm.requested_clock_mode_index].flags &
  224. RADEON_PM_MODE_NO_DISPLAY)) {
  225. rdev->pm.requested_power_state_index++;
  226. }
  227. break;
  228. case DYNPM_ACTION_UPCLOCK:
  229. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  230. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  231. rdev->pm.dynpm_can_upclock = false;
  232. } else {
  233. if (rdev->pm.active_crtc_count > 1) {
  234. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  235. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  236. continue;
  237. else if (i <= rdev->pm.current_power_state_index) {
  238. rdev->pm.requested_power_state_index =
  239. rdev->pm.current_power_state_index;
  240. break;
  241. } else {
  242. rdev->pm.requested_power_state_index = i;
  243. break;
  244. }
  245. }
  246. } else
  247. rdev->pm.requested_power_state_index =
  248. rdev->pm.current_power_state_index + 1;
  249. }
  250. rdev->pm.requested_clock_mode_index = 0;
  251. break;
  252. case DYNPM_ACTION_DEFAULT:
  253. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  254. rdev->pm.requested_clock_mode_index = 0;
  255. rdev->pm.dynpm_can_upclock = false;
  256. break;
  257. case DYNPM_ACTION_NONE:
  258. default:
  259. DRM_ERROR("Requested mode for not defined action\n");
  260. return;
  261. }
  262. } else {
  263. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  264. /* for now just select the first power state and switch between clock modes */
  265. /* power state array is low to high, default is first (0) */
  266. if (rdev->pm.active_crtc_count > 1) {
  267. rdev->pm.requested_power_state_index = -1;
  268. /* start at 1 as we don't want the default mode */
  269. for (i = 1; i < rdev->pm.num_power_states; i++) {
  270. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  271. continue;
  272. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  273. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  274. rdev->pm.requested_power_state_index = i;
  275. break;
  276. }
  277. }
  278. /* if nothing selected, grab the default state. */
  279. if (rdev->pm.requested_power_state_index == -1)
  280. rdev->pm.requested_power_state_index = 0;
  281. } else
  282. rdev->pm.requested_power_state_index = 1;
  283. switch (rdev->pm.dynpm_planned_action) {
  284. case DYNPM_ACTION_MINIMUM:
  285. rdev->pm.requested_clock_mode_index = 0;
  286. rdev->pm.dynpm_can_downclock = false;
  287. break;
  288. case DYNPM_ACTION_DOWNCLOCK:
  289. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  290. if (rdev->pm.current_clock_mode_index == 0) {
  291. rdev->pm.requested_clock_mode_index = 0;
  292. rdev->pm.dynpm_can_downclock = false;
  293. } else
  294. rdev->pm.requested_clock_mode_index =
  295. rdev->pm.current_clock_mode_index - 1;
  296. } else {
  297. rdev->pm.requested_clock_mode_index = 0;
  298. rdev->pm.dynpm_can_downclock = false;
  299. }
  300. /* don't use the power state if crtcs are active and no display flag is set */
  301. if ((rdev->pm.active_crtc_count > 0) &&
  302. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  303. clock_info[rdev->pm.requested_clock_mode_index].flags &
  304. RADEON_PM_MODE_NO_DISPLAY)) {
  305. rdev->pm.requested_clock_mode_index++;
  306. }
  307. break;
  308. case DYNPM_ACTION_UPCLOCK:
  309. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  310. if (rdev->pm.current_clock_mode_index ==
  311. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  312. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  313. rdev->pm.dynpm_can_upclock = false;
  314. } else
  315. rdev->pm.requested_clock_mode_index =
  316. rdev->pm.current_clock_mode_index + 1;
  317. } else {
  318. rdev->pm.requested_clock_mode_index =
  319. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  320. rdev->pm.dynpm_can_upclock = false;
  321. }
  322. break;
  323. case DYNPM_ACTION_DEFAULT:
  324. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  325. rdev->pm.requested_clock_mode_index = 0;
  326. rdev->pm.dynpm_can_upclock = false;
  327. break;
  328. case DYNPM_ACTION_NONE:
  329. default:
  330. DRM_ERROR("Requested mode for not defined action\n");
  331. return;
  332. }
  333. }
  334. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  335. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  336. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  337. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  338. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  339. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  340. pcie_lanes);
  341. }
  342. void rs780_pm_init_profile(struct radeon_device *rdev)
  343. {
  344. if (rdev->pm.num_power_states == 2) {
  345. /* default */
  346. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  347. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  348. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  350. /* low sh */
  351. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  353. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  355. /* mid sh */
  356. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  360. /* high sh */
  361. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  365. /* low mh */
  366. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  370. /* mid mh */
  371. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  372. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  374. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  375. /* high mh */
  376. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  378. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  380. } else if (rdev->pm.num_power_states == 3) {
  381. /* default */
  382. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  383. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  384. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  386. /* low sh */
  387. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  388. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  389. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  391. /* mid sh */
  392. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  393. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  394. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  396. /* high sh */
  397. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  398. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  401. /* low mh */
  402. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  403. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  404. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  405. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  406. /* mid mh */
  407. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  408. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  409. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  410. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  411. /* high mh */
  412. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  415. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  416. } else {
  417. /* default */
  418. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  422. /* low sh */
  423. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  424. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  425. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  427. /* mid sh */
  428. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  429. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  430. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  432. /* high sh */
  433. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  434. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  435. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  437. /* low mh */
  438. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  439. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  442. /* mid mh */
  443. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  444. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  447. /* high mh */
  448. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  452. }
  453. }
  454. void r600_pm_init_profile(struct radeon_device *rdev)
  455. {
  456. int idx;
  457. if (rdev->family == CHIP_R600) {
  458. /* XXX */
  459. /* default */
  460. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  461. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  462. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  464. /* low sh */
  465. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  466. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  467. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  469. /* mid sh */
  470. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  471. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  472. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  474. /* high sh */
  475. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  476. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  479. /* low mh */
  480. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  481. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  483. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  484. /* mid mh */
  485. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  486. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  487. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  489. /* high mh */
  490. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  492. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  493. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  494. } else {
  495. if (rdev->pm.num_power_states < 4) {
  496. /* default */
  497. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  498. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  499. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  501. /* low sh */
  502. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  503. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  504. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  506. /* mid sh */
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  509. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  511. /* high sh */
  512. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  516. /* low mh */
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  520. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  521. /* low mh */
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  524. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  525. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  526. /* high mh */
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  529. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  530. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  531. } else {
  532. /* default */
  533. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  534. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  535. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  536. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  537. /* low sh */
  538. if (rdev->flags & RADEON_IS_MOBILITY)
  539. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  540. else
  541. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  542. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  543. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  544. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  545. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  546. /* mid sh */
  547. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  548. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  549. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  551. /* high sh */
  552. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  553. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  554. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  555. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  556. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  557. /* low mh */
  558. if (rdev->flags & RADEON_IS_MOBILITY)
  559. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  560. else
  561. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  562. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  563. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  564. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  565. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  566. /* mid mh */
  567. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  568. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  569. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  570. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  571. /* high mh */
  572. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  573. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  574. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  575. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  576. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  577. }
  578. }
  579. }
  580. void r600_pm_misc(struct radeon_device *rdev)
  581. {
  582. int req_ps_idx = rdev->pm.requested_power_state_index;
  583. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  584. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  585. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  586. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  587. /* 0xff01 is a flag rather then an actual voltage */
  588. if (voltage->voltage == 0xff01)
  589. return;
  590. if (voltage->voltage != rdev->pm.current_vddc) {
  591. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  592. rdev->pm.current_vddc = voltage->voltage;
  593. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  594. }
  595. }
  596. }
  597. bool r600_gui_idle(struct radeon_device *rdev)
  598. {
  599. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  600. return false;
  601. else
  602. return true;
  603. }
  604. /* hpd for digital panel detect/disconnect */
  605. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  606. {
  607. bool connected = false;
  608. if (ASIC_IS_DCE3(rdev)) {
  609. switch (hpd) {
  610. case RADEON_HPD_1:
  611. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  612. connected = true;
  613. break;
  614. case RADEON_HPD_2:
  615. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  616. connected = true;
  617. break;
  618. case RADEON_HPD_3:
  619. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  620. connected = true;
  621. break;
  622. case RADEON_HPD_4:
  623. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  624. connected = true;
  625. break;
  626. /* DCE 3.2 */
  627. case RADEON_HPD_5:
  628. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  629. connected = true;
  630. break;
  631. case RADEON_HPD_6:
  632. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  633. connected = true;
  634. break;
  635. default:
  636. break;
  637. }
  638. } else {
  639. switch (hpd) {
  640. case RADEON_HPD_1:
  641. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  642. connected = true;
  643. break;
  644. case RADEON_HPD_2:
  645. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  646. connected = true;
  647. break;
  648. case RADEON_HPD_3:
  649. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  650. connected = true;
  651. break;
  652. default:
  653. break;
  654. }
  655. }
  656. return connected;
  657. }
  658. void r600_hpd_set_polarity(struct radeon_device *rdev,
  659. enum radeon_hpd_id hpd)
  660. {
  661. u32 tmp;
  662. bool connected = r600_hpd_sense(rdev, hpd);
  663. if (ASIC_IS_DCE3(rdev)) {
  664. switch (hpd) {
  665. case RADEON_HPD_1:
  666. tmp = RREG32(DC_HPD1_INT_CONTROL);
  667. if (connected)
  668. tmp &= ~DC_HPDx_INT_POLARITY;
  669. else
  670. tmp |= DC_HPDx_INT_POLARITY;
  671. WREG32(DC_HPD1_INT_CONTROL, tmp);
  672. break;
  673. case RADEON_HPD_2:
  674. tmp = RREG32(DC_HPD2_INT_CONTROL);
  675. if (connected)
  676. tmp &= ~DC_HPDx_INT_POLARITY;
  677. else
  678. tmp |= DC_HPDx_INT_POLARITY;
  679. WREG32(DC_HPD2_INT_CONTROL, tmp);
  680. break;
  681. case RADEON_HPD_3:
  682. tmp = RREG32(DC_HPD3_INT_CONTROL);
  683. if (connected)
  684. tmp &= ~DC_HPDx_INT_POLARITY;
  685. else
  686. tmp |= DC_HPDx_INT_POLARITY;
  687. WREG32(DC_HPD3_INT_CONTROL, tmp);
  688. break;
  689. case RADEON_HPD_4:
  690. tmp = RREG32(DC_HPD4_INT_CONTROL);
  691. if (connected)
  692. tmp &= ~DC_HPDx_INT_POLARITY;
  693. else
  694. tmp |= DC_HPDx_INT_POLARITY;
  695. WREG32(DC_HPD4_INT_CONTROL, tmp);
  696. break;
  697. case RADEON_HPD_5:
  698. tmp = RREG32(DC_HPD5_INT_CONTROL);
  699. if (connected)
  700. tmp &= ~DC_HPDx_INT_POLARITY;
  701. else
  702. tmp |= DC_HPDx_INT_POLARITY;
  703. WREG32(DC_HPD5_INT_CONTROL, tmp);
  704. break;
  705. /* DCE 3.2 */
  706. case RADEON_HPD_6:
  707. tmp = RREG32(DC_HPD6_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HPDx_INT_POLARITY;
  710. else
  711. tmp |= DC_HPDx_INT_POLARITY;
  712. WREG32(DC_HPD6_INT_CONTROL, tmp);
  713. break;
  714. default:
  715. break;
  716. }
  717. } else {
  718. switch (hpd) {
  719. case RADEON_HPD_1:
  720. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  721. if (connected)
  722. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  723. else
  724. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  725. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  726. break;
  727. case RADEON_HPD_2:
  728. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  729. if (connected)
  730. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  731. else
  732. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  733. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  734. break;
  735. case RADEON_HPD_3:
  736. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  737. if (connected)
  738. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  739. else
  740. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  741. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  742. break;
  743. default:
  744. break;
  745. }
  746. }
  747. }
  748. void r600_hpd_init(struct radeon_device *rdev)
  749. {
  750. struct drm_device *dev = rdev->ddev;
  751. struct drm_connector *connector;
  752. unsigned enable = 0;
  753. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  754. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  755. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  756. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  757. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  758. * aux dp channel on imac and help (but not completely fix)
  759. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  760. */
  761. continue;
  762. }
  763. if (ASIC_IS_DCE3(rdev)) {
  764. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  765. if (ASIC_IS_DCE32(rdev))
  766. tmp |= DC_HPDx_EN;
  767. switch (radeon_connector->hpd.hpd) {
  768. case RADEON_HPD_1:
  769. WREG32(DC_HPD1_CONTROL, tmp);
  770. break;
  771. case RADEON_HPD_2:
  772. WREG32(DC_HPD2_CONTROL, tmp);
  773. break;
  774. case RADEON_HPD_3:
  775. WREG32(DC_HPD3_CONTROL, tmp);
  776. break;
  777. case RADEON_HPD_4:
  778. WREG32(DC_HPD4_CONTROL, tmp);
  779. break;
  780. /* DCE 3.2 */
  781. case RADEON_HPD_5:
  782. WREG32(DC_HPD5_CONTROL, tmp);
  783. break;
  784. case RADEON_HPD_6:
  785. WREG32(DC_HPD6_CONTROL, tmp);
  786. break;
  787. default:
  788. break;
  789. }
  790. } else {
  791. switch (radeon_connector->hpd.hpd) {
  792. case RADEON_HPD_1:
  793. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  797. break;
  798. case RADEON_HPD_3:
  799. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  800. break;
  801. default:
  802. break;
  803. }
  804. }
  805. enable |= 1 << radeon_connector->hpd.hpd;
  806. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  807. }
  808. radeon_irq_kms_enable_hpd(rdev, enable);
  809. }
  810. void r600_hpd_fini(struct radeon_device *rdev)
  811. {
  812. struct drm_device *dev = rdev->ddev;
  813. struct drm_connector *connector;
  814. unsigned disable = 0;
  815. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  816. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  817. if (ASIC_IS_DCE3(rdev)) {
  818. switch (radeon_connector->hpd.hpd) {
  819. case RADEON_HPD_1:
  820. WREG32(DC_HPD1_CONTROL, 0);
  821. break;
  822. case RADEON_HPD_2:
  823. WREG32(DC_HPD2_CONTROL, 0);
  824. break;
  825. case RADEON_HPD_3:
  826. WREG32(DC_HPD3_CONTROL, 0);
  827. break;
  828. case RADEON_HPD_4:
  829. WREG32(DC_HPD4_CONTROL, 0);
  830. break;
  831. /* DCE 3.2 */
  832. case RADEON_HPD_5:
  833. WREG32(DC_HPD5_CONTROL, 0);
  834. break;
  835. case RADEON_HPD_6:
  836. WREG32(DC_HPD6_CONTROL, 0);
  837. break;
  838. default:
  839. break;
  840. }
  841. } else {
  842. switch (radeon_connector->hpd.hpd) {
  843. case RADEON_HPD_1:
  844. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  845. break;
  846. case RADEON_HPD_2:
  847. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  848. break;
  849. case RADEON_HPD_3:
  850. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  851. break;
  852. default:
  853. break;
  854. }
  855. }
  856. disable |= 1 << radeon_connector->hpd.hpd;
  857. }
  858. radeon_irq_kms_disable_hpd(rdev, disable);
  859. }
  860. /*
  861. * R600 PCIE GART
  862. */
  863. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  864. {
  865. unsigned i;
  866. u32 tmp;
  867. /* flush hdp cache so updates hit vram */
  868. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  869. !(rdev->flags & RADEON_IS_AGP)) {
  870. void __iomem *ptr = (void *)rdev->gart.ptr;
  871. u32 tmp;
  872. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  873. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  874. * This seems to cause problems on some AGP cards. Just use the old
  875. * method for them.
  876. */
  877. WREG32(HDP_DEBUG1, 0);
  878. tmp = readl((void __iomem *)ptr);
  879. } else
  880. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  881. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  882. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  883. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  884. for (i = 0; i < rdev->usec_timeout; i++) {
  885. /* read MC_STATUS */
  886. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  887. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  888. if (tmp == 2) {
  889. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  890. return;
  891. }
  892. if (tmp) {
  893. return;
  894. }
  895. udelay(1);
  896. }
  897. }
  898. int r600_pcie_gart_init(struct radeon_device *rdev)
  899. {
  900. int r;
  901. if (rdev->gart.robj) {
  902. WARN(1, "R600 PCIE GART already initialized\n");
  903. return 0;
  904. }
  905. /* Initialize common gart structure */
  906. r = radeon_gart_init(rdev);
  907. if (r)
  908. return r;
  909. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  910. return radeon_gart_table_vram_alloc(rdev);
  911. }
  912. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  913. {
  914. u32 tmp;
  915. int r, i;
  916. if (rdev->gart.robj == NULL) {
  917. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  918. return -EINVAL;
  919. }
  920. r = radeon_gart_table_vram_pin(rdev);
  921. if (r)
  922. return r;
  923. radeon_gart_restore(rdev);
  924. /* Setup L2 cache */
  925. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  926. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  927. EFFECTIVE_L2_QUEUE_SIZE(7));
  928. WREG32(VM_L2_CNTL2, 0);
  929. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  930. /* Setup TLB control */
  931. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  932. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  933. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  934. ENABLE_WAIT_L2_QUERY;
  935. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  947. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  948. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  949. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  950. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  951. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  952. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  953. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  954. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  955. (u32)(rdev->dummy_page.addr >> 12));
  956. for (i = 1; i < 7; i++)
  957. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  958. r600_pcie_gart_tlb_flush(rdev);
  959. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  960. (unsigned)(rdev->mc.gtt_size >> 20),
  961. (unsigned long long)rdev->gart.table_addr);
  962. rdev->gart.ready = true;
  963. return 0;
  964. }
  965. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  966. {
  967. u32 tmp;
  968. int i;
  969. /* Disable all tables */
  970. for (i = 0; i < 7; i++)
  971. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  972. /* Disable L2 cache */
  973. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  974. EFFECTIVE_L2_QUEUE_SIZE(7));
  975. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  976. /* Setup L1 TLB control */
  977. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  978. ENABLE_WAIT_L2_QUERY;
  979. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  990. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  991. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  992. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  993. radeon_gart_table_vram_unpin(rdev);
  994. }
  995. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  996. {
  997. radeon_gart_fini(rdev);
  998. r600_pcie_gart_disable(rdev);
  999. radeon_gart_table_vram_free(rdev);
  1000. }
  1001. static void r600_agp_enable(struct radeon_device *rdev)
  1002. {
  1003. u32 tmp;
  1004. int i;
  1005. /* Setup L2 cache */
  1006. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1007. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1008. EFFECTIVE_L2_QUEUE_SIZE(7));
  1009. WREG32(VM_L2_CNTL2, 0);
  1010. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1011. /* Setup TLB control */
  1012. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1013. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1014. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1015. ENABLE_WAIT_L2_QUERY;
  1016. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1026. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1027. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1028. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1029. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1030. for (i = 0; i < 7; i++)
  1031. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1032. }
  1033. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1034. {
  1035. unsigned i;
  1036. u32 tmp;
  1037. for (i = 0; i < rdev->usec_timeout; i++) {
  1038. /* read MC_STATUS */
  1039. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1040. if (!tmp)
  1041. return 0;
  1042. udelay(1);
  1043. }
  1044. return -1;
  1045. }
  1046. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1047. {
  1048. unsigned long flags;
  1049. uint32_t r;
  1050. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1051. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1052. r = RREG32(R_0028FC_MC_DATA);
  1053. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1054. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1055. return r;
  1056. }
  1057. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1058. {
  1059. unsigned long flags;
  1060. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1061. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1062. S_0028F8_MC_IND_WR_EN(1));
  1063. WREG32(R_0028FC_MC_DATA, v);
  1064. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1065. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1066. }
  1067. static void r600_mc_program(struct radeon_device *rdev)
  1068. {
  1069. struct rv515_mc_save save;
  1070. u32 tmp;
  1071. int i, j;
  1072. /* Initialize HDP */
  1073. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1074. WREG32((0x2c14 + j), 0x00000000);
  1075. WREG32((0x2c18 + j), 0x00000000);
  1076. WREG32((0x2c1c + j), 0x00000000);
  1077. WREG32((0x2c20 + j), 0x00000000);
  1078. WREG32((0x2c24 + j), 0x00000000);
  1079. }
  1080. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1081. rv515_mc_stop(rdev, &save);
  1082. if (r600_mc_wait_for_idle(rdev)) {
  1083. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1084. }
  1085. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1086. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1087. /* Update configuration */
  1088. if (rdev->flags & RADEON_IS_AGP) {
  1089. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1090. /* VRAM before AGP */
  1091. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1092. rdev->mc.vram_start >> 12);
  1093. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1094. rdev->mc.gtt_end >> 12);
  1095. } else {
  1096. /* VRAM after AGP */
  1097. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1098. rdev->mc.gtt_start >> 12);
  1099. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1100. rdev->mc.vram_end >> 12);
  1101. }
  1102. } else {
  1103. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1104. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1105. }
  1106. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1107. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1108. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1109. WREG32(MC_VM_FB_LOCATION, tmp);
  1110. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1111. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1112. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1113. if (rdev->flags & RADEON_IS_AGP) {
  1114. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1115. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1116. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1117. } else {
  1118. WREG32(MC_VM_AGP_BASE, 0);
  1119. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1120. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1121. }
  1122. if (r600_mc_wait_for_idle(rdev)) {
  1123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1124. }
  1125. rv515_mc_resume(rdev, &save);
  1126. /* we need to own VRAM, so turn off the VGA renderer here
  1127. * to stop it overwriting our objects */
  1128. rv515_vga_render_disable(rdev);
  1129. }
  1130. /**
  1131. * r600_vram_gtt_location - try to find VRAM & GTT location
  1132. * @rdev: radeon device structure holding all necessary informations
  1133. * @mc: memory controller structure holding memory informations
  1134. *
  1135. * Function will place try to place VRAM at same place as in CPU (PCI)
  1136. * address space as some GPU seems to have issue when we reprogram at
  1137. * different address space.
  1138. *
  1139. * If there is not enough space to fit the unvisible VRAM after the
  1140. * aperture then we limit the VRAM size to the aperture.
  1141. *
  1142. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1143. * them to be in one from GPU point of view so that we can program GPU to
  1144. * catch access outside them (weird GPU policy see ??).
  1145. *
  1146. * This function will never fails, worst case are limiting VRAM or GTT.
  1147. *
  1148. * Note: GTT start, end, size should be initialized before calling this
  1149. * function on AGP platform.
  1150. */
  1151. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1152. {
  1153. u64 size_bf, size_af;
  1154. if (mc->mc_vram_size > 0xE0000000) {
  1155. /* leave room for at least 512M GTT */
  1156. dev_warn(rdev->dev, "limiting VRAM\n");
  1157. mc->real_vram_size = 0xE0000000;
  1158. mc->mc_vram_size = 0xE0000000;
  1159. }
  1160. if (rdev->flags & RADEON_IS_AGP) {
  1161. size_bf = mc->gtt_start;
  1162. size_af = mc->mc_mask - mc->gtt_end;
  1163. if (size_bf > size_af) {
  1164. if (mc->mc_vram_size > size_bf) {
  1165. dev_warn(rdev->dev, "limiting VRAM\n");
  1166. mc->real_vram_size = size_bf;
  1167. mc->mc_vram_size = size_bf;
  1168. }
  1169. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1170. } else {
  1171. if (mc->mc_vram_size > size_af) {
  1172. dev_warn(rdev->dev, "limiting VRAM\n");
  1173. mc->real_vram_size = size_af;
  1174. mc->mc_vram_size = size_af;
  1175. }
  1176. mc->vram_start = mc->gtt_end + 1;
  1177. }
  1178. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1179. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1180. mc->mc_vram_size >> 20, mc->vram_start,
  1181. mc->vram_end, mc->real_vram_size >> 20);
  1182. } else {
  1183. u64 base = 0;
  1184. if (rdev->flags & RADEON_IS_IGP) {
  1185. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1186. base <<= 24;
  1187. }
  1188. radeon_vram_location(rdev, &rdev->mc, base);
  1189. rdev->mc.gtt_base_align = 0;
  1190. radeon_gtt_location(rdev, mc);
  1191. }
  1192. }
  1193. static int r600_mc_init(struct radeon_device *rdev)
  1194. {
  1195. u32 tmp;
  1196. int chansize, numchan;
  1197. uint32_t h_addr, l_addr;
  1198. unsigned long long k8_addr;
  1199. /* Get VRAM informations */
  1200. rdev->mc.vram_is_ddr = true;
  1201. tmp = RREG32(RAMCFG);
  1202. if (tmp & CHANSIZE_OVERRIDE) {
  1203. chansize = 16;
  1204. } else if (tmp & CHANSIZE_MASK) {
  1205. chansize = 64;
  1206. } else {
  1207. chansize = 32;
  1208. }
  1209. tmp = RREG32(CHMAP);
  1210. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1211. case 0:
  1212. default:
  1213. numchan = 1;
  1214. break;
  1215. case 1:
  1216. numchan = 2;
  1217. break;
  1218. case 2:
  1219. numchan = 4;
  1220. break;
  1221. case 3:
  1222. numchan = 8;
  1223. break;
  1224. }
  1225. rdev->mc.vram_width = numchan * chansize;
  1226. /* Could aper size report 0 ? */
  1227. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1228. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1229. /* Setup GPU memory space */
  1230. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1231. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1232. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1233. r600_vram_gtt_location(rdev, &rdev->mc);
  1234. if (rdev->flags & RADEON_IS_IGP) {
  1235. rs690_pm_info(rdev);
  1236. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1237. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1238. /* Use K8 direct mapping for fast fb access. */
  1239. rdev->fastfb_working = false;
  1240. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1241. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1242. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1243. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1244. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1245. #endif
  1246. {
  1247. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1248. * memory is present.
  1249. */
  1250. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1251. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1252. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1253. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1254. rdev->fastfb_working = true;
  1255. }
  1256. }
  1257. }
  1258. }
  1259. radeon_update_bandwidth_info(rdev);
  1260. return 0;
  1261. }
  1262. int r600_vram_scratch_init(struct radeon_device *rdev)
  1263. {
  1264. int r;
  1265. if (rdev->vram_scratch.robj == NULL) {
  1266. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1267. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1268. NULL, &rdev->vram_scratch.robj);
  1269. if (r) {
  1270. return r;
  1271. }
  1272. }
  1273. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1274. if (unlikely(r != 0))
  1275. return r;
  1276. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1277. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1278. if (r) {
  1279. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1280. return r;
  1281. }
  1282. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1283. (void **)&rdev->vram_scratch.ptr);
  1284. if (r)
  1285. radeon_bo_unpin(rdev->vram_scratch.robj);
  1286. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1287. return r;
  1288. }
  1289. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1290. {
  1291. int r;
  1292. if (rdev->vram_scratch.robj == NULL) {
  1293. return;
  1294. }
  1295. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1296. if (likely(r == 0)) {
  1297. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1298. radeon_bo_unpin(rdev->vram_scratch.robj);
  1299. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1300. }
  1301. radeon_bo_unref(&rdev->vram_scratch.robj);
  1302. }
  1303. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1304. {
  1305. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1306. if (hung)
  1307. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1308. else
  1309. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1310. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1311. }
  1312. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1313. {
  1314. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1315. RREG32(R_008010_GRBM_STATUS));
  1316. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1317. RREG32(R_008014_GRBM_STATUS2));
  1318. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1319. RREG32(R_000E50_SRBM_STATUS));
  1320. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1321. RREG32(CP_STALLED_STAT1));
  1322. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1323. RREG32(CP_STALLED_STAT2));
  1324. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1325. RREG32(CP_BUSY_STAT));
  1326. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1327. RREG32(CP_STAT));
  1328. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1329. RREG32(DMA_STATUS_REG));
  1330. }
  1331. static bool r600_is_display_hung(struct radeon_device *rdev)
  1332. {
  1333. u32 crtc_hung = 0;
  1334. u32 crtc_status[2];
  1335. u32 i, j, tmp;
  1336. for (i = 0; i < rdev->num_crtc; i++) {
  1337. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1338. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1339. crtc_hung |= (1 << i);
  1340. }
  1341. }
  1342. for (j = 0; j < 10; j++) {
  1343. for (i = 0; i < rdev->num_crtc; i++) {
  1344. if (crtc_hung & (1 << i)) {
  1345. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1346. if (tmp != crtc_status[i])
  1347. crtc_hung &= ~(1 << i);
  1348. }
  1349. }
  1350. if (crtc_hung == 0)
  1351. return false;
  1352. udelay(100);
  1353. }
  1354. return true;
  1355. }
  1356. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1357. {
  1358. u32 reset_mask = 0;
  1359. u32 tmp;
  1360. /* GRBM_STATUS */
  1361. tmp = RREG32(R_008010_GRBM_STATUS);
  1362. if (rdev->family >= CHIP_RV770) {
  1363. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1364. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1365. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1366. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1367. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1368. reset_mask |= RADEON_RESET_GFX;
  1369. } else {
  1370. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1371. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1372. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1373. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1374. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1375. reset_mask |= RADEON_RESET_GFX;
  1376. }
  1377. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1378. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1379. reset_mask |= RADEON_RESET_CP;
  1380. if (G_008010_GRBM_EE_BUSY(tmp))
  1381. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1382. /* DMA_STATUS_REG */
  1383. tmp = RREG32(DMA_STATUS_REG);
  1384. if (!(tmp & DMA_IDLE))
  1385. reset_mask |= RADEON_RESET_DMA;
  1386. /* SRBM_STATUS */
  1387. tmp = RREG32(R_000E50_SRBM_STATUS);
  1388. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1389. reset_mask |= RADEON_RESET_RLC;
  1390. if (G_000E50_IH_BUSY(tmp))
  1391. reset_mask |= RADEON_RESET_IH;
  1392. if (G_000E50_SEM_BUSY(tmp))
  1393. reset_mask |= RADEON_RESET_SEM;
  1394. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1395. reset_mask |= RADEON_RESET_GRBM;
  1396. if (G_000E50_VMC_BUSY(tmp))
  1397. reset_mask |= RADEON_RESET_VMC;
  1398. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1399. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1400. G_000E50_MCDW_BUSY(tmp))
  1401. reset_mask |= RADEON_RESET_MC;
  1402. if (r600_is_display_hung(rdev))
  1403. reset_mask |= RADEON_RESET_DISPLAY;
  1404. /* Skip MC reset as it's mostly likely not hung, just busy */
  1405. if (reset_mask & RADEON_RESET_MC) {
  1406. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1407. reset_mask &= ~RADEON_RESET_MC;
  1408. }
  1409. return reset_mask;
  1410. }
  1411. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1412. {
  1413. struct rv515_mc_save save;
  1414. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1415. u32 tmp;
  1416. if (reset_mask == 0)
  1417. return;
  1418. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1419. r600_print_gpu_status_regs(rdev);
  1420. /* Disable CP parsing/prefetching */
  1421. if (rdev->family >= CHIP_RV770)
  1422. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1423. else
  1424. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1425. /* disable the RLC */
  1426. WREG32(RLC_CNTL, 0);
  1427. if (reset_mask & RADEON_RESET_DMA) {
  1428. /* Disable DMA */
  1429. tmp = RREG32(DMA_RB_CNTL);
  1430. tmp &= ~DMA_RB_ENABLE;
  1431. WREG32(DMA_RB_CNTL, tmp);
  1432. }
  1433. mdelay(50);
  1434. rv515_mc_stop(rdev, &save);
  1435. if (r600_mc_wait_for_idle(rdev)) {
  1436. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1437. }
  1438. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1439. if (rdev->family >= CHIP_RV770)
  1440. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1441. S_008020_SOFT_RESET_CB(1) |
  1442. S_008020_SOFT_RESET_PA(1) |
  1443. S_008020_SOFT_RESET_SC(1) |
  1444. S_008020_SOFT_RESET_SPI(1) |
  1445. S_008020_SOFT_RESET_SX(1) |
  1446. S_008020_SOFT_RESET_SH(1) |
  1447. S_008020_SOFT_RESET_TC(1) |
  1448. S_008020_SOFT_RESET_TA(1) |
  1449. S_008020_SOFT_RESET_VC(1) |
  1450. S_008020_SOFT_RESET_VGT(1);
  1451. else
  1452. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1453. S_008020_SOFT_RESET_DB(1) |
  1454. S_008020_SOFT_RESET_CB(1) |
  1455. S_008020_SOFT_RESET_PA(1) |
  1456. S_008020_SOFT_RESET_SC(1) |
  1457. S_008020_SOFT_RESET_SMX(1) |
  1458. S_008020_SOFT_RESET_SPI(1) |
  1459. S_008020_SOFT_RESET_SX(1) |
  1460. S_008020_SOFT_RESET_SH(1) |
  1461. S_008020_SOFT_RESET_TC(1) |
  1462. S_008020_SOFT_RESET_TA(1) |
  1463. S_008020_SOFT_RESET_VC(1) |
  1464. S_008020_SOFT_RESET_VGT(1);
  1465. }
  1466. if (reset_mask & RADEON_RESET_CP) {
  1467. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1468. S_008020_SOFT_RESET_VGT(1);
  1469. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1470. }
  1471. if (reset_mask & RADEON_RESET_DMA) {
  1472. if (rdev->family >= CHIP_RV770)
  1473. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1474. else
  1475. srbm_soft_reset |= SOFT_RESET_DMA;
  1476. }
  1477. if (reset_mask & RADEON_RESET_RLC)
  1478. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1479. if (reset_mask & RADEON_RESET_SEM)
  1480. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1481. if (reset_mask & RADEON_RESET_IH)
  1482. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1483. if (reset_mask & RADEON_RESET_GRBM)
  1484. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1485. if (!(rdev->flags & RADEON_IS_IGP)) {
  1486. if (reset_mask & RADEON_RESET_MC)
  1487. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1488. }
  1489. if (reset_mask & RADEON_RESET_VMC)
  1490. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1491. if (grbm_soft_reset) {
  1492. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1493. tmp |= grbm_soft_reset;
  1494. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1495. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1496. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1497. udelay(50);
  1498. tmp &= ~grbm_soft_reset;
  1499. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1500. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1501. }
  1502. if (srbm_soft_reset) {
  1503. tmp = RREG32(SRBM_SOFT_RESET);
  1504. tmp |= srbm_soft_reset;
  1505. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1506. WREG32(SRBM_SOFT_RESET, tmp);
  1507. tmp = RREG32(SRBM_SOFT_RESET);
  1508. udelay(50);
  1509. tmp &= ~srbm_soft_reset;
  1510. WREG32(SRBM_SOFT_RESET, tmp);
  1511. tmp = RREG32(SRBM_SOFT_RESET);
  1512. }
  1513. /* Wait a little for things to settle down */
  1514. mdelay(1);
  1515. rv515_mc_resume(rdev, &save);
  1516. udelay(50);
  1517. r600_print_gpu_status_regs(rdev);
  1518. }
  1519. int r600_asic_reset(struct radeon_device *rdev)
  1520. {
  1521. u32 reset_mask;
  1522. reset_mask = r600_gpu_check_soft_reset(rdev);
  1523. if (reset_mask)
  1524. r600_set_bios_scratch_engine_hung(rdev, true);
  1525. r600_gpu_soft_reset(rdev, reset_mask);
  1526. reset_mask = r600_gpu_check_soft_reset(rdev);
  1527. if (!reset_mask)
  1528. r600_set_bios_scratch_engine_hung(rdev, false);
  1529. return 0;
  1530. }
  1531. /**
  1532. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1533. *
  1534. * @rdev: radeon_device pointer
  1535. * @ring: radeon_ring structure holding ring information
  1536. *
  1537. * Check if the GFX engine is locked up.
  1538. * Returns true if the engine appears to be locked up, false if not.
  1539. */
  1540. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1541. {
  1542. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1543. if (!(reset_mask & (RADEON_RESET_GFX |
  1544. RADEON_RESET_COMPUTE |
  1545. RADEON_RESET_CP))) {
  1546. radeon_ring_lockup_update(ring);
  1547. return false;
  1548. }
  1549. /* force CP activities */
  1550. radeon_ring_force_activity(rdev, ring);
  1551. return radeon_ring_test_lockup(rdev, ring);
  1552. }
  1553. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1554. u32 tiling_pipe_num,
  1555. u32 max_rb_num,
  1556. u32 total_max_rb_num,
  1557. u32 disabled_rb_mask)
  1558. {
  1559. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1560. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1561. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1562. unsigned i, j;
  1563. /* mask out the RBs that don't exist on that asic */
  1564. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1565. /* make sure at least one RB is available */
  1566. if ((tmp & 0xff) != 0xff)
  1567. disabled_rb_mask = tmp;
  1568. rendering_pipe_num = 1 << tiling_pipe_num;
  1569. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1570. BUG_ON(rendering_pipe_num < req_rb_num);
  1571. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1572. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1573. if (rdev->family <= CHIP_RV740) {
  1574. /* r6xx/r7xx */
  1575. rb_num_width = 2;
  1576. } else {
  1577. /* eg+ */
  1578. rb_num_width = 4;
  1579. }
  1580. for (i = 0; i < max_rb_num; i++) {
  1581. if (!(mask & disabled_rb_mask)) {
  1582. for (j = 0; j < pipe_rb_ratio; j++) {
  1583. data <<= rb_num_width;
  1584. data |= max_rb_num - i - 1;
  1585. }
  1586. if (pipe_rb_remain) {
  1587. data <<= rb_num_width;
  1588. data |= max_rb_num - i - 1;
  1589. pipe_rb_remain--;
  1590. }
  1591. }
  1592. mask >>= 1;
  1593. }
  1594. return data;
  1595. }
  1596. int r600_count_pipe_bits(uint32_t val)
  1597. {
  1598. return hweight32(val);
  1599. }
  1600. static void r600_gpu_init(struct radeon_device *rdev)
  1601. {
  1602. u32 tiling_config;
  1603. u32 ramcfg;
  1604. u32 cc_rb_backend_disable;
  1605. u32 cc_gc_shader_pipe_config;
  1606. u32 tmp;
  1607. int i, j;
  1608. u32 sq_config;
  1609. u32 sq_gpr_resource_mgmt_1 = 0;
  1610. u32 sq_gpr_resource_mgmt_2 = 0;
  1611. u32 sq_thread_resource_mgmt = 0;
  1612. u32 sq_stack_resource_mgmt_1 = 0;
  1613. u32 sq_stack_resource_mgmt_2 = 0;
  1614. u32 disabled_rb_mask;
  1615. rdev->config.r600.tiling_group_size = 256;
  1616. switch (rdev->family) {
  1617. case CHIP_R600:
  1618. rdev->config.r600.max_pipes = 4;
  1619. rdev->config.r600.max_tile_pipes = 8;
  1620. rdev->config.r600.max_simds = 4;
  1621. rdev->config.r600.max_backends = 4;
  1622. rdev->config.r600.max_gprs = 256;
  1623. rdev->config.r600.max_threads = 192;
  1624. rdev->config.r600.max_stack_entries = 256;
  1625. rdev->config.r600.max_hw_contexts = 8;
  1626. rdev->config.r600.max_gs_threads = 16;
  1627. rdev->config.r600.sx_max_export_size = 128;
  1628. rdev->config.r600.sx_max_export_pos_size = 16;
  1629. rdev->config.r600.sx_max_export_smx_size = 128;
  1630. rdev->config.r600.sq_num_cf_insts = 2;
  1631. break;
  1632. case CHIP_RV630:
  1633. case CHIP_RV635:
  1634. rdev->config.r600.max_pipes = 2;
  1635. rdev->config.r600.max_tile_pipes = 2;
  1636. rdev->config.r600.max_simds = 3;
  1637. rdev->config.r600.max_backends = 1;
  1638. rdev->config.r600.max_gprs = 128;
  1639. rdev->config.r600.max_threads = 192;
  1640. rdev->config.r600.max_stack_entries = 128;
  1641. rdev->config.r600.max_hw_contexts = 8;
  1642. rdev->config.r600.max_gs_threads = 4;
  1643. rdev->config.r600.sx_max_export_size = 128;
  1644. rdev->config.r600.sx_max_export_pos_size = 16;
  1645. rdev->config.r600.sx_max_export_smx_size = 128;
  1646. rdev->config.r600.sq_num_cf_insts = 2;
  1647. break;
  1648. case CHIP_RV610:
  1649. case CHIP_RV620:
  1650. case CHIP_RS780:
  1651. case CHIP_RS880:
  1652. rdev->config.r600.max_pipes = 1;
  1653. rdev->config.r600.max_tile_pipes = 1;
  1654. rdev->config.r600.max_simds = 2;
  1655. rdev->config.r600.max_backends = 1;
  1656. rdev->config.r600.max_gprs = 128;
  1657. rdev->config.r600.max_threads = 192;
  1658. rdev->config.r600.max_stack_entries = 128;
  1659. rdev->config.r600.max_hw_contexts = 4;
  1660. rdev->config.r600.max_gs_threads = 4;
  1661. rdev->config.r600.sx_max_export_size = 128;
  1662. rdev->config.r600.sx_max_export_pos_size = 16;
  1663. rdev->config.r600.sx_max_export_smx_size = 128;
  1664. rdev->config.r600.sq_num_cf_insts = 1;
  1665. break;
  1666. case CHIP_RV670:
  1667. rdev->config.r600.max_pipes = 4;
  1668. rdev->config.r600.max_tile_pipes = 4;
  1669. rdev->config.r600.max_simds = 4;
  1670. rdev->config.r600.max_backends = 4;
  1671. rdev->config.r600.max_gprs = 192;
  1672. rdev->config.r600.max_threads = 192;
  1673. rdev->config.r600.max_stack_entries = 256;
  1674. rdev->config.r600.max_hw_contexts = 8;
  1675. rdev->config.r600.max_gs_threads = 16;
  1676. rdev->config.r600.sx_max_export_size = 128;
  1677. rdev->config.r600.sx_max_export_pos_size = 16;
  1678. rdev->config.r600.sx_max_export_smx_size = 128;
  1679. rdev->config.r600.sq_num_cf_insts = 2;
  1680. break;
  1681. default:
  1682. break;
  1683. }
  1684. /* Initialize HDP */
  1685. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1686. WREG32((0x2c14 + j), 0x00000000);
  1687. WREG32((0x2c18 + j), 0x00000000);
  1688. WREG32((0x2c1c + j), 0x00000000);
  1689. WREG32((0x2c20 + j), 0x00000000);
  1690. WREG32((0x2c24 + j), 0x00000000);
  1691. }
  1692. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1693. /* Setup tiling */
  1694. tiling_config = 0;
  1695. ramcfg = RREG32(RAMCFG);
  1696. switch (rdev->config.r600.max_tile_pipes) {
  1697. case 1:
  1698. tiling_config |= PIPE_TILING(0);
  1699. break;
  1700. case 2:
  1701. tiling_config |= PIPE_TILING(1);
  1702. break;
  1703. case 4:
  1704. tiling_config |= PIPE_TILING(2);
  1705. break;
  1706. case 8:
  1707. tiling_config |= PIPE_TILING(3);
  1708. break;
  1709. default:
  1710. break;
  1711. }
  1712. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1713. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1714. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1715. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1716. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1717. if (tmp > 3) {
  1718. tiling_config |= ROW_TILING(3);
  1719. tiling_config |= SAMPLE_SPLIT(3);
  1720. } else {
  1721. tiling_config |= ROW_TILING(tmp);
  1722. tiling_config |= SAMPLE_SPLIT(tmp);
  1723. }
  1724. tiling_config |= BANK_SWAPS(1);
  1725. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1726. tmp = R6XX_MAX_BACKENDS -
  1727. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1728. if (tmp < rdev->config.r600.max_backends) {
  1729. rdev->config.r600.max_backends = tmp;
  1730. }
  1731. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1732. tmp = R6XX_MAX_PIPES -
  1733. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1734. if (tmp < rdev->config.r600.max_pipes) {
  1735. rdev->config.r600.max_pipes = tmp;
  1736. }
  1737. tmp = R6XX_MAX_SIMDS -
  1738. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1739. if (tmp < rdev->config.r600.max_simds) {
  1740. rdev->config.r600.max_simds = tmp;
  1741. }
  1742. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1743. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1744. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1745. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1746. tiling_config |= tmp << 16;
  1747. rdev->config.r600.backend_map = tmp;
  1748. rdev->config.r600.tile_config = tiling_config;
  1749. WREG32(GB_TILING_CONFIG, tiling_config);
  1750. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1751. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1752. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1753. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1754. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1755. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1756. /* Setup some CP states */
  1757. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1758. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1759. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1760. SYNC_WALKER | SYNC_ALIGNER));
  1761. /* Setup various GPU states */
  1762. if (rdev->family == CHIP_RV670)
  1763. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1764. tmp = RREG32(SX_DEBUG_1);
  1765. tmp |= SMX_EVENT_RELEASE;
  1766. if ((rdev->family > CHIP_R600))
  1767. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1768. WREG32(SX_DEBUG_1, tmp);
  1769. if (((rdev->family) == CHIP_R600) ||
  1770. ((rdev->family) == CHIP_RV630) ||
  1771. ((rdev->family) == CHIP_RV610) ||
  1772. ((rdev->family) == CHIP_RV620) ||
  1773. ((rdev->family) == CHIP_RS780) ||
  1774. ((rdev->family) == CHIP_RS880)) {
  1775. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1776. } else {
  1777. WREG32(DB_DEBUG, 0);
  1778. }
  1779. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1780. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1781. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1782. WREG32(VGT_NUM_INSTANCES, 0);
  1783. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1784. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1785. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1786. if (((rdev->family) == CHIP_RV610) ||
  1787. ((rdev->family) == CHIP_RV620) ||
  1788. ((rdev->family) == CHIP_RS780) ||
  1789. ((rdev->family) == CHIP_RS880)) {
  1790. tmp = (CACHE_FIFO_SIZE(0xa) |
  1791. FETCH_FIFO_HIWATER(0xa) |
  1792. DONE_FIFO_HIWATER(0xe0) |
  1793. ALU_UPDATE_FIFO_HIWATER(0x8));
  1794. } else if (((rdev->family) == CHIP_R600) ||
  1795. ((rdev->family) == CHIP_RV630)) {
  1796. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1797. tmp |= DONE_FIFO_HIWATER(0x4);
  1798. }
  1799. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1800. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1801. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1802. */
  1803. sq_config = RREG32(SQ_CONFIG);
  1804. sq_config &= ~(PS_PRIO(3) |
  1805. VS_PRIO(3) |
  1806. GS_PRIO(3) |
  1807. ES_PRIO(3));
  1808. sq_config |= (DX9_CONSTS |
  1809. VC_ENABLE |
  1810. PS_PRIO(0) |
  1811. VS_PRIO(1) |
  1812. GS_PRIO(2) |
  1813. ES_PRIO(3));
  1814. if ((rdev->family) == CHIP_R600) {
  1815. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1816. NUM_VS_GPRS(124) |
  1817. NUM_CLAUSE_TEMP_GPRS(4));
  1818. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1819. NUM_ES_GPRS(0));
  1820. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1821. NUM_VS_THREADS(48) |
  1822. NUM_GS_THREADS(4) |
  1823. NUM_ES_THREADS(4));
  1824. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1825. NUM_VS_STACK_ENTRIES(128));
  1826. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1827. NUM_ES_STACK_ENTRIES(0));
  1828. } else if (((rdev->family) == CHIP_RV610) ||
  1829. ((rdev->family) == CHIP_RV620) ||
  1830. ((rdev->family) == CHIP_RS780) ||
  1831. ((rdev->family) == CHIP_RS880)) {
  1832. /* no vertex cache */
  1833. sq_config &= ~VC_ENABLE;
  1834. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1835. NUM_VS_GPRS(44) |
  1836. NUM_CLAUSE_TEMP_GPRS(2));
  1837. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1838. NUM_ES_GPRS(17));
  1839. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1840. NUM_VS_THREADS(78) |
  1841. NUM_GS_THREADS(4) |
  1842. NUM_ES_THREADS(31));
  1843. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1844. NUM_VS_STACK_ENTRIES(40));
  1845. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1846. NUM_ES_STACK_ENTRIES(16));
  1847. } else if (((rdev->family) == CHIP_RV630) ||
  1848. ((rdev->family) == CHIP_RV635)) {
  1849. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1850. NUM_VS_GPRS(44) |
  1851. NUM_CLAUSE_TEMP_GPRS(2));
  1852. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1853. NUM_ES_GPRS(18));
  1854. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1855. NUM_VS_THREADS(78) |
  1856. NUM_GS_THREADS(4) |
  1857. NUM_ES_THREADS(31));
  1858. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1859. NUM_VS_STACK_ENTRIES(40));
  1860. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1861. NUM_ES_STACK_ENTRIES(16));
  1862. } else if ((rdev->family) == CHIP_RV670) {
  1863. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1864. NUM_VS_GPRS(44) |
  1865. NUM_CLAUSE_TEMP_GPRS(2));
  1866. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1867. NUM_ES_GPRS(17));
  1868. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1869. NUM_VS_THREADS(78) |
  1870. NUM_GS_THREADS(4) |
  1871. NUM_ES_THREADS(31));
  1872. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1873. NUM_VS_STACK_ENTRIES(64));
  1874. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1875. NUM_ES_STACK_ENTRIES(64));
  1876. }
  1877. WREG32(SQ_CONFIG, sq_config);
  1878. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1879. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1880. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1881. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1882. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1883. if (((rdev->family) == CHIP_RV610) ||
  1884. ((rdev->family) == CHIP_RV620) ||
  1885. ((rdev->family) == CHIP_RS780) ||
  1886. ((rdev->family) == CHIP_RS880)) {
  1887. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1888. } else {
  1889. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1890. }
  1891. /* More default values. 2D/3D driver should adjust as needed */
  1892. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1893. S1_X(0x4) | S1_Y(0xc)));
  1894. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1895. S1_X(0x2) | S1_Y(0x2) |
  1896. S2_X(0xa) | S2_Y(0x6) |
  1897. S3_X(0x6) | S3_Y(0xa)));
  1898. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1899. S1_X(0x4) | S1_Y(0xc) |
  1900. S2_X(0x1) | S2_Y(0x6) |
  1901. S3_X(0xa) | S3_Y(0xe)));
  1902. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1903. S5_X(0x0) | S5_Y(0x0) |
  1904. S6_X(0xb) | S6_Y(0x4) |
  1905. S7_X(0x7) | S7_Y(0x8)));
  1906. WREG32(VGT_STRMOUT_EN, 0);
  1907. tmp = rdev->config.r600.max_pipes * 16;
  1908. switch (rdev->family) {
  1909. case CHIP_RV610:
  1910. case CHIP_RV620:
  1911. case CHIP_RS780:
  1912. case CHIP_RS880:
  1913. tmp += 32;
  1914. break;
  1915. case CHIP_RV670:
  1916. tmp += 128;
  1917. break;
  1918. default:
  1919. break;
  1920. }
  1921. if (tmp > 256) {
  1922. tmp = 256;
  1923. }
  1924. WREG32(VGT_ES_PER_GS, 128);
  1925. WREG32(VGT_GS_PER_ES, tmp);
  1926. WREG32(VGT_GS_PER_VS, 2);
  1927. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1928. /* more default values. 2D/3D driver should adjust as needed */
  1929. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1930. WREG32(VGT_STRMOUT_EN, 0);
  1931. WREG32(SX_MISC, 0);
  1932. WREG32(PA_SC_MODE_CNTL, 0);
  1933. WREG32(PA_SC_AA_CONFIG, 0);
  1934. WREG32(PA_SC_LINE_STIPPLE, 0);
  1935. WREG32(SPI_INPUT_Z, 0);
  1936. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1937. WREG32(CB_COLOR7_FRAG, 0);
  1938. /* Clear render buffer base addresses */
  1939. WREG32(CB_COLOR0_BASE, 0);
  1940. WREG32(CB_COLOR1_BASE, 0);
  1941. WREG32(CB_COLOR2_BASE, 0);
  1942. WREG32(CB_COLOR3_BASE, 0);
  1943. WREG32(CB_COLOR4_BASE, 0);
  1944. WREG32(CB_COLOR5_BASE, 0);
  1945. WREG32(CB_COLOR6_BASE, 0);
  1946. WREG32(CB_COLOR7_BASE, 0);
  1947. WREG32(CB_COLOR7_FRAG, 0);
  1948. switch (rdev->family) {
  1949. case CHIP_RV610:
  1950. case CHIP_RV620:
  1951. case CHIP_RS780:
  1952. case CHIP_RS880:
  1953. tmp = TC_L2_SIZE(8);
  1954. break;
  1955. case CHIP_RV630:
  1956. case CHIP_RV635:
  1957. tmp = TC_L2_SIZE(4);
  1958. break;
  1959. case CHIP_R600:
  1960. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1961. break;
  1962. default:
  1963. tmp = TC_L2_SIZE(0);
  1964. break;
  1965. }
  1966. WREG32(TC_CNTL, tmp);
  1967. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1968. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1969. tmp = RREG32(ARB_POP);
  1970. tmp |= ENABLE_TC128;
  1971. WREG32(ARB_POP, tmp);
  1972. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1973. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1974. NUM_CLIP_SEQ(3)));
  1975. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1976. WREG32(VC_ENHANCE, 0);
  1977. }
  1978. /*
  1979. * Indirect registers accessor
  1980. */
  1981. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1982. {
  1983. unsigned long flags;
  1984. u32 r;
  1985. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1986. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1987. (void)RREG32(PCIE_PORT_INDEX);
  1988. r = RREG32(PCIE_PORT_DATA);
  1989. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  1990. return r;
  1991. }
  1992. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1993. {
  1994. unsigned long flags;
  1995. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1996. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1997. (void)RREG32(PCIE_PORT_INDEX);
  1998. WREG32(PCIE_PORT_DATA, (v));
  1999. (void)RREG32(PCIE_PORT_DATA);
  2000. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2001. }
  2002. /*
  2003. * CP & Ring
  2004. */
  2005. void r600_cp_stop(struct radeon_device *rdev)
  2006. {
  2007. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2008. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2009. WREG32(SCRATCH_UMSK, 0);
  2010. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2011. }
  2012. int r600_init_microcode(struct radeon_device *rdev)
  2013. {
  2014. const char *chip_name;
  2015. const char *rlc_chip_name;
  2016. const char *smc_chip_name = "RV770";
  2017. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2018. char fw_name[30];
  2019. int err;
  2020. DRM_DEBUG("\n");
  2021. switch (rdev->family) {
  2022. case CHIP_R600:
  2023. chip_name = "R600";
  2024. rlc_chip_name = "R600";
  2025. break;
  2026. case CHIP_RV610:
  2027. chip_name = "RV610";
  2028. rlc_chip_name = "R600";
  2029. break;
  2030. case CHIP_RV630:
  2031. chip_name = "RV630";
  2032. rlc_chip_name = "R600";
  2033. break;
  2034. case CHIP_RV620:
  2035. chip_name = "RV620";
  2036. rlc_chip_name = "R600";
  2037. break;
  2038. case CHIP_RV635:
  2039. chip_name = "RV635";
  2040. rlc_chip_name = "R600";
  2041. break;
  2042. case CHIP_RV670:
  2043. chip_name = "RV670";
  2044. rlc_chip_name = "R600";
  2045. break;
  2046. case CHIP_RS780:
  2047. case CHIP_RS880:
  2048. chip_name = "RS780";
  2049. rlc_chip_name = "R600";
  2050. break;
  2051. case CHIP_RV770:
  2052. chip_name = "RV770";
  2053. rlc_chip_name = "R700";
  2054. smc_chip_name = "RV770";
  2055. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2056. break;
  2057. case CHIP_RV730:
  2058. chip_name = "RV730";
  2059. rlc_chip_name = "R700";
  2060. smc_chip_name = "RV730";
  2061. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2062. break;
  2063. case CHIP_RV710:
  2064. chip_name = "RV710";
  2065. rlc_chip_name = "R700";
  2066. smc_chip_name = "RV710";
  2067. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2068. break;
  2069. case CHIP_RV740:
  2070. chip_name = "RV730";
  2071. rlc_chip_name = "R700";
  2072. smc_chip_name = "RV740";
  2073. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2074. break;
  2075. case CHIP_CEDAR:
  2076. chip_name = "CEDAR";
  2077. rlc_chip_name = "CEDAR";
  2078. smc_chip_name = "CEDAR";
  2079. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2080. break;
  2081. case CHIP_REDWOOD:
  2082. chip_name = "REDWOOD";
  2083. rlc_chip_name = "REDWOOD";
  2084. smc_chip_name = "REDWOOD";
  2085. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2086. break;
  2087. case CHIP_JUNIPER:
  2088. chip_name = "JUNIPER";
  2089. rlc_chip_name = "JUNIPER";
  2090. smc_chip_name = "JUNIPER";
  2091. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2092. break;
  2093. case CHIP_CYPRESS:
  2094. case CHIP_HEMLOCK:
  2095. chip_name = "CYPRESS";
  2096. rlc_chip_name = "CYPRESS";
  2097. smc_chip_name = "CYPRESS";
  2098. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2099. break;
  2100. case CHIP_PALM:
  2101. chip_name = "PALM";
  2102. rlc_chip_name = "SUMO";
  2103. break;
  2104. case CHIP_SUMO:
  2105. chip_name = "SUMO";
  2106. rlc_chip_name = "SUMO";
  2107. break;
  2108. case CHIP_SUMO2:
  2109. chip_name = "SUMO2";
  2110. rlc_chip_name = "SUMO";
  2111. break;
  2112. default: BUG();
  2113. }
  2114. if (rdev->family >= CHIP_CEDAR) {
  2115. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2116. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2117. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2118. } else if (rdev->family >= CHIP_RV770) {
  2119. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2120. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2121. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2122. } else {
  2123. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2124. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2125. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2126. }
  2127. DRM_INFO("Loading %s Microcode\n", chip_name);
  2128. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2129. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2130. if (err)
  2131. goto out;
  2132. if (rdev->pfp_fw->size != pfp_req_size) {
  2133. printk(KERN_ERR
  2134. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2135. rdev->pfp_fw->size, fw_name);
  2136. err = -EINVAL;
  2137. goto out;
  2138. }
  2139. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2140. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2141. if (err)
  2142. goto out;
  2143. if (rdev->me_fw->size != me_req_size) {
  2144. printk(KERN_ERR
  2145. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2146. rdev->me_fw->size, fw_name);
  2147. err = -EINVAL;
  2148. }
  2149. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2150. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2151. if (err)
  2152. goto out;
  2153. if (rdev->rlc_fw->size != rlc_req_size) {
  2154. printk(KERN_ERR
  2155. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2156. rdev->rlc_fw->size, fw_name);
  2157. err = -EINVAL;
  2158. }
  2159. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2160. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2161. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2162. if (err) {
  2163. printk(KERN_ERR
  2164. "smc: error loading firmware \"%s\"\n",
  2165. fw_name);
  2166. release_firmware(rdev->smc_fw);
  2167. rdev->smc_fw = NULL;
  2168. err = 0;
  2169. } else if (rdev->smc_fw->size != smc_req_size) {
  2170. printk(KERN_ERR
  2171. "smc: Bogus length %zu in firmware \"%s\"\n",
  2172. rdev->smc_fw->size, fw_name);
  2173. err = -EINVAL;
  2174. }
  2175. }
  2176. out:
  2177. if (err) {
  2178. if (err != -EINVAL)
  2179. printk(KERN_ERR
  2180. "r600_cp: Failed to load firmware \"%s\"\n",
  2181. fw_name);
  2182. release_firmware(rdev->pfp_fw);
  2183. rdev->pfp_fw = NULL;
  2184. release_firmware(rdev->me_fw);
  2185. rdev->me_fw = NULL;
  2186. release_firmware(rdev->rlc_fw);
  2187. rdev->rlc_fw = NULL;
  2188. release_firmware(rdev->smc_fw);
  2189. rdev->smc_fw = NULL;
  2190. }
  2191. return err;
  2192. }
  2193. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2194. {
  2195. const __be32 *fw_data;
  2196. int i;
  2197. if (!rdev->me_fw || !rdev->pfp_fw)
  2198. return -EINVAL;
  2199. r600_cp_stop(rdev);
  2200. WREG32(CP_RB_CNTL,
  2201. #ifdef __BIG_ENDIAN
  2202. BUF_SWAP_32BIT |
  2203. #endif
  2204. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2205. /* Reset cp */
  2206. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2207. RREG32(GRBM_SOFT_RESET);
  2208. mdelay(15);
  2209. WREG32(GRBM_SOFT_RESET, 0);
  2210. WREG32(CP_ME_RAM_WADDR, 0);
  2211. fw_data = (const __be32 *)rdev->me_fw->data;
  2212. WREG32(CP_ME_RAM_WADDR, 0);
  2213. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2214. WREG32(CP_ME_RAM_DATA,
  2215. be32_to_cpup(fw_data++));
  2216. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2217. WREG32(CP_PFP_UCODE_ADDR, 0);
  2218. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2219. WREG32(CP_PFP_UCODE_DATA,
  2220. be32_to_cpup(fw_data++));
  2221. WREG32(CP_PFP_UCODE_ADDR, 0);
  2222. WREG32(CP_ME_RAM_WADDR, 0);
  2223. WREG32(CP_ME_RAM_RADDR, 0);
  2224. return 0;
  2225. }
  2226. int r600_cp_start(struct radeon_device *rdev)
  2227. {
  2228. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2229. int r;
  2230. uint32_t cp_me;
  2231. r = radeon_ring_lock(rdev, ring, 7);
  2232. if (r) {
  2233. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2234. return r;
  2235. }
  2236. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2237. radeon_ring_write(ring, 0x1);
  2238. if (rdev->family >= CHIP_RV770) {
  2239. radeon_ring_write(ring, 0x0);
  2240. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2241. } else {
  2242. radeon_ring_write(ring, 0x3);
  2243. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2244. }
  2245. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2246. radeon_ring_write(ring, 0);
  2247. radeon_ring_write(ring, 0);
  2248. radeon_ring_unlock_commit(rdev, ring);
  2249. cp_me = 0xff;
  2250. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2251. return 0;
  2252. }
  2253. int r600_cp_resume(struct radeon_device *rdev)
  2254. {
  2255. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2256. u32 tmp;
  2257. u32 rb_bufsz;
  2258. int r;
  2259. /* Reset cp */
  2260. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2261. RREG32(GRBM_SOFT_RESET);
  2262. mdelay(15);
  2263. WREG32(GRBM_SOFT_RESET, 0);
  2264. /* Set ring buffer size */
  2265. rb_bufsz = order_base_2(ring->ring_size / 8);
  2266. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2267. #ifdef __BIG_ENDIAN
  2268. tmp |= BUF_SWAP_32BIT;
  2269. #endif
  2270. WREG32(CP_RB_CNTL, tmp);
  2271. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2272. /* Set the write pointer delay */
  2273. WREG32(CP_RB_WPTR_DELAY, 0);
  2274. /* Initialize the ring buffer's read and write pointers */
  2275. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2276. WREG32(CP_RB_RPTR_WR, 0);
  2277. ring->wptr = 0;
  2278. WREG32(CP_RB_WPTR, ring->wptr);
  2279. /* set the wb address whether it's enabled or not */
  2280. WREG32(CP_RB_RPTR_ADDR,
  2281. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2282. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2283. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2284. if (rdev->wb.enabled)
  2285. WREG32(SCRATCH_UMSK, 0xff);
  2286. else {
  2287. tmp |= RB_NO_UPDATE;
  2288. WREG32(SCRATCH_UMSK, 0);
  2289. }
  2290. mdelay(1);
  2291. WREG32(CP_RB_CNTL, tmp);
  2292. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2293. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2294. ring->rptr = RREG32(CP_RB_RPTR);
  2295. r600_cp_start(rdev);
  2296. ring->ready = true;
  2297. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2298. if (r) {
  2299. ring->ready = false;
  2300. return r;
  2301. }
  2302. return 0;
  2303. }
  2304. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2305. {
  2306. u32 rb_bufsz;
  2307. int r;
  2308. /* Align ring size */
  2309. rb_bufsz = order_base_2(ring_size / 8);
  2310. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2311. ring->ring_size = ring_size;
  2312. ring->align_mask = 16 - 1;
  2313. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2314. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2315. if (r) {
  2316. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2317. ring->rptr_save_reg = 0;
  2318. }
  2319. }
  2320. }
  2321. void r600_cp_fini(struct radeon_device *rdev)
  2322. {
  2323. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2324. r600_cp_stop(rdev);
  2325. radeon_ring_fini(rdev, ring);
  2326. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2327. }
  2328. /*
  2329. * GPU scratch registers helpers function.
  2330. */
  2331. void r600_scratch_init(struct radeon_device *rdev)
  2332. {
  2333. int i;
  2334. rdev->scratch.num_reg = 7;
  2335. rdev->scratch.reg_base = SCRATCH_REG0;
  2336. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2337. rdev->scratch.free[i] = true;
  2338. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2339. }
  2340. }
  2341. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2342. {
  2343. uint32_t scratch;
  2344. uint32_t tmp = 0;
  2345. unsigned i;
  2346. int r;
  2347. r = radeon_scratch_get(rdev, &scratch);
  2348. if (r) {
  2349. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2350. return r;
  2351. }
  2352. WREG32(scratch, 0xCAFEDEAD);
  2353. r = radeon_ring_lock(rdev, ring, 3);
  2354. if (r) {
  2355. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2356. radeon_scratch_free(rdev, scratch);
  2357. return r;
  2358. }
  2359. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2360. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2361. radeon_ring_write(ring, 0xDEADBEEF);
  2362. radeon_ring_unlock_commit(rdev, ring);
  2363. for (i = 0; i < rdev->usec_timeout; i++) {
  2364. tmp = RREG32(scratch);
  2365. if (tmp == 0xDEADBEEF)
  2366. break;
  2367. DRM_UDELAY(1);
  2368. }
  2369. if (i < rdev->usec_timeout) {
  2370. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2371. } else {
  2372. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2373. ring->idx, scratch, tmp);
  2374. r = -EINVAL;
  2375. }
  2376. radeon_scratch_free(rdev, scratch);
  2377. return r;
  2378. }
  2379. /*
  2380. * CP fences/semaphores
  2381. */
  2382. void r600_fence_ring_emit(struct radeon_device *rdev,
  2383. struct radeon_fence *fence)
  2384. {
  2385. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2386. if (rdev->wb.use_event) {
  2387. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2388. /* flush read cache over gart */
  2389. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2390. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2391. PACKET3_VC_ACTION_ENA |
  2392. PACKET3_SH_ACTION_ENA);
  2393. radeon_ring_write(ring, 0xFFFFFFFF);
  2394. radeon_ring_write(ring, 0);
  2395. radeon_ring_write(ring, 10); /* poll interval */
  2396. /* EVENT_WRITE_EOP - flush caches, send int */
  2397. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2398. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2399. radeon_ring_write(ring, addr & 0xffffffff);
  2400. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2401. radeon_ring_write(ring, fence->seq);
  2402. radeon_ring_write(ring, 0);
  2403. } else {
  2404. /* flush read cache over gart */
  2405. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2406. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2407. PACKET3_VC_ACTION_ENA |
  2408. PACKET3_SH_ACTION_ENA);
  2409. radeon_ring_write(ring, 0xFFFFFFFF);
  2410. radeon_ring_write(ring, 0);
  2411. radeon_ring_write(ring, 10); /* poll interval */
  2412. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2413. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2414. /* wait for 3D idle clean */
  2415. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2416. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2417. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2418. /* Emit fence sequence & fire IRQ */
  2419. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2420. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2421. radeon_ring_write(ring, fence->seq);
  2422. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2423. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2424. radeon_ring_write(ring, RB_INT_STAT);
  2425. }
  2426. }
  2427. bool r600_semaphore_ring_emit(struct radeon_device *rdev,
  2428. struct radeon_ring *ring,
  2429. struct radeon_semaphore *semaphore,
  2430. bool emit_wait)
  2431. {
  2432. uint64_t addr = semaphore->gpu_addr;
  2433. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2434. if (rdev->family < CHIP_CAYMAN)
  2435. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2436. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2437. radeon_ring_write(ring, addr & 0xffffffff);
  2438. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2439. return true;
  2440. }
  2441. /**
  2442. * r600_copy_cpdma - copy pages using the CP DMA engine
  2443. *
  2444. * @rdev: radeon_device pointer
  2445. * @src_offset: src GPU address
  2446. * @dst_offset: dst GPU address
  2447. * @num_gpu_pages: number of GPU pages to xfer
  2448. * @fence: radeon fence object
  2449. *
  2450. * Copy GPU paging using the CP DMA engine (r6xx+).
  2451. * Used by the radeon ttm implementation to move pages if
  2452. * registered as the asic copy callback.
  2453. */
  2454. int r600_copy_cpdma(struct radeon_device *rdev,
  2455. uint64_t src_offset, uint64_t dst_offset,
  2456. unsigned num_gpu_pages,
  2457. struct radeon_fence **fence)
  2458. {
  2459. struct radeon_semaphore *sem = NULL;
  2460. int ring_index = rdev->asic->copy.blit_ring_index;
  2461. struct radeon_ring *ring = &rdev->ring[ring_index];
  2462. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2463. int i, num_loops;
  2464. int r = 0;
  2465. r = radeon_semaphore_create(rdev, &sem);
  2466. if (r) {
  2467. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2468. return r;
  2469. }
  2470. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2471. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2472. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2473. if (r) {
  2474. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2475. radeon_semaphore_free(rdev, &sem, NULL);
  2476. return r;
  2477. }
  2478. radeon_semaphore_sync_to(sem, *fence);
  2479. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  2480. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2481. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2482. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2483. for (i = 0; i < num_loops; i++) {
  2484. cur_size_in_bytes = size_in_bytes;
  2485. if (cur_size_in_bytes > 0x1fffff)
  2486. cur_size_in_bytes = 0x1fffff;
  2487. size_in_bytes -= cur_size_in_bytes;
  2488. tmp = upper_32_bits(src_offset) & 0xff;
  2489. if (size_in_bytes == 0)
  2490. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2491. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2492. radeon_ring_write(ring, src_offset & 0xffffffff);
  2493. radeon_ring_write(ring, tmp);
  2494. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2495. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2496. radeon_ring_write(ring, cur_size_in_bytes);
  2497. src_offset += cur_size_in_bytes;
  2498. dst_offset += cur_size_in_bytes;
  2499. }
  2500. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2501. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2502. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2503. r = radeon_fence_emit(rdev, fence, ring->idx);
  2504. if (r) {
  2505. radeon_ring_unlock_undo(rdev, ring);
  2506. return r;
  2507. }
  2508. radeon_ring_unlock_commit(rdev, ring);
  2509. radeon_semaphore_free(rdev, &sem, *fence);
  2510. return r;
  2511. }
  2512. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2513. uint32_t tiling_flags, uint32_t pitch,
  2514. uint32_t offset, uint32_t obj_size)
  2515. {
  2516. /* FIXME: implement */
  2517. return 0;
  2518. }
  2519. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2520. {
  2521. /* FIXME: implement */
  2522. }
  2523. static int r600_startup(struct radeon_device *rdev)
  2524. {
  2525. struct radeon_ring *ring;
  2526. int r;
  2527. /* enable pcie gen2 link */
  2528. r600_pcie_gen2_enable(rdev);
  2529. /* scratch needs to be initialized before MC */
  2530. r = r600_vram_scratch_init(rdev);
  2531. if (r)
  2532. return r;
  2533. r600_mc_program(rdev);
  2534. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2535. r = r600_init_microcode(rdev);
  2536. if (r) {
  2537. DRM_ERROR("Failed to load firmware!\n");
  2538. return r;
  2539. }
  2540. }
  2541. if (rdev->flags & RADEON_IS_AGP) {
  2542. r600_agp_enable(rdev);
  2543. } else {
  2544. r = r600_pcie_gart_enable(rdev);
  2545. if (r)
  2546. return r;
  2547. }
  2548. r600_gpu_init(rdev);
  2549. /* allocate wb buffer */
  2550. r = radeon_wb_init(rdev);
  2551. if (r)
  2552. return r;
  2553. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2554. if (r) {
  2555. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2556. return r;
  2557. }
  2558. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2559. if (r) {
  2560. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2561. return r;
  2562. }
  2563. /* Enable IRQ */
  2564. if (!rdev->irq.installed) {
  2565. r = radeon_irq_kms_init(rdev);
  2566. if (r)
  2567. return r;
  2568. }
  2569. r = r600_irq_init(rdev);
  2570. if (r) {
  2571. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2572. radeon_irq_kms_fini(rdev);
  2573. return r;
  2574. }
  2575. r600_irq_set(rdev);
  2576. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2577. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2578. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2579. RADEON_CP_PACKET2);
  2580. if (r)
  2581. return r;
  2582. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2583. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2584. DMA_RB_RPTR, DMA_RB_WPTR,
  2585. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2586. if (r)
  2587. return r;
  2588. r = r600_cp_load_microcode(rdev);
  2589. if (r)
  2590. return r;
  2591. r = r600_cp_resume(rdev);
  2592. if (r)
  2593. return r;
  2594. r = r600_dma_resume(rdev);
  2595. if (r)
  2596. return r;
  2597. r = radeon_ib_pool_init(rdev);
  2598. if (r) {
  2599. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2600. return r;
  2601. }
  2602. r = r600_audio_init(rdev);
  2603. if (r) {
  2604. DRM_ERROR("radeon: audio init failed\n");
  2605. return r;
  2606. }
  2607. return 0;
  2608. }
  2609. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2610. {
  2611. uint32_t temp;
  2612. temp = RREG32(CONFIG_CNTL);
  2613. if (state == false) {
  2614. temp &= ~(1<<0);
  2615. temp |= (1<<1);
  2616. } else {
  2617. temp &= ~(1<<1);
  2618. }
  2619. WREG32(CONFIG_CNTL, temp);
  2620. }
  2621. int r600_resume(struct radeon_device *rdev)
  2622. {
  2623. int r;
  2624. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2625. * posting will perform necessary task to bring back GPU into good
  2626. * shape.
  2627. */
  2628. /* post card */
  2629. atom_asic_init(rdev->mode_info.atom_context);
  2630. rdev->accel_working = true;
  2631. r = r600_startup(rdev);
  2632. if (r) {
  2633. DRM_ERROR("r600 startup failed on resume\n");
  2634. rdev->accel_working = false;
  2635. return r;
  2636. }
  2637. return r;
  2638. }
  2639. int r600_suspend(struct radeon_device *rdev)
  2640. {
  2641. r600_audio_fini(rdev);
  2642. r600_cp_stop(rdev);
  2643. r600_dma_stop(rdev);
  2644. r600_irq_suspend(rdev);
  2645. radeon_wb_disable(rdev);
  2646. r600_pcie_gart_disable(rdev);
  2647. return 0;
  2648. }
  2649. /* Plan is to move initialization in that function and use
  2650. * helper function so that radeon_device_init pretty much
  2651. * do nothing more than calling asic specific function. This
  2652. * should also allow to remove a bunch of callback function
  2653. * like vram_info.
  2654. */
  2655. int r600_init(struct radeon_device *rdev)
  2656. {
  2657. int r;
  2658. if (r600_debugfs_mc_info_init(rdev)) {
  2659. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2660. }
  2661. /* Read BIOS */
  2662. if (!radeon_get_bios(rdev)) {
  2663. if (ASIC_IS_AVIVO(rdev))
  2664. return -EINVAL;
  2665. }
  2666. /* Must be an ATOMBIOS */
  2667. if (!rdev->is_atom_bios) {
  2668. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2669. return -EINVAL;
  2670. }
  2671. r = radeon_atombios_init(rdev);
  2672. if (r)
  2673. return r;
  2674. /* Post card if necessary */
  2675. if (!radeon_card_posted(rdev)) {
  2676. if (!rdev->bios) {
  2677. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2678. return -EINVAL;
  2679. }
  2680. DRM_INFO("GPU not posted. posting now...\n");
  2681. atom_asic_init(rdev->mode_info.atom_context);
  2682. }
  2683. /* Initialize scratch registers */
  2684. r600_scratch_init(rdev);
  2685. /* Initialize surface registers */
  2686. radeon_surface_init(rdev);
  2687. /* Initialize clocks */
  2688. radeon_get_clock_info(rdev->ddev);
  2689. /* Fence driver */
  2690. r = radeon_fence_driver_init(rdev);
  2691. if (r)
  2692. return r;
  2693. if (rdev->flags & RADEON_IS_AGP) {
  2694. r = radeon_agp_init(rdev);
  2695. if (r)
  2696. radeon_agp_disable(rdev);
  2697. }
  2698. r = r600_mc_init(rdev);
  2699. if (r)
  2700. return r;
  2701. /* Memory manager */
  2702. r = radeon_bo_init(rdev);
  2703. if (r)
  2704. return r;
  2705. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2706. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2707. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2708. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2709. rdev->ih.ring_obj = NULL;
  2710. r600_ih_ring_init(rdev, 64 * 1024);
  2711. r = r600_pcie_gart_init(rdev);
  2712. if (r)
  2713. return r;
  2714. rdev->accel_working = true;
  2715. r = r600_startup(rdev);
  2716. if (r) {
  2717. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2718. r600_cp_fini(rdev);
  2719. r600_dma_fini(rdev);
  2720. r600_irq_fini(rdev);
  2721. radeon_wb_fini(rdev);
  2722. radeon_ib_pool_fini(rdev);
  2723. radeon_irq_kms_fini(rdev);
  2724. r600_pcie_gart_fini(rdev);
  2725. rdev->accel_working = false;
  2726. }
  2727. return 0;
  2728. }
  2729. void r600_fini(struct radeon_device *rdev)
  2730. {
  2731. r600_audio_fini(rdev);
  2732. r600_cp_fini(rdev);
  2733. r600_dma_fini(rdev);
  2734. r600_irq_fini(rdev);
  2735. radeon_wb_fini(rdev);
  2736. radeon_ib_pool_fini(rdev);
  2737. radeon_irq_kms_fini(rdev);
  2738. r600_pcie_gart_fini(rdev);
  2739. r600_vram_scratch_fini(rdev);
  2740. radeon_agp_fini(rdev);
  2741. radeon_gem_fini(rdev);
  2742. radeon_fence_driver_fini(rdev);
  2743. radeon_bo_fini(rdev);
  2744. radeon_atombios_fini(rdev);
  2745. kfree(rdev->bios);
  2746. rdev->bios = NULL;
  2747. }
  2748. /*
  2749. * CS stuff
  2750. */
  2751. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2752. {
  2753. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2754. u32 next_rptr;
  2755. if (ring->rptr_save_reg) {
  2756. next_rptr = ring->wptr + 3 + 4;
  2757. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2758. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2759. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2760. radeon_ring_write(ring, next_rptr);
  2761. } else if (rdev->wb.enabled) {
  2762. next_rptr = ring->wptr + 5 + 4;
  2763. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2764. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2765. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2766. radeon_ring_write(ring, next_rptr);
  2767. radeon_ring_write(ring, 0);
  2768. }
  2769. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2770. radeon_ring_write(ring,
  2771. #ifdef __BIG_ENDIAN
  2772. (2 << 0) |
  2773. #endif
  2774. (ib->gpu_addr & 0xFFFFFFFC));
  2775. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2776. radeon_ring_write(ring, ib->length_dw);
  2777. }
  2778. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2779. {
  2780. struct radeon_ib ib;
  2781. uint32_t scratch;
  2782. uint32_t tmp = 0;
  2783. unsigned i;
  2784. int r;
  2785. r = radeon_scratch_get(rdev, &scratch);
  2786. if (r) {
  2787. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2788. return r;
  2789. }
  2790. WREG32(scratch, 0xCAFEDEAD);
  2791. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2792. if (r) {
  2793. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2794. goto free_scratch;
  2795. }
  2796. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2797. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2798. ib.ptr[2] = 0xDEADBEEF;
  2799. ib.length_dw = 3;
  2800. r = radeon_ib_schedule(rdev, &ib, NULL);
  2801. if (r) {
  2802. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2803. goto free_ib;
  2804. }
  2805. r = radeon_fence_wait(ib.fence, false);
  2806. if (r) {
  2807. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2808. goto free_ib;
  2809. }
  2810. for (i = 0; i < rdev->usec_timeout; i++) {
  2811. tmp = RREG32(scratch);
  2812. if (tmp == 0xDEADBEEF)
  2813. break;
  2814. DRM_UDELAY(1);
  2815. }
  2816. if (i < rdev->usec_timeout) {
  2817. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2818. } else {
  2819. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2820. scratch, tmp);
  2821. r = -EINVAL;
  2822. }
  2823. free_ib:
  2824. radeon_ib_free(rdev, &ib);
  2825. free_scratch:
  2826. radeon_scratch_free(rdev, scratch);
  2827. return r;
  2828. }
  2829. /*
  2830. * Interrupts
  2831. *
  2832. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2833. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2834. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2835. * and host consumes. As the host irq handler processes interrupts, it
  2836. * increments the rptr. When the rptr catches up with the wptr, all the
  2837. * current interrupts have been processed.
  2838. */
  2839. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2840. {
  2841. u32 rb_bufsz;
  2842. /* Align ring size */
  2843. rb_bufsz = order_base_2(ring_size / 4);
  2844. ring_size = (1 << rb_bufsz) * 4;
  2845. rdev->ih.ring_size = ring_size;
  2846. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2847. rdev->ih.rptr = 0;
  2848. }
  2849. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2850. {
  2851. int r;
  2852. /* Allocate ring buffer */
  2853. if (rdev->ih.ring_obj == NULL) {
  2854. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2855. PAGE_SIZE, true,
  2856. RADEON_GEM_DOMAIN_GTT,
  2857. NULL, &rdev->ih.ring_obj);
  2858. if (r) {
  2859. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2860. return r;
  2861. }
  2862. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2863. if (unlikely(r != 0))
  2864. return r;
  2865. r = radeon_bo_pin(rdev->ih.ring_obj,
  2866. RADEON_GEM_DOMAIN_GTT,
  2867. &rdev->ih.gpu_addr);
  2868. if (r) {
  2869. radeon_bo_unreserve(rdev->ih.ring_obj);
  2870. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2871. return r;
  2872. }
  2873. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2874. (void **)&rdev->ih.ring);
  2875. radeon_bo_unreserve(rdev->ih.ring_obj);
  2876. if (r) {
  2877. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2878. return r;
  2879. }
  2880. }
  2881. return 0;
  2882. }
  2883. void r600_ih_ring_fini(struct radeon_device *rdev)
  2884. {
  2885. int r;
  2886. if (rdev->ih.ring_obj) {
  2887. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2888. if (likely(r == 0)) {
  2889. radeon_bo_kunmap(rdev->ih.ring_obj);
  2890. radeon_bo_unpin(rdev->ih.ring_obj);
  2891. radeon_bo_unreserve(rdev->ih.ring_obj);
  2892. }
  2893. radeon_bo_unref(&rdev->ih.ring_obj);
  2894. rdev->ih.ring = NULL;
  2895. rdev->ih.ring_obj = NULL;
  2896. }
  2897. }
  2898. void r600_rlc_stop(struct radeon_device *rdev)
  2899. {
  2900. if ((rdev->family >= CHIP_RV770) &&
  2901. (rdev->family <= CHIP_RV740)) {
  2902. /* r7xx asics need to soft reset RLC before halting */
  2903. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2904. RREG32(SRBM_SOFT_RESET);
  2905. mdelay(15);
  2906. WREG32(SRBM_SOFT_RESET, 0);
  2907. RREG32(SRBM_SOFT_RESET);
  2908. }
  2909. WREG32(RLC_CNTL, 0);
  2910. }
  2911. static void r600_rlc_start(struct radeon_device *rdev)
  2912. {
  2913. WREG32(RLC_CNTL, RLC_ENABLE);
  2914. }
  2915. static int r600_rlc_resume(struct radeon_device *rdev)
  2916. {
  2917. u32 i;
  2918. const __be32 *fw_data;
  2919. if (!rdev->rlc_fw)
  2920. return -EINVAL;
  2921. r600_rlc_stop(rdev);
  2922. WREG32(RLC_HB_CNTL, 0);
  2923. WREG32(RLC_HB_BASE, 0);
  2924. WREG32(RLC_HB_RPTR, 0);
  2925. WREG32(RLC_HB_WPTR, 0);
  2926. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2927. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2928. WREG32(RLC_MC_CNTL, 0);
  2929. WREG32(RLC_UCODE_CNTL, 0);
  2930. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2931. if (rdev->family >= CHIP_RV770) {
  2932. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2933. WREG32(RLC_UCODE_ADDR, i);
  2934. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2935. }
  2936. } else {
  2937. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  2938. WREG32(RLC_UCODE_ADDR, i);
  2939. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2940. }
  2941. }
  2942. WREG32(RLC_UCODE_ADDR, 0);
  2943. r600_rlc_start(rdev);
  2944. return 0;
  2945. }
  2946. static void r600_enable_interrupts(struct radeon_device *rdev)
  2947. {
  2948. u32 ih_cntl = RREG32(IH_CNTL);
  2949. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2950. ih_cntl |= ENABLE_INTR;
  2951. ih_rb_cntl |= IH_RB_ENABLE;
  2952. WREG32(IH_CNTL, ih_cntl);
  2953. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2954. rdev->ih.enabled = true;
  2955. }
  2956. void r600_disable_interrupts(struct radeon_device *rdev)
  2957. {
  2958. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2959. u32 ih_cntl = RREG32(IH_CNTL);
  2960. ih_rb_cntl &= ~IH_RB_ENABLE;
  2961. ih_cntl &= ~ENABLE_INTR;
  2962. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2963. WREG32(IH_CNTL, ih_cntl);
  2964. /* set rptr, wptr to 0 */
  2965. WREG32(IH_RB_RPTR, 0);
  2966. WREG32(IH_RB_WPTR, 0);
  2967. rdev->ih.enabled = false;
  2968. rdev->ih.rptr = 0;
  2969. }
  2970. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2971. {
  2972. u32 tmp;
  2973. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2974. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2975. WREG32(DMA_CNTL, tmp);
  2976. WREG32(GRBM_INT_CNTL, 0);
  2977. WREG32(DxMODE_INT_MASK, 0);
  2978. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2979. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2980. if (ASIC_IS_DCE3(rdev)) {
  2981. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2982. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2983. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2984. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2985. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2986. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2987. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2988. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2989. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2990. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2991. if (ASIC_IS_DCE32(rdev)) {
  2992. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2993. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2994. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2995. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2996. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2997. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2998. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2999. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3000. } else {
  3001. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3002. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3003. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3004. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3005. }
  3006. } else {
  3007. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3008. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3009. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3010. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3011. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3012. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3013. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3014. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3015. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3016. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3017. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3018. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3019. }
  3020. }
  3021. int r600_irq_init(struct radeon_device *rdev)
  3022. {
  3023. int ret = 0;
  3024. int rb_bufsz;
  3025. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3026. /* allocate ring */
  3027. ret = r600_ih_ring_alloc(rdev);
  3028. if (ret)
  3029. return ret;
  3030. /* disable irqs */
  3031. r600_disable_interrupts(rdev);
  3032. /* init rlc */
  3033. if (rdev->family >= CHIP_CEDAR)
  3034. ret = evergreen_rlc_resume(rdev);
  3035. else
  3036. ret = r600_rlc_resume(rdev);
  3037. if (ret) {
  3038. r600_ih_ring_fini(rdev);
  3039. return ret;
  3040. }
  3041. /* setup interrupt control */
  3042. /* set dummy read address to ring address */
  3043. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3044. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3045. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3046. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3047. */
  3048. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3049. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3050. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3051. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3052. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3053. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3054. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3055. IH_WPTR_OVERFLOW_CLEAR |
  3056. (rb_bufsz << 1));
  3057. if (rdev->wb.enabled)
  3058. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3059. /* set the writeback address whether it's enabled or not */
  3060. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3061. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3062. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3063. /* set rptr, wptr to 0 */
  3064. WREG32(IH_RB_RPTR, 0);
  3065. WREG32(IH_RB_WPTR, 0);
  3066. /* Default settings for IH_CNTL (disabled at first) */
  3067. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3068. /* RPTR_REARM only works if msi's are enabled */
  3069. if (rdev->msi_enabled)
  3070. ih_cntl |= RPTR_REARM;
  3071. WREG32(IH_CNTL, ih_cntl);
  3072. /* force the active interrupt state to all disabled */
  3073. if (rdev->family >= CHIP_CEDAR)
  3074. evergreen_disable_interrupt_state(rdev);
  3075. else
  3076. r600_disable_interrupt_state(rdev);
  3077. /* at this point everything should be setup correctly to enable master */
  3078. pci_set_master(rdev->pdev);
  3079. /* enable irqs */
  3080. r600_enable_interrupts(rdev);
  3081. return ret;
  3082. }
  3083. void r600_irq_suspend(struct radeon_device *rdev)
  3084. {
  3085. r600_irq_disable(rdev);
  3086. r600_rlc_stop(rdev);
  3087. }
  3088. void r600_irq_fini(struct radeon_device *rdev)
  3089. {
  3090. r600_irq_suspend(rdev);
  3091. r600_ih_ring_fini(rdev);
  3092. }
  3093. int r600_irq_set(struct radeon_device *rdev)
  3094. {
  3095. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3096. u32 mode_int = 0;
  3097. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3098. u32 grbm_int_cntl = 0;
  3099. u32 hdmi0, hdmi1;
  3100. u32 d1grph = 0, d2grph = 0;
  3101. u32 dma_cntl;
  3102. u32 thermal_int = 0;
  3103. if (!rdev->irq.installed) {
  3104. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3105. return -EINVAL;
  3106. }
  3107. /* don't enable anything if the ih is disabled */
  3108. if (!rdev->ih.enabled) {
  3109. r600_disable_interrupts(rdev);
  3110. /* force the active interrupt state to all disabled */
  3111. r600_disable_interrupt_state(rdev);
  3112. return 0;
  3113. }
  3114. if (ASIC_IS_DCE3(rdev)) {
  3115. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3116. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3117. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3118. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3119. if (ASIC_IS_DCE32(rdev)) {
  3120. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3121. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3122. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3123. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3124. } else {
  3125. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3126. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3127. }
  3128. } else {
  3129. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3130. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3131. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3132. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3133. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3134. }
  3135. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3136. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3137. thermal_int = RREG32(CG_THERMAL_INT) &
  3138. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3139. } else if (rdev->family >= CHIP_RV770) {
  3140. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3141. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3142. }
  3143. if (rdev->irq.dpm_thermal) {
  3144. DRM_DEBUG("dpm thermal\n");
  3145. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3146. }
  3147. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3148. DRM_DEBUG("r600_irq_set: sw int\n");
  3149. cp_int_cntl |= RB_INT_ENABLE;
  3150. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3151. }
  3152. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3153. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3154. dma_cntl |= TRAP_ENABLE;
  3155. }
  3156. if (rdev->irq.crtc_vblank_int[0] ||
  3157. atomic_read(&rdev->irq.pflip[0])) {
  3158. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3159. mode_int |= D1MODE_VBLANK_INT_MASK;
  3160. }
  3161. if (rdev->irq.crtc_vblank_int[1] ||
  3162. atomic_read(&rdev->irq.pflip[1])) {
  3163. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3164. mode_int |= D2MODE_VBLANK_INT_MASK;
  3165. }
  3166. if (rdev->irq.hpd[0]) {
  3167. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3168. hpd1 |= DC_HPDx_INT_EN;
  3169. }
  3170. if (rdev->irq.hpd[1]) {
  3171. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3172. hpd2 |= DC_HPDx_INT_EN;
  3173. }
  3174. if (rdev->irq.hpd[2]) {
  3175. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3176. hpd3 |= DC_HPDx_INT_EN;
  3177. }
  3178. if (rdev->irq.hpd[3]) {
  3179. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3180. hpd4 |= DC_HPDx_INT_EN;
  3181. }
  3182. if (rdev->irq.hpd[4]) {
  3183. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3184. hpd5 |= DC_HPDx_INT_EN;
  3185. }
  3186. if (rdev->irq.hpd[5]) {
  3187. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3188. hpd6 |= DC_HPDx_INT_EN;
  3189. }
  3190. if (rdev->irq.afmt[0]) {
  3191. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3192. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3193. }
  3194. if (rdev->irq.afmt[1]) {
  3195. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3196. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3197. }
  3198. WREG32(CP_INT_CNTL, cp_int_cntl);
  3199. WREG32(DMA_CNTL, dma_cntl);
  3200. WREG32(DxMODE_INT_MASK, mode_int);
  3201. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3202. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3203. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3204. if (ASIC_IS_DCE3(rdev)) {
  3205. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3206. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3207. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3208. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3209. if (ASIC_IS_DCE32(rdev)) {
  3210. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3211. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3212. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3213. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3214. } else {
  3215. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3216. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3217. }
  3218. } else {
  3219. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3220. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3221. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3222. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3223. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3224. }
  3225. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3226. WREG32(CG_THERMAL_INT, thermal_int);
  3227. } else if (rdev->family >= CHIP_RV770) {
  3228. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3229. }
  3230. return 0;
  3231. }
  3232. static void r600_irq_ack(struct radeon_device *rdev)
  3233. {
  3234. u32 tmp;
  3235. if (ASIC_IS_DCE3(rdev)) {
  3236. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3237. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3238. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3239. if (ASIC_IS_DCE32(rdev)) {
  3240. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3241. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3242. } else {
  3243. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3244. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3245. }
  3246. } else {
  3247. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3248. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3249. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3250. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3251. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3252. }
  3253. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3254. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3255. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3256. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3257. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3258. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3259. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3260. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3261. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3262. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3263. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3264. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3265. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3266. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3267. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3268. if (ASIC_IS_DCE3(rdev)) {
  3269. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3270. tmp |= DC_HPDx_INT_ACK;
  3271. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3272. } else {
  3273. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3274. tmp |= DC_HPDx_INT_ACK;
  3275. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3276. }
  3277. }
  3278. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3279. if (ASIC_IS_DCE3(rdev)) {
  3280. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3281. tmp |= DC_HPDx_INT_ACK;
  3282. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3283. } else {
  3284. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3285. tmp |= DC_HPDx_INT_ACK;
  3286. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3287. }
  3288. }
  3289. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3290. if (ASIC_IS_DCE3(rdev)) {
  3291. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3292. tmp |= DC_HPDx_INT_ACK;
  3293. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3294. } else {
  3295. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3296. tmp |= DC_HPDx_INT_ACK;
  3297. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3298. }
  3299. }
  3300. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3301. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3302. tmp |= DC_HPDx_INT_ACK;
  3303. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3304. }
  3305. if (ASIC_IS_DCE32(rdev)) {
  3306. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3307. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3308. tmp |= DC_HPDx_INT_ACK;
  3309. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3310. }
  3311. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3312. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3313. tmp |= DC_HPDx_INT_ACK;
  3314. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3315. }
  3316. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3317. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3318. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3319. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3320. }
  3321. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3322. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3323. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3324. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3325. }
  3326. } else {
  3327. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3328. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3329. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3330. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3331. }
  3332. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3333. if (ASIC_IS_DCE3(rdev)) {
  3334. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3335. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3336. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3337. } else {
  3338. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3339. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3340. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3341. }
  3342. }
  3343. }
  3344. }
  3345. void r600_irq_disable(struct radeon_device *rdev)
  3346. {
  3347. r600_disable_interrupts(rdev);
  3348. /* Wait and acknowledge irq */
  3349. mdelay(1);
  3350. r600_irq_ack(rdev);
  3351. r600_disable_interrupt_state(rdev);
  3352. }
  3353. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3354. {
  3355. u32 wptr, tmp;
  3356. if (rdev->wb.enabled)
  3357. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3358. else
  3359. wptr = RREG32(IH_RB_WPTR);
  3360. if (wptr & RB_OVERFLOW) {
  3361. /* When a ring buffer overflow happen start parsing interrupt
  3362. * from the last not overwritten vector (wptr + 16). Hopefully
  3363. * this should allow us to catchup.
  3364. */
  3365. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3366. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3367. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3368. tmp = RREG32(IH_RB_CNTL);
  3369. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3370. WREG32(IH_RB_CNTL, tmp);
  3371. }
  3372. return (wptr & rdev->ih.ptr_mask);
  3373. }
  3374. /* r600 IV Ring
  3375. * Each IV ring entry is 128 bits:
  3376. * [7:0] - interrupt source id
  3377. * [31:8] - reserved
  3378. * [59:32] - interrupt source data
  3379. * [127:60] - reserved
  3380. *
  3381. * The basic interrupt vector entries
  3382. * are decoded as follows:
  3383. * src_id src_data description
  3384. * 1 0 D1 Vblank
  3385. * 1 1 D1 Vline
  3386. * 5 0 D2 Vblank
  3387. * 5 1 D2 Vline
  3388. * 19 0 FP Hot plug detection A
  3389. * 19 1 FP Hot plug detection B
  3390. * 19 2 DAC A auto-detection
  3391. * 19 3 DAC B auto-detection
  3392. * 21 4 HDMI block A
  3393. * 21 5 HDMI block B
  3394. * 176 - CP_INT RB
  3395. * 177 - CP_INT IB1
  3396. * 178 - CP_INT IB2
  3397. * 181 - EOP Interrupt
  3398. * 233 - GUI Idle
  3399. *
  3400. * Note, these are based on r600 and may need to be
  3401. * adjusted or added to on newer asics
  3402. */
  3403. int r600_irq_process(struct radeon_device *rdev)
  3404. {
  3405. u32 wptr;
  3406. u32 rptr;
  3407. u32 src_id, src_data;
  3408. u32 ring_index;
  3409. bool queue_hotplug = false;
  3410. bool queue_hdmi = false;
  3411. bool queue_thermal = false;
  3412. if (!rdev->ih.enabled || rdev->shutdown)
  3413. return IRQ_NONE;
  3414. /* No MSIs, need a dummy read to flush PCI DMAs */
  3415. if (!rdev->msi_enabled)
  3416. RREG32(IH_RB_WPTR);
  3417. wptr = r600_get_ih_wptr(rdev);
  3418. restart_ih:
  3419. /* is somebody else already processing irqs? */
  3420. if (atomic_xchg(&rdev->ih.lock, 1))
  3421. return IRQ_NONE;
  3422. rptr = rdev->ih.rptr;
  3423. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3424. /* Order reading of wptr vs. reading of IH ring data */
  3425. rmb();
  3426. /* display interrupts */
  3427. r600_irq_ack(rdev);
  3428. while (rptr != wptr) {
  3429. /* wptr/rptr are in bytes! */
  3430. ring_index = rptr / 4;
  3431. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3432. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3433. switch (src_id) {
  3434. case 1: /* D1 vblank/vline */
  3435. switch (src_data) {
  3436. case 0: /* D1 vblank */
  3437. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3438. if (rdev->irq.crtc_vblank_int[0]) {
  3439. drm_handle_vblank(rdev->ddev, 0);
  3440. rdev->pm.vblank_sync = true;
  3441. wake_up(&rdev->irq.vblank_queue);
  3442. }
  3443. if (atomic_read(&rdev->irq.pflip[0]))
  3444. radeon_crtc_handle_flip(rdev, 0);
  3445. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3446. DRM_DEBUG("IH: D1 vblank\n");
  3447. }
  3448. break;
  3449. case 1: /* D1 vline */
  3450. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3451. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3452. DRM_DEBUG("IH: D1 vline\n");
  3453. }
  3454. break;
  3455. default:
  3456. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3457. break;
  3458. }
  3459. break;
  3460. case 5: /* D2 vblank/vline */
  3461. switch (src_data) {
  3462. case 0: /* D2 vblank */
  3463. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3464. if (rdev->irq.crtc_vblank_int[1]) {
  3465. drm_handle_vblank(rdev->ddev, 1);
  3466. rdev->pm.vblank_sync = true;
  3467. wake_up(&rdev->irq.vblank_queue);
  3468. }
  3469. if (atomic_read(&rdev->irq.pflip[1]))
  3470. radeon_crtc_handle_flip(rdev, 1);
  3471. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3472. DRM_DEBUG("IH: D2 vblank\n");
  3473. }
  3474. break;
  3475. case 1: /* D1 vline */
  3476. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3477. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3478. DRM_DEBUG("IH: D2 vline\n");
  3479. }
  3480. break;
  3481. default:
  3482. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3483. break;
  3484. }
  3485. break;
  3486. case 19: /* HPD/DAC hotplug */
  3487. switch (src_data) {
  3488. case 0:
  3489. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3490. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3491. queue_hotplug = true;
  3492. DRM_DEBUG("IH: HPD1\n");
  3493. }
  3494. break;
  3495. case 1:
  3496. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3497. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3498. queue_hotplug = true;
  3499. DRM_DEBUG("IH: HPD2\n");
  3500. }
  3501. break;
  3502. case 4:
  3503. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3504. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3505. queue_hotplug = true;
  3506. DRM_DEBUG("IH: HPD3\n");
  3507. }
  3508. break;
  3509. case 5:
  3510. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3511. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3512. queue_hotplug = true;
  3513. DRM_DEBUG("IH: HPD4\n");
  3514. }
  3515. break;
  3516. case 10:
  3517. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3518. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3519. queue_hotplug = true;
  3520. DRM_DEBUG("IH: HPD5\n");
  3521. }
  3522. break;
  3523. case 12:
  3524. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3525. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3526. queue_hotplug = true;
  3527. DRM_DEBUG("IH: HPD6\n");
  3528. }
  3529. break;
  3530. default:
  3531. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3532. break;
  3533. }
  3534. break;
  3535. case 21: /* hdmi */
  3536. switch (src_data) {
  3537. case 4:
  3538. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3539. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3540. queue_hdmi = true;
  3541. DRM_DEBUG("IH: HDMI0\n");
  3542. }
  3543. break;
  3544. case 5:
  3545. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3546. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3547. queue_hdmi = true;
  3548. DRM_DEBUG("IH: HDMI1\n");
  3549. }
  3550. break;
  3551. default:
  3552. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3553. break;
  3554. }
  3555. break;
  3556. case 176: /* CP_INT in ring buffer */
  3557. case 177: /* CP_INT in IB1 */
  3558. case 178: /* CP_INT in IB2 */
  3559. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3560. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3561. break;
  3562. case 181: /* CP EOP event */
  3563. DRM_DEBUG("IH: CP EOP\n");
  3564. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3565. break;
  3566. case 224: /* DMA trap event */
  3567. DRM_DEBUG("IH: DMA trap\n");
  3568. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3569. break;
  3570. case 230: /* thermal low to high */
  3571. DRM_DEBUG("IH: thermal low to high\n");
  3572. rdev->pm.dpm.thermal.high_to_low = false;
  3573. queue_thermal = true;
  3574. break;
  3575. case 231: /* thermal high to low */
  3576. DRM_DEBUG("IH: thermal high to low\n");
  3577. rdev->pm.dpm.thermal.high_to_low = true;
  3578. queue_thermal = true;
  3579. break;
  3580. case 233: /* GUI IDLE */
  3581. DRM_DEBUG("IH: GUI idle\n");
  3582. break;
  3583. default:
  3584. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3585. break;
  3586. }
  3587. /* wptr/rptr are in bytes! */
  3588. rptr += 16;
  3589. rptr &= rdev->ih.ptr_mask;
  3590. }
  3591. if (queue_hotplug)
  3592. schedule_work(&rdev->hotplug_work);
  3593. if (queue_hdmi)
  3594. schedule_work(&rdev->audio_work);
  3595. if (queue_thermal && rdev->pm.dpm_enabled)
  3596. schedule_work(&rdev->pm.dpm.thermal.work);
  3597. rdev->ih.rptr = rptr;
  3598. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3599. atomic_set(&rdev->ih.lock, 0);
  3600. /* make sure wptr hasn't changed while processing */
  3601. wptr = r600_get_ih_wptr(rdev);
  3602. if (wptr != rptr)
  3603. goto restart_ih;
  3604. return IRQ_HANDLED;
  3605. }
  3606. /*
  3607. * Debugfs info
  3608. */
  3609. #if defined(CONFIG_DEBUG_FS)
  3610. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3611. {
  3612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3613. struct drm_device *dev = node->minor->dev;
  3614. struct radeon_device *rdev = dev->dev_private;
  3615. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3616. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3617. return 0;
  3618. }
  3619. static struct drm_info_list r600_mc_info_list[] = {
  3620. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3621. };
  3622. #endif
  3623. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3624. {
  3625. #if defined(CONFIG_DEBUG_FS)
  3626. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3627. #else
  3628. return 0;
  3629. #endif
  3630. }
  3631. /**
  3632. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3633. * rdev: radeon device structure
  3634. * bo: buffer object struct which userspace is waiting for idle
  3635. *
  3636. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3637. * through ring buffer, this leads to corruption in rendering, see
  3638. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3639. * directly perform HDP flush by writing register through MMIO.
  3640. */
  3641. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3642. {
  3643. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3644. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3645. * This seems to cause problems on some AGP cards. Just use the old
  3646. * method for them.
  3647. */
  3648. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3649. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3650. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3651. u32 tmp;
  3652. WREG32(HDP_DEBUG1, 0);
  3653. tmp = readl((void __iomem *)ptr);
  3654. } else
  3655. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3656. }
  3657. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3658. {
  3659. u32 link_width_cntl, mask;
  3660. if (rdev->flags & RADEON_IS_IGP)
  3661. return;
  3662. if (!(rdev->flags & RADEON_IS_PCIE))
  3663. return;
  3664. /* x2 cards have a special sequence */
  3665. if (ASIC_IS_X2(rdev))
  3666. return;
  3667. radeon_gui_idle(rdev);
  3668. switch (lanes) {
  3669. case 0:
  3670. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3671. break;
  3672. case 1:
  3673. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3674. break;
  3675. case 2:
  3676. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3677. break;
  3678. case 4:
  3679. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3680. break;
  3681. case 8:
  3682. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3683. break;
  3684. case 12:
  3685. /* not actually supported */
  3686. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3687. break;
  3688. case 16:
  3689. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3690. break;
  3691. default:
  3692. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3693. return;
  3694. }
  3695. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3696. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3697. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3698. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3699. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3700. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3701. }
  3702. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3703. {
  3704. u32 link_width_cntl;
  3705. if (rdev->flags & RADEON_IS_IGP)
  3706. return 0;
  3707. if (!(rdev->flags & RADEON_IS_PCIE))
  3708. return 0;
  3709. /* x2 cards have a special sequence */
  3710. if (ASIC_IS_X2(rdev))
  3711. return 0;
  3712. radeon_gui_idle(rdev);
  3713. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3714. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3715. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3716. return 1;
  3717. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3718. return 2;
  3719. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3720. return 4;
  3721. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3722. return 8;
  3723. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3724. /* not actually supported */
  3725. return 12;
  3726. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3727. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3728. default:
  3729. return 16;
  3730. }
  3731. }
  3732. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3733. {
  3734. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3735. u16 link_cntl2;
  3736. if (radeon_pcie_gen2 == 0)
  3737. return;
  3738. if (rdev->flags & RADEON_IS_IGP)
  3739. return;
  3740. if (!(rdev->flags & RADEON_IS_PCIE))
  3741. return;
  3742. /* x2 cards have a special sequence */
  3743. if (ASIC_IS_X2(rdev))
  3744. return;
  3745. /* only RV6xx+ chips are supported */
  3746. if (rdev->family <= CHIP_R600)
  3747. return;
  3748. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3749. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3750. return;
  3751. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3752. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3753. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3754. return;
  3755. }
  3756. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3757. /* 55 nm r6xx asics */
  3758. if ((rdev->family == CHIP_RV670) ||
  3759. (rdev->family == CHIP_RV620) ||
  3760. (rdev->family == CHIP_RV635)) {
  3761. /* advertise upconfig capability */
  3762. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3763. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3764. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3765. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3766. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3767. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3768. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3769. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3770. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3771. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3772. } else {
  3773. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3774. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3775. }
  3776. }
  3777. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3778. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3779. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3780. /* 55 nm r6xx asics */
  3781. if ((rdev->family == CHIP_RV670) ||
  3782. (rdev->family == CHIP_RV620) ||
  3783. (rdev->family == CHIP_RV635)) {
  3784. WREG32(MM_CFGREGS_CNTL, 0x8);
  3785. link_cntl2 = RREG32(0x4088);
  3786. WREG32(MM_CFGREGS_CNTL, 0);
  3787. /* not supported yet */
  3788. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3789. return;
  3790. }
  3791. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3792. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3793. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3794. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3795. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3796. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3797. tmp = RREG32(0x541c);
  3798. WREG32(0x541c, tmp | 0x8);
  3799. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3800. link_cntl2 = RREG16(0x4088);
  3801. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3802. link_cntl2 |= 0x2;
  3803. WREG16(0x4088, link_cntl2);
  3804. WREG32(MM_CFGREGS_CNTL, 0);
  3805. if ((rdev->family == CHIP_RV670) ||
  3806. (rdev->family == CHIP_RV620) ||
  3807. (rdev->family == CHIP_RV635)) {
  3808. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  3809. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3810. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  3811. } else {
  3812. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3813. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3814. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3815. }
  3816. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3817. speed_cntl |= LC_GEN2_EN_STRAP;
  3818. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3819. } else {
  3820. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3821. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3822. if (1)
  3823. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3824. else
  3825. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3826. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3827. }
  3828. }
  3829. /**
  3830. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  3831. *
  3832. * @rdev: radeon_device pointer
  3833. *
  3834. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3835. * Returns the 64 bit clock counter snapshot.
  3836. */
  3837. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  3838. {
  3839. uint64_t clock;
  3840. mutex_lock(&rdev->gpu_clock_mutex);
  3841. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3842. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3843. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3844. mutex_unlock(&rdev->gpu_clock_mutex);
  3845. return clock;
  3846. }