r100.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/module.h>
  42. #include "r100_reg_safe.h"
  43. #include "rn50_reg_safe.h"
  44. /* Firmware Names */
  45. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  46. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  47. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  48. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  49. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  50. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  51. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  52. MODULE_FIRMWARE(FIRMWARE_R100);
  53. MODULE_FIRMWARE(FIRMWARE_R200);
  54. MODULE_FIRMWARE(FIRMWARE_R300);
  55. MODULE_FIRMWARE(FIRMWARE_R420);
  56. MODULE_FIRMWARE(FIRMWARE_RS690);
  57. MODULE_FIRMWARE(FIRMWARE_RS600);
  58. MODULE_FIRMWARE(FIRMWARE_R520);
  59. #include "r100_track.h"
  60. /* This files gather functions specifics to:
  61. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  62. * and others in some cases.
  63. */
  64. static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
  65. {
  66. if (crtc == 0) {
  67. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  68. return true;
  69. else
  70. return false;
  71. } else {
  72. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  73. return true;
  74. else
  75. return false;
  76. }
  77. }
  78. static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
  79. {
  80. u32 vline1, vline2;
  81. if (crtc == 0) {
  82. vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  83. vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  84. } else {
  85. vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  86. vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  87. }
  88. if (vline1 != vline2)
  89. return true;
  90. else
  91. return false;
  92. }
  93. /**
  94. * r100_wait_for_vblank - vblank wait asic callback.
  95. *
  96. * @rdev: radeon_device pointer
  97. * @crtc: crtc to wait for vblank on
  98. *
  99. * Wait for vblank on the requested crtc (r1xx-r4xx).
  100. */
  101. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  102. {
  103. unsigned i = 0;
  104. if (crtc >= rdev->num_crtc)
  105. return;
  106. if (crtc == 0) {
  107. if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
  108. return;
  109. } else {
  110. if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
  111. return;
  112. }
  113. /* depending on when we hit vblank, we may be close to active; if so,
  114. * wait for another frame.
  115. */
  116. while (r100_is_in_vblank(rdev, crtc)) {
  117. if (i++ % 100 == 0) {
  118. if (!r100_is_counter_moving(rdev, crtc))
  119. break;
  120. }
  121. }
  122. while (!r100_is_in_vblank(rdev, crtc)) {
  123. if (i++ % 100 == 0) {
  124. if (!r100_is_counter_moving(rdev, crtc))
  125. break;
  126. }
  127. }
  128. }
  129. /**
  130. * r100_pre_page_flip - pre-pageflip callback.
  131. *
  132. * @rdev: radeon_device pointer
  133. * @crtc: crtc to prepare for pageflip on
  134. *
  135. * Pre-pageflip callback (r1xx-r4xx).
  136. * Enables the pageflip irq (vblank irq).
  137. */
  138. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  139. {
  140. /* enable the pflip int */
  141. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  142. }
  143. /**
  144. * r100_post_page_flip - pos-pageflip callback.
  145. *
  146. * @rdev: radeon_device pointer
  147. * @crtc: crtc to cleanup pageflip on
  148. *
  149. * Post-pageflip callback (r1xx-r4xx).
  150. * Disables the pageflip irq (vblank irq).
  151. */
  152. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  153. {
  154. /* disable the pflip int */
  155. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  156. }
  157. /**
  158. * r100_page_flip - pageflip callback.
  159. *
  160. * @rdev: radeon_device pointer
  161. * @crtc_id: crtc to cleanup pageflip on
  162. * @crtc_base: new address of the crtc (GPU MC address)
  163. *
  164. * Does the actual pageflip (r1xx-r4xx).
  165. * During vblank we take the crtc lock and wait for the update_pending
  166. * bit to go high, when it does, we release the lock, and allow the
  167. * double buffered update to take place.
  168. * Returns the current update pending status.
  169. */
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. int i;
  175. /* Lock the graphics update lock */
  176. /* update the scanout addresses */
  177. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  178. /* Wait for update_pending to go high. */
  179. for (i = 0; i < rdev->usec_timeout; i++) {
  180. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  181. break;
  182. udelay(1);
  183. }
  184. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  185. /* Unlock the lock, so double-buffering can take place inside vblank */
  186. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  187. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  188. /* Return current update_pending status: */
  189. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  190. }
  191. /**
  192. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  193. *
  194. * @rdev: radeon_device pointer
  195. *
  196. * Look up the optimal power state based on the
  197. * current state of the GPU (r1xx-r5xx).
  198. * Used for dynpm only.
  199. */
  200. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  201. {
  202. int i;
  203. rdev->pm.dynpm_can_upclock = true;
  204. rdev->pm.dynpm_can_downclock = true;
  205. switch (rdev->pm.dynpm_planned_action) {
  206. case DYNPM_ACTION_MINIMUM:
  207. rdev->pm.requested_power_state_index = 0;
  208. rdev->pm.dynpm_can_downclock = false;
  209. break;
  210. case DYNPM_ACTION_DOWNCLOCK:
  211. if (rdev->pm.current_power_state_index == 0) {
  212. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else {
  215. if (rdev->pm.active_crtc_count > 1) {
  216. for (i = 0; i < rdev->pm.num_power_states; i++) {
  217. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  218. continue;
  219. else if (i >= rdev->pm.current_power_state_index) {
  220. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  221. break;
  222. } else {
  223. rdev->pm.requested_power_state_index = i;
  224. break;
  225. }
  226. }
  227. } else
  228. rdev->pm.requested_power_state_index =
  229. rdev->pm.current_power_state_index - 1;
  230. }
  231. /* don't use the power state if crtcs are active and no display flag is set */
  232. if ((rdev->pm.active_crtc_count > 0) &&
  233. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  234. RADEON_PM_MODE_NO_DISPLAY)) {
  235. rdev->pm.requested_power_state_index++;
  236. }
  237. break;
  238. case DYNPM_ACTION_UPCLOCK:
  239. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  240. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  241. rdev->pm.dynpm_can_upclock = false;
  242. } else {
  243. if (rdev->pm.active_crtc_count > 1) {
  244. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  245. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  246. continue;
  247. else if (i <= rdev->pm.current_power_state_index) {
  248. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  249. break;
  250. } else {
  251. rdev->pm.requested_power_state_index = i;
  252. break;
  253. }
  254. }
  255. } else
  256. rdev->pm.requested_power_state_index =
  257. rdev->pm.current_power_state_index + 1;
  258. }
  259. break;
  260. case DYNPM_ACTION_DEFAULT:
  261. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  262. rdev->pm.dynpm_can_upclock = false;
  263. break;
  264. case DYNPM_ACTION_NONE:
  265. default:
  266. DRM_ERROR("Requested mode for not defined action\n");
  267. return;
  268. }
  269. /* only one clock mode per power state */
  270. rdev->pm.requested_clock_mode_index = 0;
  271. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  276. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  277. pcie_lanes);
  278. }
  279. /**
  280. * r100_pm_init_profile - Initialize power profiles callback.
  281. *
  282. * @rdev: radeon_device pointer
  283. *
  284. * Initialize the power states used in profile mode
  285. * (r1xx-r3xx).
  286. * Used for profile mode only.
  287. */
  288. void r100_pm_init_profile(struct radeon_device *rdev)
  289. {
  290. /* default */
  291. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  295. /* low sh */
  296. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  300. /* mid sh */
  301. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  305. /* high sh */
  306. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  310. /* low mh */
  311. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  315. /* mid mh */
  316. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  320. /* high mh */
  321. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  325. }
  326. /**
  327. * r100_pm_misc - set additional pm hw parameters callback.
  328. *
  329. * @rdev: radeon_device pointer
  330. *
  331. * Set non-clock parameters associated with a power state
  332. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  333. */
  334. void r100_pm_misc(struct radeon_device *rdev)
  335. {
  336. int requested_index = rdev->pm.requested_power_state_index;
  337. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  338. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  339. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  340. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  341. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  342. tmp = RREG32(voltage->gpio.reg);
  343. if (voltage->active_high)
  344. tmp |= voltage->gpio.mask;
  345. else
  346. tmp &= ~(voltage->gpio.mask);
  347. WREG32(voltage->gpio.reg, tmp);
  348. if (voltage->delay)
  349. udelay(voltage->delay);
  350. } else {
  351. tmp = RREG32(voltage->gpio.reg);
  352. if (voltage->active_high)
  353. tmp &= ~voltage->gpio.mask;
  354. else
  355. tmp |= voltage->gpio.mask;
  356. WREG32(voltage->gpio.reg, tmp);
  357. if (voltage->delay)
  358. udelay(voltage->delay);
  359. }
  360. }
  361. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  362. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  363. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  364. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  365. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  366. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  367. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  368. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  369. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  370. else
  371. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  372. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  373. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  374. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  375. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  376. } else
  377. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  378. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  379. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  380. if (voltage->delay) {
  381. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  382. switch (voltage->delay) {
  383. case 33:
  384. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  385. break;
  386. case 66:
  387. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  388. break;
  389. case 99:
  390. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  391. break;
  392. case 132:
  393. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  394. break;
  395. }
  396. } else
  397. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  398. } else
  399. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  400. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  401. sclk_cntl &= ~FORCE_HDP;
  402. else
  403. sclk_cntl |= FORCE_HDP;
  404. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  405. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  406. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  407. /* set pcie lanes */
  408. if ((rdev->flags & RADEON_IS_PCIE) &&
  409. !(rdev->flags & RADEON_IS_IGP) &&
  410. rdev->asic->pm.set_pcie_lanes &&
  411. (ps->pcie_lanes !=
  412. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  413. radeon_set_pcie_lanes(rdev,
  414. ps->pcie_lanes);
  415. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  416. }
  417. }
  418. /**
  419. * r100_pm_prepare - pre-power state change callback.
  420. *
  421. * @rdev: radeon_device pointer
  422. *
  423. * Prepare for a power state change (r1xx-r4xx).
  424. */
  425. void r100_pm_prepare(struct radeon_device *rdev)
  426. {
  427. struct drm_device *ddev = rdev->ddev;
  428. struct drm_crtc *crtc;
  429. struct radeon_crtc *radeon_crtc;
  430. u32 tmp;
  431. /* disable any active CRTCs */
  432. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  433. radeon_crtc = to_radeon_crtc(crtc);
  434. if (radeon_crtc->enabled) {
  435. if (radeon_crtc->crtc_id) {
  436. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  437. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  438. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  439. } else {
  440. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  441. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  442. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  443. }
  444. }
  445. }
  446. }
  447. /**
  448. * r100_pm_finish - post-power state change callback.
  449. *
  450. * @rdev: radeon_device pointer
  451. *
  452. * Clean up after a power state change (r1xx-r4xx).
  453. */
  454. void r100_pm_finish(struct radeon_device *rdev)
  455. {
  456. struct drm_device *ddev = rdev->ddev;
  457. struct drm_crtc *crtc;
  458. struct radeon_crtc *radeon_crtc;
  459. u32 tmp;
  460. /* enable any active CRTCs */
  461. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  462. radeon_crtc = to_radeon_crtc(crtc);
  463. if (radeon_crtc->enabled) {
  464. if (radeon_crtc->crtc_id) {
  465. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  466. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  467. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  468. } else {
  469. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  470. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  471. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  472. }
  473. }
  474. }
  475. }
  476. /**
  477. * r100_gui_idle - gui idle callback.
  478. *
  479. * @rdev: radeon_device pointer
  480. *
  481. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  482. * Returns true if idle, false if not.
  483. */
  484. bool r100_gui_idle(struct radeon_device *rdev)
  485. {
  486. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  487. return false;
  488. else
  489. return true;
  490. }
  491. /* hpd for digital panel detect/disconnect */
  492. /**
  493. * r100_hpd_sense - hpd sense callback.
  494. *
  495. * @rdev: radeon_device pointer
  496. * @hpd: hpd (hotplug detect) pin
  497. *
  498. * Checks if a digital monitor is connected (r1xx-r4xx).
  499. * Returns true if connected, false if not connected.
  500. */
  501. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  502. {
  503. bool connected = false;
  504. switch (hpd) {
  505. case RADEON_HPD_1:
  506. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  507. connected = true;
  508. break;
  509. case RADEON_HPD_2:
  510. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  511. connected = true;
  512. break;
  513. default:
  514. break;
  515. }
  516. return connected;
  517. }
  518. /**
  519. * r100_hpd_set_polarity - hpd set polarity callback.
  520. *
  521. * @rdev: radeon_device pointer
  522. * @hpd: hpd (hotplug detect) pin
  523. *
  524. * Set the polarity of the hpd pin (r1xx-r4xx).
  525. */
  526. void r100_hpd_set_polarity(struct radeon_device *rdev,
  527. enum radeon_hpd_id hpd)
  528. {
  529. u32 tmp;
  530. bool connected = r100_hpd_sense(rdev, hpd);
  531. switch (hpd) {
  532. case RADEON_HPD_1:
  533. tmp = RREG32(RADEON_FP_GEN_CNTL);
  534. if (connected)
  535. tmp &= ~RADEON_FP_DETECT_INT_POL;
  536. else
  537. tmp |= RADEON_FP_DETECT_INT_POL;
  538. WREG32(RADEON_FP_GEN_CNTL, tmp);
  539. break;
  540. case RADEON_HPD_2:
  541. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  542. if (connected)
  543. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  544. else
  545. tmp |= RADEON_FP2_DETECT_INT_POL;
  546. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  547. break;
  548. default:
  549. break;
  550. }
  551. }
  552. /**
  553. * r100_hpd_init - hpd setup callback.
  554. *
  555. * @rdev: radeon_device pointer
  556. *
  557. * Setup the hpd pins used by the card (r1xx-r4xx).
  558. * Set the polarity, and enable the hpd interrupts.
  559. */
  560. void r100_hpd_init(struct radeon_device *rdev)
  561. {
  562. struct drm_device *dev = rdev->ddev;
  563. struct drm_connector *connector;
  564. unsigned enable = 0;
  565. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  566. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  567. enable |= 1 << radeon_connector->hpd.hpd;
  568. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  569. }
  570. radeon_irq_kms_enable_hpd(rdev, enable);
  571. }
  572. /**
  573. * r100_hpd_fini - hpd tear down callback.
  574. *
  575. * @rdev: radeon_device pointer
  576. *
  577. * Tear down the hpd pins used by the card (r1xx-r4xx).
  578. * Disable the hpd interrupts.
  579. */
  580. void r100_hpd_fini(struct radeon_device *rdev)
  581. {
  582. struct drm_device *dev = rdev->ddev;
  583. struct drm_connector *connector;
  584. unsigned disable = 0;
  585. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  586. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  587. disable |= 1 << radeon_connector->hpd.hpd;
  588. }
  589. radeon_irq_kms_disable_hpd(rdev, disable);
  590. }
  591. /*
  592. * PCI GART
  593. */
  594. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  595. {
  596. /* TODO: can we do somethings here ? */
  597. /* It seems hw only cache one entry so we should discard this
  598. * entry otherwise if first GPU GART read hit this entry it
  599. * could end up in wrong address. */
  600. }
  601. int r100_pci_gart_init(struct radeon_device *rdev)
  602. {
  603. int r;
  604. if (rdev->gart.ptr) {
  605. WARN(1, "R100 PCI GART already initialized\n");
  606. return 0;
  607. }
  608. /* Initialize common gart structure */
  609. r = radeon_gart_init(rdev);
  610. if (r)
  611. return r;
  612. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  613. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  614. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  615. return radeon_gart_table_ram_alloc(rdev);
  616. }
  617. int r100_pci_gart_enable(struct radeon_device *rdev)
  618. {
  619. uint32_t tmp;
  620. radeon_gart_restore(rdev);
  621. /* discard memory request outside of configured range */
  622. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  623. WREG32(RADEON_AIC_CNTL, tmp);
  624. /* set address range for PCI address translate */
  625. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  626. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  627. /* set PCI GART page-table base address */
  628. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  629. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  630. WREG32(RADEON_AIC_CNTL, tmp);
  631. r100_pci_gart_tlb_flush(rdev);
  632. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  633. (unsigned)(rdev->mc.gtt_size >> 20),
  634. (unsigned long long)rdev->gart.table_addr);
  635. rdev->gart.ready = true;
  636. return 0;
  637. }
  638. void r100_pci_gart_disable(struct radeon_device *rdev)
  639. {
  640. uint32_t tmp;
  641. /* discard memory request outside of configured range */
  642. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  643. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  644. WREG32(RADEON_AIC_LO_ADDR, 0);
  645. WREG32(RADEON_AIC_HI_ADDR, 0);
  646. }
  647. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  648. {
  649. u32 *gtt = rdev->gart.ptr;
  650. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  651. return -EINVAL;
  652. }
  653. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  654. return 0;
  655. }
  656. void r100_pci_gart_fini(struct radeon_device *rdev)
  657. {
  658. radeon_gart_fini(rdev);
  659. r100_pci_gart_disable(rdev);
  660. radeon_gart_table_ram_free(rdev);
  661. }
  662. int r100_irq_set(struct radeon_device *rdev)
  663. {
  664. uint32_t tmp = 0;
  665. if (!rdev->irq.installed) {
  666. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  667. WREG32(R_000040_GEN_INT_CNTL, 0);
  668. return -EINVAL;
  669. }
  670. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  671. tmp |= RADEON_SW_INT_ENABLE;
  672. }
  673. if (rdev->irq.crtc_vblank_int[0] ||
  674. atomic_read(&rdev->irq.pflip[0])) {
  675. tmp |= RADEON_CRTC_VBLANK_MASK;
  676. }
  677. if (rdev->irq.crtc_vblank_int[1] ||
  678. atomic_read(&rdev->irq.pflip[1])) {
  679. tmp |= RADEON_CRTC2_VBLANK_MASK;
  680. }
  681. if (rdev->irq.hpd[0]) {
  682. tmp |= RADEON_FP_DETECT_MASK;
  683. }
  684. if (rdev->irq.hpd[1]) {
  685. tmp |= RADEON_FP2_DETECT_MASK;
  686. }
  687. WREG32(RADEON_GEN_INT_CNTL, tmp);
  688. return 0;
  689. }
  690. void r100_irq_disable(struct radeon_device *rdev)
  691. {
  692. u32 tmp;
  693. WREG32(R_000040_GEN_INT_CNTL, 0);
  694. /* Wait and acknowledge irq */
  695. mdelay(1);
  696. tmp = RREG32(R_000044_GEN_INT_STATUS);
  697. WREG32(R_000044_GEN_INT_STATUS, tmp);
  698. }
  699. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  700. {
  701. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  702. uint32_t irq_mask = RADEON_SW_INT_TEST |
  703. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  704. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  705. if (irqs) {
  706. WREG32(RADEON_GEN_INT_STATUS, irqs);
  707. }
  708. return irqs & irq_mask;
  709. }
  710. int r100_irq_process(struct radeon_device *rdev)
  711. {
  712. uint32_t status, msi_rearm;
  713. bool queue_hotplug = false;
  714. status = r100_irq_ack(rdev);
  715. if (!status) {
  716. return IRQ_NONE;
  717. }
  718. if (rdev->shutdown) {
  719. return IRQ_NONE;
  720. }
  721. while (status) {
  722. /* SW interrupt */
  723. if (status & RADEON_SW_INT_TEST) {
  724. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  725. }
  726. /* Vertical blank interrupts */
  727. if (status & RADEON_CRTC_VBLANK_STAT) {
  728. if (rdev->irq.crtc_vblank_int[0]) {
  729. drm_handle_vblank(rdev->ddev, 0);
  730. rdev->pm.vblank_sync = true;
  731. wake_up(&rdev->irq.vblank_queue);
  732. }
  733. if (atomic_read(&rdev->irq.pflip[0]))
  734. radeon_crtc_handle_flip(rdev, 0);
  735. }
  736. if (status & RADEON_CRTC2_VBLANK_STAT) {
  737. if (rdev->irq.crtc_vblank_int[1]) {
  738. drm_handle_vblank(rdev->ddev, 1);
  739. rdev->pm.vblank_sync = true;
  740. wake_up(&rdev->irq.vblank_queue);
  741. }
  742. if (atomic_read(&rdev->irq.pflip[1]))
  743. radeon_crtc_handle_flip(rdev, 1);
  744. }
  745. if (status & RADEON_FP_DETECT_STAT) {
  746. queue_hotplug = true;
  747. DRM_DEBUG("HPD1\n");
  748. }
  749. if (status & RADEON_FP2_DETECT_STAT) {
  750. queue_hotplug = true;
  751. DRM_DEBUG("HPD2\n");
  752. }
  753. status = r100_irq_ack(rdev);
  754. }
  755. if (queue_hotplug)
  756. schedule_work(&rdev->hotplug_work);
  757. if (rdev->msi_enabled) {
  758. switch (rdev->family) {
  759. case CHIP_RS400:
  760. case CHIP_RS480:
  761. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  762. WREG32(RADEON_AIC_CNTL, msi_rearm);
  763. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  764. break;
  765. default:
  766. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  767. break;
  768. }
  769. }
  770. return IRQ_HANDLED;
  771. }
  772. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  773. {
  774. if (crtc == 0)
  775. return RREG32(RADEON_CRTC_CRNT_FRAME);
  776. else
  777. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  778. }
  779. /* Who ever call radeon_fence_emit should call ring_lock and ask
  780. * for enough space (today caller are ib schedule and buffer move) */
  781. void r100_fence_ring_emit(struct radeon_device *rdev,
  782. struct radeon_fence *fence)
  783. {
  784. struct radeon_ring *ring = &rdev->ring[fence->ring];
  785. /* We have to make sure that caches are flushed before
  786. * CPU might read something from VRAM. */
  787. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  788. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  789. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  790. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  791. /* Wait until IDLE & CLEAN */
  792. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  793. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  794. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  795. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  796. RADEON_HDP_READ_BUFFER_INVALIDATE);
  797. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  798. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  799. /* Emit fence sequence & fire IRQ */
  800. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  801. radeon_ring_write(ring, fence->seq);
  802. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  803. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  804. }
  805. bool r100_semaphore_ring_emit(struct radeon_device *rdev,
  806. struct radeon_ring *ring,
  807. struct radeon_semaphore *semaphore,
  808. bool emit_wait)
  809. {
  810. /* Unused on older asics, since we don't have semaphores or multiple rings */
  811. BUG();
  812. return false;
  813. }
  814. int r100_copy_blit(struct radeon_device *rdev,
  815. uint64_t src_offset,
  816. uint64_t dst_offset,
  817. unsigned num_gpu_pages,
  818. struct radeon_fence **fence)
  819. {
  820. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  821. uint32_t cur_pages;
  822. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  823. uint32_t pitch;
  824. uint32_t stride_pixels;
  825. unsigned ndw;
  826. int num_loops;
  827. int r = 0;
  828. /* radeon limited to 16k stride */
  829. stride_bytes &= 0x3fff;
  830. /* radeon pitch is /64 */
  831. pitch = stride_bytes / 64;
  832. stride_pixels = stride_bytes / 4;
  833. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  834. /* Ask for enough room for blit + flush + fence */
  835. ndw = 64 + (10 * num_loops);
  836. r = radeon_ring_lock(rdev, ring, ndw);
  837. if (r) {
  838. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  839. return -EINVAL;
  840. }
  841. while (num_gpu_pages > 0) {
  842. cur_pages = num_gpu_pages;
  843. if (cur_pages > 8191) {
  844. cur_pages = 8191;
  845. }
  846. num_gpu_pages -= cur_pages;
  847. /* pages are in Y direction - height
  848. page width in X direction - width */
  849. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  850. radeon_ring_write(ring,
  851. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  852. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  853. RADEON_GMC_SRC_CLIPPING |
  854. RADEON_GMC_DST_CLIPPING |
  855. RADEON_GMC_BRUSH_NONE |
  856. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  857. RADEON_GMC_SRC_DATATYPE_COLOR |
  858. RADEON_ROP3_S |
  859. RADEON_DP_SRC_SOURCE_MEMORY |
  860. RADEON_GMC_CLR_CMP_CNTL_DIS |
  861. RADEON_GMC_WR_MSK_DIS);
  862. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  863. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  864. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  865. radeon_ring_write(ring, 0);
  866. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  867. radeon_ring_write(ring, num_gpu_pages);
  868. radeon_ring_write(ring, num_gpu_pages);
  869. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  870. }
  871. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  872. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  873. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  874. radeon_ring_write(ring,
  875. RADEON_WAIT_2D_IDLECLEAN |
  876. RADEON_WAIT_HOST_IDLECLEAN |
  877. RADEON_WAIT_DMA_GUI_IDLE);
  878. if (fence) {
  879. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  880. }
  881. radeon_ring_unlock_commit(rdev, ring);
  882. return r;
  883. }
  884. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  885. {
  886. unsigned i;
  887. u32 tmp;
  888. for (i = 0; i < rdev->usec_timeout; i++) {
  889. tmp = RREG32(R_000E40_RBBM_STATUS);
  890. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  891. return 0;
  892. }
  893. udelay(1);
  894. }
  895. return -1;
  896. }
  897. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  898. {
  899. int r;
  900. r = radeon_ring_lock(rdev, ring, 2);
  901. if (r) {
  902. return;
  903. }
  904. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  905. radeon_ring_write(ring,
  906. RADEON_ISYNC_ANY2D_IDLE3D |
  907. RADEON_ISYNC_ANY3D_IDLE2D |
  908. RADEON_ISYNC_WAIT_IDLEGUI |
  909. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  910. radeon_ring_unlock_commit(rdev, ring);
  911. }
  912. /* Load the microcode for the CP */
  913. static int r100_cp_init_microcode(struct radeon_device *rdev)
  914. {
  915. const char *fw_name = NULL;
  916. int err;
  917. DRM_DEBUG_KMS("\n");
  918. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  919. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  920. (rdev->family == CHIP_RS200)) {
  921. DRM_INFO("Loading R100 Microcode\n");
  922. fw_name = FIRMWARE_R100;
  923. } else if ((rdev->family == CHIP_R200) ||
  924. (rdev->family == CHIP_RV250) ||
  925. (rdev->family == CHIP_RV280) ||
  926. (rdev->family == CHIP_RS300)) {
  927. DRM_INFO("Loading R200 Microcode\n");
  928. fw_name = FIRMWARE_R200;
  929. } else if ((rdev->family == CHIP_R300) ||
  930. (rdev->family == CHIP_R350) ||
  931. (rdev->family == CHIP_RV350) ||
  932. (rdev->family == CHIP_RV380) ||
  933. (rdev->family == CHIP_RS400) ||
  934. (rdev->family == CHIP_RS480)) {
  935. DRM_INFO("Loading R300 Microcode\n");
  936. fw_name = FIRMWARE_R300;
  937. } else if ((rdev->family == CHIP_R420) ||
  938. (rdev->family == CHIP_R423) ||
  939. (rdev->family == CHIP_RV410)) {
  940. DRM_INFO("Loading R400 Microcode\n");
  941. fw_name = FIRMWARE_R420;
  942. } else if ((rdev->family == CHIP_RS690) ||
  943. (rdev->family == CHIP_RS740)) {
  944. DRM_INFO("Loading RS690/RS740 Microcode\n");
  945. fw_name = FIRMWARE_RS690;
  946. } else if (rdev->family == CHIP_RS600) {
  947. DRM_INFO("Loading RS600 Microcode\n");
  948. fw_name = FIRMWARE_RS600;
  949. } else if ((rdev->family == CHIP_RV515) ||
  950. (rdev->family == CHIP_R520) ||
  951. (rdev->family == CHIP_RV530) ||
  952. (rdev->family == CHIP_R580) ||
  953. (rdev->family == CHIP_RV560) ||
  954. (rdev->family == CHIP_RV570)) {
  955. DRM_INFO("Loading R500 Microcode\n");
  956. fw_name = FIRMWARE_R520;
  957. }
  958. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  959. if (err) {
  960. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  961. fw_name);
  962. } else if (rdev->me_fw->size % 8) {
  963. printk(KERN_ERR
  964. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  965. rdev->me_fw->size, fw_name);
  966. err = -EINVAL;
  967. release_firmware(rdev->me_fw);
  968. rdev->me_fw = NULL;
  969. }
  970. return err;
  971. }
  972. static void r100_cp_load_microcode(struct radeon_device *rdev)
  973. {
  974. const __be32 *fw_data;
  975. int i, size;
  976. if (r100_gui_wait_for_idle(rdev)) {
  977. printk(KERN_WARNING "Failed to wait GUI idle while "
  978. "programming pipes. Bad things might happen.\n");
  979. }
  980. if (rdev->me_fw) {
  981. size = rdev->me_fw->size / 4;
  982. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  983. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  984. for (i = 0; i < size; i += 2) {
  985. WREG32(RADEON_CP_ME_RAM_DATAH,
  986. be32_to_cpup(&fw_data[i]));
  987. WREG32(RADEON_CP_ME_RAM_DATAL,
  988. be32_to_cpup(&fw_data[i + 1]));
  989. }
  990. }
  991. }
  992. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  993. {
  994. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  995. unsigned rb_bufsz;
  996. unsigned rb_blksz;
  997. unsigned max_fetch;
  998. unsigned pre_write_timer;
  999. unsigned pre_write_limit;
  1000. unsigned indirect2_start;
  1001. unsigned indirect1_start;
  1002. uint32_t tmp;
  1003. int r;
  1004. if (r100_debugfs_cp_init(rdev)) {
  1005. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1006. }
  1007. if (!rdev->me_fw) {
  1008. r = r100_cp_init_microcode(rdev);
  1009. if (r) {
  1010. DRM_ERROR("Failed to load firmware!\n");
  1011. return r;
  1012. }
  1013. }
  1014. /* Align ring size */
  1015. rb_bufsz = order_base_2(ring_size / 8);
  1016. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1017. r100_cp_load_microcode(rdev);
  1018. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1019. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1020. RADEON_CP_PACKET2);
  1021. if (r) {
  1022. return r;
  1023. }
  1024. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1025. * the rptr copy in system ram */
  1026. rb_blksz = 9;
  1027. /* cp will read 128bytes at a time (4 dwords) */
  1028. max_fetch = 1;
  1029. ring->align_mask = 16 - 1;
  1030. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1031. pre_write_timer = 64;
  1032. /* Force CP_RB_WPTR write if written more than one time before the
  1033. * delay expire
  1034. */
  1035. pre_write_limit = 0;
  1036. /* Setup the cp cache like this (cache size is 96 dwords) :
  1037. * RING 0 to 15
  1038. * INDIRECT1 16 to 79
  1039. * INDIRECT2 80 to 95
  1040. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1041. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1042. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1043. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1044. * so it gets the bigger cache.
  1045. */
  1046. indirect2_start = 80;
  1047. indirect1_start = 16;
  1048. /* cp setup */
  1049. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1050. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1051. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1052. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1053. #ifdef __BIG_ENDIAN
  1054. tmp |= RADEON_BUF_SWAP_32BIT;
  1055. #endif
  1056. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1057. /* Set ring address */
  1058. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1059. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1060. /* Force read & write ptr to 0 */
  1061. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1062. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1063. ring->wptr = 0;
  1064. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1065. /* set the wb address whether it's enabled or not */
  1066. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1067. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1068. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1069. if (rdev->wb.enabled)
  1070. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1071. else {
  1072. tmp |= RADEON_RB_NO_UPDATE;
  1073. WREG32(R_000770_SCRATCH_UMSK, 0);
  1074. }
  1075. WREG32(RADEON_CP_RB_CNTL, tmp);
  1076. udelay(10);
  1077. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1078. /* Set cp mode to bus mastering & enable cp*/
  1079. WREG32(RADEON_CP_CSQ_MODE,
  1080. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1081. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1082. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1083. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1084. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1085. /* at this point everything should be setup correctly to enable master */
  1086. pci_set_master(rdev->pdev);
  1087. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1088. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1089. if (r) {
  1090. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1091. return r;
  1092. }
  1093. ring->ready = true;
  1094. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1095. if (!ring->rptr_save_reg /* not resuming from suspend */
  1096. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1097. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1098. if (r) {
  1099. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1100. ring->rptr_save_reg = 0;
  1101. }
  1102. }
  1103. return 0;
  1104. }
  1105. void r100_cp_fini(struct radeon_device *rdev)
  1106. {
  1107. if (r100_cp_wait_for_idle(rdev)) {
  1108. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1109. }
  1110. /* Disable ring */
  1111. r100_cp_disable(rdev);
  1112. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1113. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1114. DRM_INFO("radeon: cp finalized\n");
  1115. }
  1116. void r100_cp_disable(struct radeon_device *rdev)
  1117. {
  1118. /* Disable ring */
  1119. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1120. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1121. WREG32(RADEON_CP_CSQ_MODE, 0);
  1122. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1123. WREG32(R_000770_SCRATCH_UMSK, 0);
  1124. if (r100_gui_wait_for_idle(rdev)) {
  1125. printk(KERN_WARNING "Failed to wait GUI idle while "
  1126. "programming pipes. Bad things might happen.\n");
  1127. }
  1128. }
  1129. /*
  1130. * CS functions
  1131. */
  1132. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1133. struct radeon_cs_packet *pkt,
  1134. unsigned idx,
  1135. unsigned reg)
  1136. {
  1137. int r;
  1138. u32 tile_flags = 0;
  1139. u32 tmp;
  1140. struct radeon_cs_reloc *reloc;
  1141. u32 value;
  1142. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1143. if (r) {
  1144. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1145. idx, reg);
  1146. radeon_cs_dump_packet(p, pkt);
  1147. return r;
  1148. }
  1149. value = radeon_get_ib_value(p, idx);
  1150. tmp = value & 0x003fffff;
  1151. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1152. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1153. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1154. tile_flags |= RADEON_DST_TILE_MACRO;
  1155. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1156. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1157. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1158. radeon_cs_dump_packet(p, pkt);
  1159. return -EINVAL;
  1160. }
  1161. tile_flags |= RADEON_DST_TILE_MICRO;
  1162. }
  1163. tmp |= tile_flags;
  1164. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1165. } else
  1166. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1167. return 0;
  1168. }
  1169. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1170. struct radeon_cs_packet *pkt,
  1171. int idx)
  1172. {
  1173. unsigned c, i;
  1174. struct radeon_cs_reloc *reloc;
  1175. struct r100_cs_track *track;
  1176. int r = 0;
  1177. volatile uint32_t *ib;
  1178. u32 idx_value;
  1179. ib = p->ib.ptr;
  1180. track = (struct r100_cs_track *)p->track;
  1181. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1182. if (c > 16) {
  1183. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1184. pkt->opcode);
  1185. radeon_cs_dump_packet(p, pkt);
  1186. return -EINVAL;
  1187. }
  1188. track->num_arrays = c;
  1189. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1190. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1191. if (r) {
  1192. DRM_ERROR("No reloc for packet3 %d\n",
  1193. pkt->opcode);
  1194. radeon_cs_dump_packet(p, pkt);
  1195. return r;
  1196. }
  1197. idx_value = radeon_get_ib_value(p, idx);
  1198. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1199. track->arrays[i + 0].esize = idx_value >> 8;
  1200. track->arrays[i + 0].robj = reloc->robj;
  1201. track->arrays[i + 0].esize &= 0x7F;
  1202. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1203. if (r) {
  1204. DRM_ERROR("No reloc for packet3 %d\n",
  1205. pkt->opcode);
  1206. radeon_cs_dump_packet(p, pkt);
  1207. return r;
  1208. }
  1209. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1210. track->arrays[i + 1].robj = reloc->robj;
  1211. track->arrays[i + 1].esize = idx_value >> 24;
  1212. track->arrays[i + 1].esize &= 0x7F;
  1213. }
  1214. if (c & 1) {
  1215. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1216. if (r) {
  1217. DRM_ERROR("No reloc for packet3 %d\n",
  1218. pkt->opcode);
  1219. radeon_cs_dump_packet(p, pkt);
  1220. return r;
  1221. }
  1222. idx_value = radeon_get_ib_value(p, idx);
  1223. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1224. track->arrays[i + 0].robj = reloc->robj;
  1225. track->arrays[i + 0].esize = idx_value >> 8;
  1226. track->arrays[i + 0].esize &= 0x7F;
  1227. }
  1228. return r;
  1229. }
  1230. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1231. struct radeon_cs_packet *pkt,
  1232. const unsigned *auth, unsigned n,
  1233. radeon_packet0_check_t check)
  1234. {
  1235. unsigned reg;
  1236. unsigned i, j, m;
  1237. unsigned idx;
  1238. int r;
  1239. idx = pkt->idx + 1;
  1240. reg = pkt->reg;
  1241. /* Check that register fall into register range
  1242. * determined by the number of entry (n) in the
  1243. * safe register bitmap.
  1244. */
  1245. if (pkt->one_reg_wr) {
  1246. if ((reg >> 7) > n) {
  1247. return -EINVAL;
  1248. }
  1249. } else {
  1250. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1251. return -EINVAL;
  1252. }
  1253. }
  1254. for (i = 0; i <= pkt->count; i++, idx++) {
  1255. j = (reg >> 7);
  1256. m = 1 << ((reg >> 2) & 31);
  1257. if (auth[j] & m) {
  1258. r = check(p, pkt, idx, reg);
  1259. if (r) {
  1260. return r;
  1261. }
  1262. }
  1263. if (pkt->one_reg_wr) {
  1264. if (!(auth[j] & m)) {
  1265. break;
  1266. }
  1267. } else {
  1268. reg += 4;
  1269. }
  1270. }
  1271. return 0;
  1272. }
  1273. /**
  1274. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1275. * @parser: parser structure holding parsing context.
  1276. *
  1277. * Userspace sends a special sequence for VLINE waits.
  1278. * PACKET0 - VLINE_START_END + value
  1279. * PACKET0 - WAIT_UNTIL +_value
  1280. * RELOC (P3) - crtc_id in reloc.
  1281. *
  1282. * This function parses this and relocates the VLINE START END
  1283. * and WAIT UNTIL packets to the correct crtc.
  1284. * It also detects a switched off crtc and nulls out the
  1285. * wait in that case.
  1286. */
  1287. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1288. {
  1289. struct drm_mode_object *obj;
  1290. struct drm_crtc *crtc;
  1291. struct radeon_crtc *radeon_crtc;
  1292. struct radeon_cs_packet p3reloc, waitreloc;
  1293. int crtc_id;
  1294. int r;
  1295. uint32_t header, h_idx, reg;
  1296. volatile uint32_t *ib;
  1297. ib = p->ib.ptr;
  1298. /* parse the wait until */
  1299. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1300. if (r)
  1301. return r;
  1302. /* check its a wait until and only 1 count */
  1303. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1304. waitreloc.count != 0) {
  1305. DRM_ERROR("vline wait had illegal wait until segment\n");
  1306. return -EINVAL;
  1307. }
  1308. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1309. DRM_ERROR("vline wait had illegal wait until\n");
  1310. return -EINVAL;
  1311. }
  1312. /* jump over the NOP */
  1313. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1314. if (r)
  1315. return r;
  1316. h_idx = p->idx - 2;
  1317. p->idx += waitreloc.count + 2;
  1318. p->idx += p3reloc.count + 2;
  1319. header = radeon_get_ib_value(p, h_idx);
  1320. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1321. reg = R100_CP_PACKET0_GET_REG(header);
  1322. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1323. if (!obj) {
  1324. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1325. return -ENOENT;
  1326. }
  1327. crtc = obj_to_crtc(obj);
  1328. radeon_crtc = to_radeon_crtc(crtc);
  1329. crtc_id = radeon_crtc->crtc_id;
  1330. if (!crtc->enabled) {
  1331. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1332. ib[h_idx + 2] = PACKET2(0);
  1333. ib[h_idx + 3] = PACKET2(0);
  1334. } else if (crtc_id == 1) {
  1335. switch (reg) {
  1336. case AVIVO_D1MODE_VLINE_START_END:
  1337. header &= ~R300_CP_PACKET0_REG_MASK;
  1338. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1339. break;
  1340. case RADEON_CRTC_GUI_TRIG_VLINE:
  1341. header &= ~R300_CP_PACKET0_REG_MASK;
  1342. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1343. break;
  1344. default:
  1345. DRM_ERROR("unknown crtc reloc\n");
  1346. return -EINVAL;
  1347. }
  1348. ib[h_idx] = header;
  1349. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1350. }
  1351. return 0;
  1352. }
  1353. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1354. {
  1355. int vtx_size;
  1356. vtx_size = 2;
  1357. /* ordered according to bits in spec */
  1358. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1359. vtx_size++;
  1360. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1361. vtx_size += 3;
  1362. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1363. vtx_size++;
  1364. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1365. vtx_size++;
  1366. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1367. vtx_size += 3;
  1368. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1369. vtx_size++;
  1370. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1371. vtx_size++;
  1372. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1373. vtx_size += 2;
  1374. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1375. vtx_size += 2;
  1376. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1377. vtx_size++;
  1378. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1379. vtx_size += 2;
  1380. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1381. vtx_size++;
  1382. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1383. vtx_size += 2;
  1384. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1385. vtx_size++;
  1386. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1387. vtx_size++;
  1388. /* blend weight */
  1389. if (vtx_fmt & (0x7 << 15))
  1390. vtx_size += (vtx_fmt >> 15) & 0x7;
  1391. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1392. vtx_size += 3;
  1393. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1394. vtx_size += 2;
  1395. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1396. vtx_size++;
  1397. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1398. vtx_size++;
  1399. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1400. vtx_size++;
  1401. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1402. vtx_size++;
  1403. return vtx_size;
  1404. }
  1405. static int r100_packet0_check(struct radeon_cs_parser *p,
  1406. struct radeon_cs_packet *pkt,
  1407. unsigned idx, unsigned reg)
  1408. {
  1409. struct radeon_cs_reloc *reloc;
  1410. struct r100_cs_track *track;
  1411. volatile uint32_t *ib;
  1412. uint32_t tmp;
  1413. int r;
  1414. int i, face;
  1415. u32 tile_flags = 0;
  1416. u32 idx_value;
  1417. ib = p->ib.ptr;
  1418. track = (struct r100_cs_track *)p->track;
  1419. idx_value = radeon_get_ib_value(p, idx);
  1420. switch (reg) {
  1421. case RADEON_CRTC_GUI_TRIG_VLINE:
  1422. r = r100_cs_packet_parse_vline(p);
  1423. if (r) {
  1424. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1425. idx, reg);
  1426. radeon_cs_dump_packet(p, pkt);
  1427. return r;
  1428. }
  1429. break;
  1430. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1431. * range access */
  1432. case RADEON_DST_PITCH_OFFSET:
  1433. case RADEON_SRC_PITCH_OFFSET:
  1434. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. case RADEON_RB3D_DEPTHOFFSET:
  1439. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1440. if (r) {
  1441. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1442. idx, reg);
  1443. radeon_cs_dump_packet(p, pkt);
  1444. return r;
  1445. }
  1446. track->zb.robj = reloc->robj;
  1447. track->zb.offset = idx_value;
  1448. track->zb_dirty = true;
  1449. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1450. break;
  1451. case RADEON_RB3D_COLOROFFSET:
  1452. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1453. if (r) {
  1454. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1455. idx, reg);
  1456. radeon_cs_dump_packet(p, pkt);
  1457. return r;
  1458. }
  1459. track->cb[0].robj = reloc->robj;
  1460. track->cb[0].offset = idx_value;
  1461. track->cb_dirty = true;
  1462. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1463. break;
  1464. case RADEON_PP_TXOFFSET_0:
  1465. case RADEON_PP_TXOFFSET_1:
  1466. case RADEON_PP_TXOFFSET_2:
  1467. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1468. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1469. if (r) {
  1470. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1471. idx, reg);
  1472. radeon_cs_dump_packet(p, pkt);
  1473. return r;
  1474. }
  1475. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1476. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1477. tile_flags |= RADEON_TXO_MACRO_TILE;
  1478. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1479. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1480. tmp = idx_value & ~(0x7 << 2);
  1481. tmp |= tile_flags;
  1482. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1483. } else
  1484. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1485. track->textures[i].robj = reloc->robj;
  1486. track->tex_dirty = true;
  1487. break;
  1488. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1489. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1490. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1491. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1492. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1493. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1494. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1495. if (r) {
  1496. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1497. idx, reg);
  1498. radeon_cs_dump_packet(p, pkt);
  1499. return r;
  1500. }
  1501. track->textures[0].cube_info[i].offset = idx_value;
  1502. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1503. track->textures[0].cube_info[i].robj = reloc->robj;
  1504. track->tex_dirty = true;
  1505. break;
  1506. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1507. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1508. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1509. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1510. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1511. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1512. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1513. if (r) {
  1514. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1515. idx, reg);
  1516. radeon_cs_dump_packet(p, pkt);
  1517. return r;
  1518. }
  1519. track->textures[1].cube_info[i].offset = idx_value;
  1520. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1521. track->textures[1].cube_info[i].robj = reloc->robj;
  1522. track->tex_dirty = true;
  1523. break;
  1524. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1525. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1526. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1527. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1528. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1529. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1530. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1531. if (r) {
  1532. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1533. idx, reg);
  1534. radeon_cs_dump_packet(p, pkt);
  1535. return r;
  1536. }
  1537. track->textures[2].cube_info[i].offset = idx_value;
  1538. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1539. track->textures[2].cube_info[i].robj = reloc->robj;
  1540. track->tex_dirty = true;
  1541. break;
  1542. case RADEON_RE_WIDTH_HEIGHT:
  1543. track->maxy = ((idx_value >> 16) & 0x7FF);
  1544. track->cb_dirty = true;
  1545. track->zb_dirty = true;
  1546. break;
  1547. case RADEON_RB3D_COLORPITCH:
  1548. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1549. if (r) {
  1550. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1551. idx, reg);
  1552. radeon_cs_dump_packet(p, pkt);
  1553. return r;
  1554. }
  1555. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1556. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1557. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1558. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1559. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1560. tmp = idx_value & ~(0x7 << 16);
  1561. tmp |= tile_flags;
  1562. ib[idx] = tmp;
  1563. } else
  1564. ib[idx] = idx_value;
  1565. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1566. track->cb_dirty = true;
  1567. break;
  1568. case RADEON_RB3D_DEPTHPITCH:
  1569. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1570. track->zb_dirty = true;
  1571. break;
  1572. case RADEON_RB3D_CNTL:
  1573. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1574. case 7:
  1575. case 8:
  1576. case 9:
  1577. case 11:
  1578. case 12:
  1579. track->cb[0].cpp = 1;
  1580. break;
  1581. case 3:
  1582. case 4:
  1583. case 15:
  1584. track->cb[0].cpp = 2;
  1585. break;
  1586. case 6:
  1587. track->cb[0].cpp = 4;
  1588. break;
  1589. default:
  1590. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1591. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1592. return -EINVAL;
  1593. }
  1594. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1595. track->cb_dirty = true;
  1596. track->zb_dirty = true;
  1597. break;
  1598. case RADEON_RB3D_ZSTENCILCNTL:
  1599. switch (idx_value & 0xf) {
  1600. case 0:
  1601. track->zb.cpp = 2;
  1602. break;
  1603. case 2:
  1604. case 3:
  1605. case 4:
  1606. case 5:
  1607. case 9:
  1608. case 11:
  1609. track->zb.cpp = 4;
  1610. break;
  1611. default:
  1612. break;
  1613. }
  1614. track->zb_dirty = true;
  1615. break;
  1616. case RADEON_RB3D_ZPASS_ADDR:
  1617. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1618. if (r) {
  1619. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1620. idx, reg);
  1621. radeon_cs_dump_packet(p, pkt);
  1622. return r;
  1623. }
  1624. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1625. break;
  1626. case RADEON_PP_CNTL:
  1627. {
  1628. uint32_t temp = idx_value >> 4;
  1629. for (i = 0; i < track->num_texture; i++)
  1630. track->textures[i].enabled = !!(temp & (1 << i));
  1631. track->tex_dirty = true;
  1632. }
  1633. break;
  1634. case RADEON_SE_VF_CNTL:
  1635. track->vap_vf_cntl = idx_value;
  1636. break;
  1637. case RADEON_SE_VTX_FMT:
  1638. track->vtx_size = r100_get_vtx_size(idx_value);
  1639. break;
  1640. case RADEON_PP_TEX_SIZE_0:
  1641. case RADEON_PP_TEX_SIZE_1:
  1642. case RADEON_PP_TEX_SIZE_2:
  1643. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1644. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1645. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1646. track->tex_dirty = true;
  1647. break;
  1648. case RADEON_PP_TEX_PITCH_0:
  1649. case RADEON_PP_TEX_PITCH_1:
  1650. case RADEON_PP_TEX_PITCH_2:
  1651. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1652. track->textures[i].pitch = idx_value + 32;
  1653. track->tex_dirty = true;
  1654. break;
  1655. case RADEON_PP_TXFILTER_0:
  1656. case RADEON_PP_TXFILTER_1:
  1657. case RADEON_PP_TXFILTER_2:
  1658. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1659. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1660. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1661. tmp = (idx_value >> 23) & 0x7;
  1662. if (tmp == 2 || tmp == 6)
  1663. track->textures[i].roundup_w = false;
  1664. tmp = (idx_value >> 27) & 0x7;
  1665. if (tmp == 2 || tmp == 6)
  1666. track->textures[i].roundup_h = false;
  1667. track->tex_dirty = true;
  1668. break;
  1669. case RADEON_PP_TXFORMAT_0:
  1670. case RADEON_PP_TXFORMAT_1:
  1671. case RADEON_PP_TXFORMAT_2:
  1672. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1673. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1674. track->textures[i].use_pitch = 1;
  1675. } else {
  1676. track->textures[i].use_pitch = 0;
  1677. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1678. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1679. }
  1680. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1681. track->textures[i].tex_coord_type = 2;
  1682. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1683. case RADEON_TXFORMAT_I8:
  1684. case RADEON_TXFORMAT_RGB332:
  1685. case RADEON_TXFORMAT_Y8:
  1686. track->textures[i].cpp = 1;
  1687. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1688. break;
  1689. case RADEON_TXFORMAT_AI88:
  1690. case RADEON_TXFORMAT_ARGB1555:
  1691. case RADEON_TXFORMAT_RGB565:
  1692. case RADEON_TXFORMAT_ARGB4444:
  1693. case RADEON_TXFORMAT_VYUY422:
  1694. case RADEON_TXFORMAT_YVYU422:
  1695. case RADEON_TXFORMAT_SHADOW16:
  1696. case RADEON_TXFORMAT_LDUDV655:
  1697. case RADEON_TXFORMAT_DUDV88:
  1698. track->textures[i].cpp = 2;
  1699. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1700. break;
  1701. case RADEON_TXFORMAT_ARGB8888:
  1702. case RADEON_TXFORMAT_RGBA8888:
  1703. case RADEON_TXFORMAT_SHADOW32:
  1704. case RADEON_TXFORMAT_LDUDUV8888:
  1705. track->textures[i].cpp = 4;
  1706. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1707. break;
  1708. case RADEON_TXFORMAT_DXT1:
  1709. track->textures[i].cpp = 1;
  1710. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1711. break;
  1712. case RADEON_TXFORMAT_DXT23:
  1713. case RADEON_TXFORMAT_DXT45:
  1714. track->textures[i].cpp = 1;
  1715. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1716. break;
  1717. }
  1718. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1719. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1720. track->tex_dirty = true;
  1721. break;
  1722. case RADEON_PP_CUBIC_FACES_0:
  1723. case RADEON_PP_CUBIC_FACES_1:
  1724. case RADEON_PP_CUBIC_FACES_2:
  1725. tmp = idx_value;
  1726. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1727. for (face = 0; face < 4; face++) {
  1728. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1729. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1730. }
  1731. track->tex_dirty = true;
  1732. break;
  1733. default:
  1734. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1735. reg, idx);
  1736. return -EINVAL;
  1737. }
  1738. return 0;
  1739. }
  1740. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1741. struct radeon_cs_packet *pkt,
  1742. struct radeon_bo *robj)
  1743. {
  1744. unsigned idx;
  1745. u32 value;
  1746. idx = pkt->idx + 1;
  1747. value = radeon_get_ib_value(p, idx + 2);
  1748. if ((value + 1) > radeon_bo_size(robj)) {
  1749. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1750. "(need %u have %lu) !\n",
  1751. value + 1,
  1752. radeon_bo_size(robj));
  1753. return -EINVAL;
  1754. }
  1755. return 0;
  1756. }
  1757. static int r100_packet3_check(struct radeon_cs_parser *p,
  1758. struct radeon_cs_packet *pkt)
  1759. {
  1760. struct radeon_cs_reloc *reloc;
  1761. struct r100_cs_track *track;
  1762. unsigned idx;
  1763. volatile uint32_t *ib;
  1764. int r;
  1765. ib = p->ib.ptr;
  1766. idx = pkt->idx + 1;
  1767. track = (struct r100_cs_track *)p->track;
  1768. switch (pkt->opcode) {
  1769. case PACKET3_3D_LOAD_VBPNTR:
  1770. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1771. if (r)
  1772. return r;
  1773. break;
  1774. case PACKET3_INDX_BUFFER:
  1775. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1776. if (r) {
  1777. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1778. radeon_cs_dump_packet(p, pkt);
  1779. return r;
  1780. }
  1781. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1782. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1783. if (r) {
  1784. return r;
  1785. }
  1786. break;
  1787. case 0x23:
  1788. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1789. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1790. if (r) {
  1791. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1792. radeon_cs_dump_packet(p, pkt);
  1793. return r;
  1794. }
  1795. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1796. track->num_arrays = 1;
  1797. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1798. track->arrays[0].robj = reloc->robj;
  1799. track->arrays[0].esize = track->vtx_size;
  1800. track->max_indx = radeon_get_ib_value(p, idx+1);
  1801. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1802. track->immd_dwords = pkt->count - 1;
  1803. r = r100_cs_track_check(p->rdev, track);
  1804. if (r)
  1805. return r;
  1806. break;
  1807. case PACKET3_3D_DRAW_IMMD:
  1808. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1809. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1810. return -EINVAL;
  1811. }
  1812. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1813. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1814. track->immd_dwords = pkt->count - 1;
  1815. r = r100_cs_track_check(p->rdev, track);
  1816. if (r)
  1817. return r;
  1818. break;
  1819. /* triggers drawing using in-packet vertex data */
  1820. case PACKET3_3D_DRAW_IMMD_2:
  1821. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1822. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1823. return -EINVAL;
  1824. }
  1825. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1826. track->immd_dwords = pkt->count;
  1827. r = r100_cs_track_check(p->rdev, track);
  1828. if (r)
  1829. return r;
  1830. break;
  1831. /* triggers drawing using in-packet vertex data */
  1832. case PACKET3_3D_DRAW_VBUF_2:
  1833. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1834. r = r100_cs_track_check(p->rdev, track);
  1835. if (r)
  1836. return r;
  1837. break;
  1838. /* triggers drawing of vertex buffers setup elsewhere */
  1839. case PACKET3_3D_DRAW_INDX_2:
  1840. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1841. r = r100_cs_track_check(p->rdev, track);
  1842. if (r)
  1843. return r;
  1844. break;
  1845. /* triggers drawing using indices to vertex buffer */
  1846. case PACKET3_3D_DRAW_VBUF:
  1847. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1848. r = r100_cs_track_check(p->rdev, track);
  1849. if (r)
  1850. return r;
  1851. break;
  1852. /* triggers drawing of vertex buffers setup elsewhere */
  1853. case PACKET3_3D_DRAW_INDX:
  1854. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1855. r = r100_cs_track_check(p->rdev, track);
  1856. if (r)
  1857. return r;
  1858. break;
  1859. /* triggers drawing using indices to vertex buffer */
  1860. case PACKET3_3D_CLEAR_HIZ:
  1861. case PACKET3_3D_CLEAR_ZMASK:
  1862. if (p->rdev->hyperz_filp != p->filp)
  1863. return -EINVAL;
  1864. break;
  1865. case PACKET3_NOP:
  1866. break;
  1867. default:
  1868. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1869. return -EINVAL;
  1870. }
  1871. return 0;
  1872. }
  1873. int r100_cs_parse(struct radeon_cs_parser *p)
  1874. {
  1875. struct radeon_cs_packet pkt;
  1876. struct r100_cs_track *track;
  1877. int r;
  1878. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1879. if (!track)
  1880. return -ENOMEM;
  1881. r100_cs_track_clear(p->rdev, track);
  1882. p->track = track;
  1883. do {
  1884. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1885. if (r) {
  1886. return r;
  1887. }
  1888. p->idx += pkt.count + 2;
  1889. switch (pkt.type) {
  1890. case RADEON_PACKET_TYPE0:
  1891. if (p->rdev->family >= CHIP_R200)
  1892. r = r100_cs_parse_packet0(p, &pkt,
  1893. p->rdev->config.r100.reg_safe_bm,
  1894. p->rdev->config.r100.reg_safe_bm_size,
  1895. &r200_packet0_check);
  1896. else
  1897. r = r100_cs_parse_packet0(p, &pkt,
  1898. p->rdev->config.r100.reg_safe_bm,
  1899. p->rdev->config.r100.reg_safe_bm_size,
  1900. &r100_packet0_check);
  1901. break;
  1902. case RADEON_PACKET_TYPE2:
  1903. break;
  1904. case RADEON_PACKET_TYPE3:
  1905. r = r100_packet3_check(p, &pkt);
  1906. break;
  1907. default:
  1908. DRM_ERROR("Unknown packet type %d !\n",
  1909. pkt.type);
  1910. return -EINVAL;
  1911. }
  1912. if (r)
  1913. return r;
  1914. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1915. return 0;
  1916. }
  1917. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1918. {
  1919. DRM_ERROR("pitch %d\n", t->pitch);
  1920. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1921. DRM_ERROR("width %d\n", t->width);
  1922. DRM_ERROR("width_11 %d\n", t->width_11);
  1923. DRM_ERROR("height %d\n", t->height);
  1924. DRM_ERROR("height_11 %d\n", t->height_11);
  1925. DRM_ERROR("num levels %d\n", t->num_levels);
  1926. DRM_ERROR("depth %d\n", t->txdepth);
  1927. DRM_ERROR("bpp %d\n", t->cpp);
  1928. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1929. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1930. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1931. DRM_ERROR("compress format %d\n", t->compress_format);
  1932. }
  1933. static int r100_track_compress_size(int compress_format, int w, int h)
  1934. {
  1935. int block_width, block_height, block_bytes;
  1936. int wblocks, hblocks;
  1937. int min_wblocks;
  1938. int sz;
  1939. block_width = 4;
  1940. block_height = 4;
  1941. switch (compress_format) {
  1942. case R100_TRACK_COMP_DXT1:
  1943. block_bytes = 8;
  1944. min_wblocks = 4;
  1945. break;
  1946. default:
  1947. case R100_TRACK_COMP_DXT35:
  1948. block_bytes = 16;
  1949. min_wblocks = 2;
  1950. break;
  1951. }
  1952. hblocks = (h + block_height - 1) / block_height;
  1953. wblocks = (w + block_width - 1) / block_width;
  1954. if (wblocks < min_wblocks)
  1955. wblocks = min_wblocks;
  1956. sz = wblocks * hblocks * block_bytes;
  1957. return sz;
  1958. }
  1959. static int r100_cs_track_cube(struct radeon_device *rdev,
  1960. struct r100_cs_track *track, unsigned idx)
  1961. {
  1962. unsigned face, w, h;
  1963. struct radeon_bo *cube_robj;
  1964. unsigned long size;
  1965. unsigned compress_format = track->textures[idx].compress_format;
  1966. for (face = 0; face < 5; face++) {
  1967. cube_robj = track->textures[idx].cube_info[face].robj;
  1968. w = track->textures[idx].cube_info[face].width;
  1969. h = track->textures[idx].cube_info[face].height;
  1970. if (compress_format) {
  1971. size = r100_track_compress_size(compress_format, w, h);
  1972. } else
  1973. size = w * h;
  1974. size *= track->textures[idx].cpp;
  1975. size += track->textures[idx].cube_info[face].offset;
  1976. if (size > radeon_bo_size(cube_robj)) {
  1977. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1978. size, radeon_bo_size(cube_robj));
  1979. r100_cs_track_texture_print(&track->textures[idx]);
  1980. return -1;
  1981. }
  1982. }
  1983. return 0;
  1984. }
  1985. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1986. struct r100_cs_track *track)
  1987. {
  1988. struct radeon_bo *robj;
  1989. unsigned long size;
  1990. unsigned u, i, w, h, d;
  1991. int ret;
  1992. for (u = 0; u < track->num_texture; u++) {
  1993. if (!track->textures[u].enabled)
  1994. continue;
  1995. if (track->textures[u].lookup_disable)
  1996. continue;
  1997. robj = track->textures[u].robj;
  1998. if (robj == NULL) {
  1999. DRM_ERROR("No texture bound to unit %u\n", u);
  2000. return -EINVAL;
  2001. }
  2002. size = 0;
  2003. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2004. if (track->textures[u].use_pitch) {
  2005. if (rdev->family < CHIP_R300)
  2006. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2007. else
  2008. w = track->textures[u].pitch / (1 << i);
  2009. } else {
  2010. w = track->textures[u].width;
  2011. if (rdev->family >= CHIP_RV515)
  2012. w |= track->textures[u].width_11;
  2013. w = w / (1 << i);
  2014. if (track->textures[u].roundup_w)
  2015. w = roundup_pow_of_two(w);
  2016. }
  2017. h = track->textures[u].height;
  2018. if (rdev->family >= CHIP_RV515)
  2019. h |= track->textures[u].height_11;
  2020. h = h / (1 << i);
  2021. if (track->textures[u].roundup_h)
  2022. h = roundup_pow_of_two(h);
  2023. if (track->textures[u].tex_coord_type == 1) {
  2024. d = (1 << track->textures[u].txdepth) / (1 << i);
  2025. if (!d)
  2026. d = 1;
  2027. } else {
  2028. d = 1;
  2029. }
  2030. if (track->textures[u].compress_format) {
  2031. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2032. /* compressed textures are block based */
  2033. } else
  2034. size += w * h * d;
  2035. }
  2036. size *= track->textures[u].cpp;
  2037. switch (track->textures[u].tex_coord_type) {
  2038. case 0:
  2039. case 1:
  2040. break;
  2041. case 2:
  2042. if (track->separate_cube) {
  2043. ret = r100_cs_track_cube(rdev, track, u);
  2044. if (ret)
  2045. return ret;
  2046. } else
  2047. size *= 6;
  2048. break;
  2049. default:
  2050. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2051. "%u\n", track->textures[u].tex_coord_type, u);
  2052. return -EINVAL;
  2053. }
  2054. if (size > radeon_bo_size(robj)) {
  2055. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2056. "%lu\n", u, size, radeon_bo_size(robj));
  2057. r100_cs_track_texture_print(&track->textures[u]);
  2058. return -EINVAL;
  2059. }
  2060. }
  2061. return 0;
  2062. }
  2063. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2064. {
  2065. unsigned i;
  2066. unsigned long size;
  2067. unsigned prim_walk;
  2068. unsigned nverts;
  2069. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2070. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2071. !track->blend_read_enable)
  2072. num_cb = 0;
  2073. for (i = 0; i < num_cb; i++) {
  2074. if (track->cb[i].robj == NULL) {
  2075. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2076. return -EINVAL;
  2077. }
  2078. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2079. size += track->cb[i].offset;
  2080. if (size > radeon_bo_size(track->cb[i].robj)) {
  2081. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2082. "(need %lu have %lu) !\n", i, size,
  2083. radeon_bo_size(track->cb[i].robj));
  2084. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2085. i, track->cb[i].pitch, track->cb[i].cpp,
  2086. track->cb[i].offset, track->maxy);
  2087. return -EINVAL;
  2088. }
  2089. }
  2090. track->cb_dirty = false;
  2091. if (track->zb_dirty && track->z_enabled) {
  2092. if (track->zb.robj == NULL) {
  2093. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2094. return -EINVAL;
  2095. }
  2096. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2097. size += track->zb.offset;
  2098. if (size > radeon_bo_size(track->zb.robj)) {
  2099. DRM_ERROR("[drm] Buffer too small for z buffer "
  2100. "(need %lu have %lu) !\n", size,
  2101. radeon_bo_size(track->zb.robj));
  2102. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2103. track->zb.pitch, track->zb.cpp,
  2104. track->zb.offset, track->maxy);
  2105. return -EINVAL;
  2106. }
  2107. }
  2108. track->zb_dirty = false;
  2109. if (track->aa_dirty && track->aaresolve) {
  2110. if (track->aa.robj == NULL) {
  2111. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2112. return -EINVAL;
  2113. }
  2114. /* I believe the format comes from colorbuffer0. */
  2115. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2116. size += track->aa.offset;
  2117. if (size > radeon_bo_size(track->aa.robj)) {
  2118. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2119. "(need %lu have %lu) !\n", i, size,
  2120. radeon_bo_size(track->aa.robj));
  2121. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2122. i, track->aa.pitch, track->cb[0].cpp,
  2123. track->aa.offset, track->maxy);
  2124. return -EINVAL;
  2125. }
  2126. }
  2127. track->aa_dirty = false;
  2128. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2129. if (track->vap_vf_cntl & (1 << 14)) {
  2130. nverts = track->vap_alt_nverts;
  2131. } else {
  2132. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2133. }
  2134. switch (prim_walk) {
  2135. case 1:
  2136. for (i = 0; i < track->num_arrays; i++) {
  2137. size = track->arrays[i].esize * track->max_indx * 4;
  2138. if (track->arrays[i].robj == NULL) {
  2139. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2140. "bound\n", prim_walk, i);
  2141. return -EINVAL;
  2142. }
  2143. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2144. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2145. "need %lu dwords have %lu dwords\n",
  2146. prim_walk, i, size >> 2,
  2147. radeon_bo_size(track->arrays[i].robj)
  2148. >> 2);
  2149. DRM_ERROR("Max indices %u\n", track->max_indx);
  2150. return -EINVAL;
  2151. }
  2152. }
  2153. break;
  2154. case 2:
  2155. for (i = 0; i < track->num_arrays; i++) {
  2156. size = track->arrays[i].esize * (nverts - 1) * 4;
  2157. if (track->arrays[i].robj == NULL) {
  2158. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2159. "bound\n", prim_walk, i);
  2160. return -EINVAL;
  2161. }
  2162. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2163. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2164. "need %lu dwords have %lu dwords\n",
  2165. prim_walk, i, size >> 2,
  2166. radeon_bo_size(track->arrays[i].robj)
  2167. >> 2);
  2168. return -EINVAL;
  2169. }
  2170. }
  2171. break;
  2172. case 3:
  2173. size = track->vtx_size * nverts;
  2174. if (size != track->immd_dwords) {
  2175. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2176. track->immd_dwords, size);
  2177. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2178. nverts, track->vtx_size);
  2179. return -EINVAL;
  2180. }
  2181. break;
  2182. default:
  2183. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2184. prim_walk);
  2185. return -EINVAL;
  2186. }
  2187. if (track->tex_dirty) {
  2188. track->tex_dirty = false;
  2189. return r100_cs_track_texture_check(rdev, track);
  2190. }
  2191. return 0;
  2192. }
  2193. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2194. {
  2195. unsigned i, face;
  2196. track->cb_dirty = true;
  2197. track->zb_dirty = true;
  2198. track->tex_dirty = true;
  2199. track->aa_dirty = true;
  2200. if (rdev->family < CHIP_R300) {
  2201. track->num_cb = 1;
  2202. if (rdev->family <= CHIP_RS200)
  2203. track->num_texture = 3;
  2204. else
  2205. track->num_texture = 6;
  2206. track->maxy = 2048;
  2207. track->separate_cube = 1;
  2208. } else {
  2209. track->num_cb = 4;
  2210. track->num_texture = 16;
  2211. track->maxy = 4096;
  2212. track->separate_cube = 0;
  2213. track->aaresolve = false;
  2214. track->aa.robj = NULL;
  2215. }
  2216. for (i = 0; i < track->num_cb; i++) {
  2217. track->cb[i].robj = NULL;
  2218. track->cb[i].pitch = 8192;
  2219. track->cb[i].cpp = 16;
  2220. track->cb[i].offset = 0;
  2221. }
  2222. track->z_enabled = true;
  2223. track->zb.robj = NULL;
  2224. track->zb.pitch = 8192;
  2225. track->zb.cpp = 4;
  2226. track->zb.offset = 0;
  2227. track->vtx_size = 0x7F;
  2228. track->immd_dwords = 0xFFFFFFFFUL;
  2229. track->num_arrays = 11;
  2230. track->max_indx = 0x00FFFFFFUL;
  2231. for (i = 0; i < track->num_arrays; i++) {
  2232. track->arrays[i].robj = NULL;
  2233. track->arrays[i].esize = 0x7F;
  2234. }
  2235. for (i = 0; i < track->num_texture; i++) {
  2236. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2237. track->textures[i].pitch = 16536;
  2238. track->textures[i].width = 16536;
  2239. track->textures[i].height = 16536;
  2240. track->textures[i].width_11 = 1 << 11;
  2241. track->textures[i].height_11 = 1 << 11;
  2242. track->textures[i].num_levels = 12;
  2243. if (rdev->family <= CHIP_RS200) {
  2244. track->textures[i].tex_coord_type = 0;
  2245. track->textures[i].txdepth = 0;
  2246. } else {
  2247. track->textures[i].txdepth = 16;
  2248. track->textures[i].tex_coord_type = 1;
  2249. }
  2250. track->textures[i].cpp = 64;
  2251. track->textures[i].robj = NULL;
  2252. /* CS IB emission code makes sure texture unit are disabled */
  2253. track->textures[i].enabled = false;
  2254. track->textures[i].lookup_disable = false;
  2255. track->textures[i].roundup_w = true;
  2256. track->textures[i].roundup_h = true;
  2257. if (track->separate_cube)
  2258. for (face = 0; face < 5; face++) {
  2259. track->textures[i].cube_info[face].robj = NULL;
  2260. track->textures[i].cube_info[face].width = 16536;
  2261. track->textures[i].cube_info[face].height = 16536;
  2262. track->textures[i].cube_info[face].offset = 0;
  2263. }
  2264. }
  2265. }
  2266. /*
  2267. * Global GPU functions
  2268. */
  2269. static void r100_errata(struct radeon_device *rdev)
  2270. {
  2271. rdev->pll_errata = 0;
  2272. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2273. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2274. }
  2275. if (rdev->family == CHIP_RV100 ||
  2276. rdev->family == CHIP_RS100 ||
  2277. rdev->family == CHIP_RS200) {
  2278. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2279. }
  2280. }
  2281. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2282. {
  2283. unsigned i;
  2284. uint32_t tmp;
  2285. for (i = 0; i < rdev->usec_timeout; i++) {
  2286. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2287. if (tmp >= n) {
  2288. return 0;
  2289. }
  2290. DRM_UDELAY(1);
  2291. }
  2292. return -1;
  2293. }
  2294. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2295. {
  2296. unsigned i;
  2297. uint32_t tmp;
  2298. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2299. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2300. " Bad things might happen.\n");
  2301. }
  2302. for (i = 0; i < rdev->usec_timeout; i++) {
  2303. tmp = RREG32(RADEON_RBBM_STATUS);
  2304. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2305. return 0;
  2306. }
  2307. DRM_UDELAY(1);
  2308. }
  2309. return -1;
  2310. }
  2311. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2312. {
  2313. unsigned i;
  2314. uint32_t tmp;
  2315. for (i = 0; i < rdev->usec_timeout; i++) {
  2316. /* read MC_STATUS */
  2317. tmp = RREG32(RADEON_MC_STATUS);
  2318. if (tmp & RADEON_MC_IDLE) {
  2319. return 0;
  2320. }
  2321. DRM_UDELAY(1);
  2322. }
  2323. return -1;
  2324. }
  2325. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2326. {
  2327. u32 rbbm_status;
  2328. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2329. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2330. radeon_ring_lockup_update(ring);
  2331. return false;
  2332. }
  2333. /* force CP activities */
  2334. radeon_ring_force_activity(rdev, ring);
  2335. return radeon_ring_test_lockup(rdev, ring);
  2336. }
  2337. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2338. void r100_enable_bm(struct radeon_device *rdev)
  2339. {
  2340. uint32_t tmp;
  2341. /* Enable bus mastering */
  2342. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2343. WREG32(RADEON_BUS_CNTL, tmp);
  2344. }
  2345. void r100_bm_disable(struct radeon_device *rdev)
  2346. {
  2347. u32 tmp;
  2348. /* disable bus mastering */
  2349. tmp = RREG32(R_000030_BUS_CNTL);
  2350. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2351. mdelay(1);
  2352. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2353. mdelay(1);
  2354. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2355. tmp = RREG32(RADEON_BUS_CNTL);
  2356. mdelay(1);
  2357. pci_clear_master(rdev->pdev);
  2358. mdelay(1);
  2359. }
  2360. int r100_asic_reset(struct radeon_device *rdev)
  2361. {
  2362. struct r100_mc_save save;
  2363. u32 status, tmp;
  2364. int ret = 0;
  2365. status = RREG32(R_000E40_RBBM_STATUS);
  2366. if (!G_000E40_GUI_ACTIVE(status)) {
  2367. return 0;
  2368. }
  2369. r100_mc_stop(rdev, &save);
  2370. status = RREG32(R_000E40_RBBM_STATUS);
  2371. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2372. /* stop CP */
  2373. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2374. tmp = RREG32(RADEON_CP_RB_CNTL);
  2375. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2376. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2377. WREG32(RADEON_CP_RB_WPTR, 0);
  2378. WREG32(RADEON_CP_RB_CNTL, tmp);
  2379. /* save PCI state */
  2380. pci_save_state(rdev->pdev);
  2381. /* disable bus mastering */
  2382. r100_bm_disable(rdev);
  2383. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2384. S_0000F0_SOFT_RESET_RE(1) |
  2385. S_0000F0_SOFT_RESET_PP(1) |
  2386. S_0000F0_SOFT_RESET_RB(1));
  2387. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2388. mdelay(500);
  2389. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2390. mdelay(1);
  2391. status = RREG32(R_000E40_RBBM_STATUS);
  2392. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2393. /* reset CP */
  2394. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2395. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2396. mdelay(500);
  2397. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2398. mdelay(1);
  2399. status = RREG32(R_000E40_RBBM_STATUS);
  2400. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2401. /* restore PCI & busmastering */
  2402. pci_restore_state(rdev->pdev);
  2403. r100_enable_bm(rdev);
  2404. /* Check if GPU is idle */
  2405. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2406. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2407. dev_err(rdev->dev, "failed to reset GPU\n");
  2408. ret = -1;
  2409. } else
  2410. dev_info(rdev->dev, "GPU reset succeed\n");
  2411. r100_mc_resume(rdev, &save);
  2412. return ret;
  2413. }
  2414. void r100_set_common_regs(struct radeon_device *rdev)
  2415. {
  2416. struct drm_device *dev = rdev->ddev;
  2417. bool force_dac2 = false;
  2418. u32 tmp;
  2419. /* set these so they don't interfere with anything */
  2420. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2421. WREG32(RADEON_SUBPIC_CNTL, 0);
  2422. WREG32(RADEON_VIPH_CONTROL, 0);
  2423. WREG32(RADEON_I2C_CNTL_1, 0);
  2424. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2425. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2426. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2427. /* always set up dac2 on rn50 and some rv100 as lots
  2428. * of servers seem to wire it up to a VGA port but
  2429. * don't report it in the bios connector
  2430. * table.
  2431. */
  2432. switch (dev->pdev->device) {
  2433. /* RN50 */
  2434. case 0x515e:
  2435. case 0x5969:
  2436. force_dac2 = true;
  2437. break;
  2438. /* RV100*/
  2439. case 0x5159:
  2440. case 0x515a:
  2441. /* DELL triple head servers */
  2442. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2443. ((dev->pdev->subsystem_device == 0x016c) ||
  2444. (dev->pdev->subsystem_device == 0x016d) ||
  2445. (dev->pdev->subsystem_device == 0x016e) ||
  2446. (dev->pdev->subsystem_device == 0x016f) ||
  2447. (dev->pdev->subsystem_device == 0x0170) ||
  2448. (dev->pdev->subsystem_device == 0x017d) ||
  2449. (dev->pdev->subsystem_device == 0x017e) ||
  2450. (dev->pdev->subsystem_device == 0x0183) ||
  2451. (dev->pdev->subsystem_device == 0x018a) ||
  2452. (dev->pdev->subsystem_device == 0x019a)))
  2453. force_dac2 = true;
  2454. break;
  2455. }
  2456. if (force_dac2) {
  2457. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2458. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2459. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2460. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2461. enable it, even it's detected.
  2462. */
  2463. /* force it to crtc0 */
  2464. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2465. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2466. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2467. /* set up the TV DAC */
  2468. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2469. RADEON_TV_DAC_STD_MASK |
  2470. RADEON_TV_DAC_RDACPD |
  2471. RADEON_TV_DAC_GDACPD |
  2472. RADEON_TV_DAC_BDACPD |
  2473. RADEON_TV_DAC_BGADJ_MASK |
  2474. RADEON_TV_DAC_DACADJ_MASK);
  2475. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2476. RADEON_TV_DAC_NHOLD |
  2477. RADEON_TV_DAC_STD_PS2 |
  2478. (0x58 << 16));
  2479. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2480. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2481. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2482. }
  2483. /* switch PM block to ACPI mode */
  2484. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2485. tmp &= ~RADEON_PM_MODE_SEL;
  2486. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2487. }
  2488. /*
  2489. * VRAM info
  2490. */
  2491. static void r100_vram_get_type(struct radeon_device *rdev)
  2492. {
  2493. uint32_t tmp;
  2494. rdev->mc.vram_is_ddr = false;
  2495. if (rdev->flags & RADEON_IS_IGP)
  2496. rdev->mc.vram_is_ddr = true;
  2497. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2498. rdev->mc.vram_is_ddr = true;
  2499. if ((rdev->family == CHIP_RV100) ||
  2500. (rdev->family == CHIP_RS100) ||
  2501. (rdev->family == CHIP_RS200)) {
  2502. tmp = RREG32(RADEON_MEM_CNTL);
  2503. if (tmp & RV100_HALF_MODE) {
  2504. rdev->mc.vram_width = 32;
  2505. } else {
  2506. rdev->mc.vram_width = 64;
  2507. }
  2508. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2509. rdev->mc.vram_width /= 4;
  2510. rdev->mc.vram_is_ddr = true;
  2511. }
  2512. } else if (rdev->family <= CHIP_RV280) {
  2513. tmp = RREG32(RADEON_MEM_CNTL);
  2514. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2515. rdev->mc.vram_width = 128;
  2516. } else {
  2517. rdev->mc.vram_width = 64;
  2518. }
  2519. } else {
  2520. /* newer IGPs */
  2521. rdev->mc.vram_width = 128;
  2522. }
  2523. }
  2524. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2525. {
  2526. u32 aper_size;
  2527. u8 byte;
  2528. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2529. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2530. * that is has the 2nd generation multifunction PCI interface
  2531. */
  2532. if (rdev->family == CHIP_RV280 ||
  2533. rdev->family >= CHIP_RV350) {
  2534. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2535. ~RADEON_HDP_APER_CNTL);
  2536. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2537. return aper_size * 2;
  2538. }
  2539. /* Older cards have all sorts of funny issues to deal with. First
  2540. * check if it's a multifunction card by reading the PCI config
  2541. * header type... Limit those to one aperture size
  2542. */
  2543. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2544. if (byte & 0x80) {
  2545. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2546. DRM_INFO("Limiting VRAM to one aperture\n");
  2547. return aper_size;
  2548. }
  2549. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2550. * have set it up. We don't write this as it's broken on some ASICs but
  2551. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2552. */
  2553. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2554. return aper_size * 2;
  2555. return aper_size;
  2556. }
  2557. void r100_vram_init_sizes(struct radeon_device *rdev)
  2558. {
  2559. u64 config_aper_size;
  2560. /* work out accessible VRAM */
  2561. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2562. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2563. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2564. /* FIXME we don't use the second aperture yet when we could use it */
  2565. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2566. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2567. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2568. if (rdev->flags & RADEON_IS_IGP) {
  2569. uint32_t tom;
  2570. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2571. tom = RREG32(RADEON_NB_TOM);
  2572. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2573. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2574. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2575. } else {
  2576. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2577. /* Some production boards of m6 will report 0
  2578. * if it's 8 MB
  2579. */
  2580. if (rdev->mc.real_vram_size == 0) {
  2581. rdev->mc.real_vram_size = 8192 * 1024;
  2582. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2583. }
  2584. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2585. * Novell bug 204882 + along with lots of ubuntu ones
  2586. */
  2587. if (rdev->mc.aper_size > config_aper_size)
  2588. config_aper_size = rdev->mc.aper_size;
  2589. if (config_aper_size > rdev->mc.real_vram_size)
  2590. rdev->mc.mc_vram_size = config_aper_size;
  2591. else
  2592. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2593. }
  2594. }
  2595. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2596. {
  2597. uint32_t temp;
  2598. temp = RREG32(RADEON_CONFIG_CNTL);
  2599. if (state == false) {
  2600. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2601. temp |= RADEON_CFG_VGA_IO_DIS;
  2602. } else {
  2603. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2604. }
  2605. WREG32(RADEON_CONFIG_CNTL, temp);
  2606. }
  2607. static void r100_mc_init(struct radeon_device *rdev)
  2608. {
  2609. u64 base;
  2610. r100_vram_get_type(rdev);
  2611. r100_vram_init_sizes(rdev);
  2612. base = rdev->mc.aper_base;
  2613. if (rdev->flags & RADEON_IS_IGP)
  2614. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2615. radeon_vram_location(rdev, &rdev->mc, base);
  2616. rdev->mc.gtt_base_align = 0;
  2617. if (!(rdev->flags & RADEON_IS_AGP))
  2618. radeon_gtt_location(rdev, &rdev->mc);
  2619. radeon_update_bandwidth_info(rdev);
  2620. }
  2621. /*
  2622. * Indirect registers accessor
  2623. */
  2624. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2625. {
  2626. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2627. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2628. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2629. }
  2630. }
  2631. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2632. {
  2633. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2634. * or the chip could hang on a subsequent access
  2635. */
  2636. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2637. mdelay(5);
  2638. }
  2639. /* This function is required to workaround a hardware bug in some (all?)
  2640. * revisions of the R300. This workaround should be called after every
  2641. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2642. * may not be correct.
  2643. */
  2644. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2645. uint32_t save, tmp;
  2646. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2647. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2648. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2649. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2650. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2651. }
  2652. }
  2653. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2654. {
  2655. unsigned long flags;
  2656. uint32_t data;
  2657. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2658. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2659. r100_pll_errata_after_index(rdev);
  2660. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2661. r100_pll_errata_after_data(rdev);
  2662. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2663. return data;
  2664. }
  2665. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2666. {
  2667. unsigned long flags;
  2668. spin_lock_irqsave(&rdev->pll_idx_lock, flags);
  2669. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2670. r100_pll_errata_after_index(rdev);
  2671. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2672. r100_pll_errata_after_data(rdev);
  2673. spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
  2674. }
  2675. static void r100_set_safe_registers(struct radeon_device *rdev)
  2676. {
  2677. if (ASIC_IS_RN50(rdev)) {
  2678. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2679. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2680. } else if (rdev->family < CHIP_R200) {
  2681. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2682. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2683. } else {
  2684. r200_set_safe_registers(rdev);
  2685. }
  2686. }
  2687. /*
  2688. * Debugfs info
  2689. */
  2690. #if defined(CONFIG_DEBUG_FS)
  2691. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2692. {
  2693. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2694. struct drm_device *dev = node->minor->dev;
  2695. struct radeon_device *rdev = dev->dev_private;
  2696. uint32_t reg, value;
  2697. unsigned i;
  2698. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2699. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2700. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2701. for (i = 0; i < 64; i++) {
  2702. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2703. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2704. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2705. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2706. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2707. }
  2708. return 0;
  2709. }
  2710. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2711. {
  2712. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2713. struct drm_device *dev = node->minor->dev;
  2714. struct radeon_device *rdev = dev->dev_private;
  2715. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2716. uint32_t rdp, wdp;
  2717. unsigned count, i, j;
  2718. radeon_ring_free_size(rdev, ring);
  2719. rdp = RREG32(RADEON_CP_RB_RPTR);
  2720. wdp = RREG32(RADEON_CP_RB_WPTR);
  2721. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2722. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2723. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2724. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2725. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2726. seq_printf(m, "%u dwords in ring\n", count);
  2727. if (ring->ready) {
  2728. for (j = 0; j <= count; j++) {
  2729. i = (rdp + j) & ring->ptr_mask;
  2730. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2731. }
  2732. }
  2733. return 0;
  2734. }
  2735. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2736. {
  2737. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2738. struct drm_device *dev = node->minor->dev;
  2739. struct radeon_device *rdev = dev->dev_private;
  2740. uint32_t csq_stat, csq2_stat, tmp;
  2741. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2742. unsigned i;
  2743. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2744. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2745. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2746. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2747. r_rptr = (csq_stat >> 0) & 0x3ff;
  2748. r_wptr = (csq_stat >> 10) & 0x3ff;
  2749. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2750. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2751. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2752. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2753. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2754. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2755. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2756. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2757. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2758. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2759. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2760. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2761. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2762. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2763. seq_printf(m, "Ring fifo:\n");
  2764. for (i = 0; i < 256; i++) {
  2765. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2766. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2767. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2768. }
  2769. seq_printf(m, "Indirect1 fifo:\n");
  2770. for (i = 256; i <= 512; i++) {
  2771. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2772. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2773. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2774. }
  2775. seq_printf(m, "Indirect2 fifo:\n");
  2776. for (i = 640; i < ib1_wptr; i++) {
  2777. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2778. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2779. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2780. }
  2781. return 0;
  2782. }
  2783. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2784. {
  2785. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2786. struct drm_device *dev = node->minor->dev;
  2787. struct radeon_device *rdev = dev->dev_private;
  2788. uint32_t tmp;
  2789. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2790. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2791. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2792. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2793. tmp = RREG32(RADEON_BUS_CNTL);
  2794. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2795. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2796. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2797. tmp = RREG32(RADEON_AGP_BASE);
  2798. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2799. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2800. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2801. tmp = RREG32(0x01D0);
  2802. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2803. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2804. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2805. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2806. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2807. tmp = RREG32(0x01E4);
  2808. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2809. return 0;
  2810. }
  2811. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2812. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2813. };
  2814. static struct drm_info_list r100_debugfs_cp_list[] = {
  2815. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2816. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2817. };
  2818. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2819. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2820. };
  2821. #endif
  2822. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2823. {
  2824. #if defined(CONFIG_DEBUG_FS)
  2825. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2826. #else
  2827. return 0;
  2828. #endif
  2829. }
  2830. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2831. {
  2832. #if defined(CONFIG_DEBUG_FS)
  2833. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2834. #else
  2835. return 0;
  2836. #endif
  2837. }
  2838. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2839. {
  2840. #if defined(CONFIG_DEBUG_FS)
  2841. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2842. #else
  2843. return 0;
  2844. #endif
  2845. }
  2846. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2847. uint32_t tiling_flags, uint32_t pitch,
  2848. uint32_t offset, uint32_t obj_size)
  2849. {
  2850. int surf_index = reg * 16;
  2851. int flags = 0;
  2852. if (rdev->family <= CHIP_RS200) {
  2853. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2854. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2855. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2856. if (tiling_flags & RADEON_TILING_MACRO)
  2857. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2858. /* setting pitch to 0 disables tiling */
  2859. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2860. == 0)
  2861. pitch = 0;
  2862. } else if (rdev->family <= CHIP_RV280) {
  2863. if (tiling_flags & (RADEON_TILING_MACRO))
  2864. flags |= R200_SURF_TILE_COLOR_MACRO;
  2865. if (tiling_flags & RADEON_TILING_MICRO)
  2866. flags |= R200_SURF_TILE_COLOR_MICRO;
  2867. } else {
  2868. if (tiling_flags & RADEON_TILING_MACRO)
  2869. flags |= R300_SURF_TILE_MACRO;
  2870. if (tiling_flags & RADEON_TILING_MICRO)
  2871. flags |= R300_SURF_TILE_MICRO;
  2872. }
  2873. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2874. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2875. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2876. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2877. /* r100/r200 divide by 16 */
  2878. if (rdev->family < CHIP_R300)
  2879. flags |= pitch / 16;
  2880. else
  2881. flags |= pitch / 8;
  2882. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2883. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2884. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2885. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2886. return 0;
  2887. }
  2888. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2889. {
  2890. int surf_index = reg * 16;
  2891. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2892. }
  2893. void r100_bandwidth_update(struct radeon_device *rdev)
  2894. {
  2895. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2896. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2897. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2898. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2899. fixed20_12 memtcas_ff[8] = {
  2900. dfixed_init(1),
  2901. dfixed_init(2),
  2902. dfixed_init(3),
  2903. dfixed_init(0),
  2904. dfixed_init_half(1),
  2905. dfixed_init_half(2),
  2906. dfixed_init(0),
  2907. };
  2908. fixed20_12 memtcas_rs480_ff[8] = {
  2909. dfixed_init(0),
  2910. dfixed_init(1),
  2911. dfixed_init(2),
  2912. dfixed_init(3),
  2913. dfixed_init(0),
  2914. dfixed_init_half(1),
  2915. dfixed_init_half(2),
  2916. dfixed_init_half(3),
  2917. };
  2918. fixed20_12 memtcas2_ff[8] = {
  2919. dfixed_init(0),
  2920. dfixed_init(1),
  2921. dfixed_init(2),
  2922. dfixed_init(3),
  2923. dfixed_init(4),
  2924. dfixed_init(5),
  2925. dfixed_init(6),
  2926. dfixed_init(7),
  2927. };
  2928. fixed20_12 memtrbs[8] = {
  2929. dfixed_init(1),
  2930. dfixed_init_half(1),
  2931. dfixed_init(2),
  2932. dfixed_init_half(2),
  2933. dfixed_init(3),
  2934. dfixed_init_half(3),
  2935. dfixed_init(4),
  2936. dfixed_init_half(4)
  2937. };
  2938. fixed20_12 memtrbs_r4xx[8] = {
  2939. dfixed_init(4),
  2940. dfixed_init(5),
  2941. dfixed_init(6),
  2942. dfixed_init(7),
  2943. dfixed_init(8),
  2944. dfixed_init(9),
  2945. dfixed_init(10),
  2946. dfixed_init(11)
  2947. };
  2948. fixed20_12 min_mem_eff;
  2949. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2950. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2951. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2952. disp_drain_rate2, read_return_rate;
  2953. fixed20_12 time_disp1_drop_priority;
  2954. int c;
  2955. int cur_size = 16; /* in octawords */
  2956. int critical_point = 0, critical_point2;
  2957. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2958. int stop_req, max_stop_req;
  2959. struct drm_display_mode *mode1 = NULL;
  2960. struct drm_display_mode *mode2 = NULL;
  2961. uint32_t pixel_bytes1 = 0;
  2962. uint32_t pixel_bytes2 = 0;
  2963. radeon_update_display_priority(rdev);
  2964. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2965. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2966. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2967. }
  2968. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2969. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2970. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2971. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2972. }
  2973. }
  2974. min_mem_eff.full = dfixed_const_8(0);
  2975. /* get modes */
  2976. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2977. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2978. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2979. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2980. /* check crtc enables */
  2981. if (mode2)
  2982. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2983. if (mode1)
  2984. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2985. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2986. }
  2987. /*
  2988. * determine is there is enough bw for current mode
  2989. */
  2990. sclk_ff = rdev->pm.sclk;
  2991. mclk_ff = rdev->pm.mclk;
  2992. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2993. temp_ff.full = dfixed_const(temp);
  2994. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2995. pix_clk.full = 0;
  2996. pix_clk2.full = 0;
  2997. peak_disp_bw.full = 0;
  2998. if (mode1) {
  2999. temp_ff.full = dfixed_const(1000);
  3000. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3001. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3002. temp_ff.full = dfixed_const(pixel_bytes1);
  3003. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3004. }
  3005. if (mode2) {
  3006. temp_ff.full = dfixed_const(1000);
  3007. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3008. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3009. temp_ff.full = dfixed_const(pixel_bytes2);
  3010. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3011. }
  3012. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3013. if (peak_disp_bw.full >= mem_bw.full) {
  3014. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3015. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3016. }
  3017. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3018. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3019. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3020. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3021. mem_trp = ((temp & 0x3)) + 1;
  3022. mem_tras = ((temp & 0x70) >> 4) + 1;
  3023. } else if (rdev->family == CHIP_R300 ||
  3024. rdev->family == CHIP_R350) { /* r300, r350 */
  3025. mem_trcd = (temp & 0x7) + 1;
  3026. mem_trp = ((temp >> 8) & 0x7) + 1;
  3027. mem_tras = ((temp >> 11) & 0xf) + 4;
  3028. } else if (rdev->family == CHIP_RV350 ||
  3029. rdev->family <= CHIP_RV380) {
  3030. /* rv3x0 */
  3031. mem_trcd = (temp & 0x7) + 3;
  3032. mem_trp = ((temp >> 8) & 0x7) + 3;
  3033. mem_tras = ((temp >> 11) & 0xf) + 6;
  3034. } else if (rdev->family == CHIP_R420 ||
  3035. rdev->family == CHIP_R423 ||
  3036. rdev->family == CHIP_RV410) {
  3037. /* r4xx */
  3038. mem_trcd = (temp & 0xf) + 3;
  3039. if (mem_trcd > 15)
  3040. mem_trcd = 15;
  3041. mem_trp = ((temp >> 8) & 0xf) + 3;
  3042. if (mem_trp > 15)
  3043. mem_trp = 15;
  3044. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3045. if (mem_tras > 31)
  3046. mem_tras = 31;
  3047. } else { /* RV200, R200 */
  3048. mem_trcd = (temp & 0x7) + 1;
  3049. mem_trp = ((temp >> 8) & 0x7) + 1;
  3050. mem_tras = ((temp >> 12) & 0xf) + 4;
  3051. }
  3052. /* convert to FF */
  3053. trcd_ff.full = dfixed_const(mem_trcd);
  3054. trp_ff.full = dfixed_const(mem_trp);
  3055. tras_ff.full = dfixed_const(mem_tras);
  3056. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3057. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3058. data = (temp & (7 << 20)) >> 20;
  3059. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3060. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3061. tcas_ff = memtcas_rs480_ff[data];
  3062. else
  3063. tcas_ff = memtcas_ff[data];
  3064. } else
  3065. tcas_ff = memtcas2_ff[data];
  3066. if (rdev->family == CHIP_RS400 ||
  3067. rdev->family == CHIP_RS480) {
  3068. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3069. data = (temp >> 23) & 0x7;
  3070. if (data < 5)
  3071. tcas_ff.full += dfixed_const(data);
  3072. }
  3073. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3074. /* on the R300, Tcas is included in Trbs.
  3075. */
  3076. temp = RREG32(RADEON_MEM_CNTL);
  3077. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3078. if (data == 1) {
  3079. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3080. temp = RREG32(R300_MC_IND_INDEX);
  3081. temp &= ~R300_MC_IND_ADDR_MASK;
  3082. temp |= R300_MC_READ_CNTL_CD_mcind;
  3083. WREG32(R300_MC_IND_INDEX, temp);
  3084. temp = RREG32(R300_MC_IND_DATA);
  3085. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3086. } else {
  3087. temp = RREG32(R300_MC_READ_CNTL_AB);
  3088. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3089. }
  3090. } else {
  3091. temp = RREG32(R300_MC_READ_CNTL_AB);
  3092. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3093. }
  3094. if (rdev->family == CHIP_RV410 ||
  3095. rdev->family == CHIP_R420 ||
  3096. rdev->family == CHIP_R423)
  3097. trbs_ff = memtrbs_r4xx[data];
  3098. else
  3099. trbs_ff = memtrbs[data];
  3100. tcas_ff.full += trbs_ff.full;
  3101. }
  3102. sclk_eff_ff.full = sclk_ff.full;
  3103. if (rdev->flags & RADEON_IS_AGP) {
  3104. fixed20_12 agpmode_ff;
  3105. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3106. temp_ff.full = dfixed_const_666(16);
  3107. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3108. }
  3109. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3110. if (ASIC_IS_R300(rdev)) {
  3111. sclk_delay_ff.full = dfixed_const(250);
  3112. } else {
  3113. if ((rdev->family == CHIP_RV100) ||
  3114. rdev->flags & RADEON_IS_IGP) {
  3115. if (rdev->mc.vram_is_ddr)
  3116. sclk_delay_ff.full = dfixed_const(41);
  3117. else
  3118. sclk_delay_ff.full = dfixed_const(33);
  3119. } else {
  3120. if (rdev->mc.vram_width == 128)
  3121. sclk_delay_ff.full = dfixed_const(57);
  3122. else
  3123. sclk_delay_ff.full = dfixed_const(41);
  3124. }
  3125. }
  3126. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3127. if (rdev->mc.vram_is_ddr) {
  3128. if (rdev->mc.vram_width == 32) {
  3129. k1.full = dfixed_const(40);
  3130. c = 3;
  3131. } else {
  3132. k1.full = dfixed_const(20);
  3133. c = 1;
  3134. }
  3135. } else {
  3136. k1.full = dfixed_const(40);
  3137. c = 3;
  3138. }
  3139. temp_ff.full = dfixed_const(2);
  3140. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3141. temp_ff.full = dfixed_const(c);
  3142. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3143. temp_ff.full = dfixed_const(4);
  3144. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3145. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3146. mc_latency_mclk.full += k1.full;
  3147. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3148. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3149. /*
  3150. HW cursor time assuming worst case of full size colour cursor.
  3151. */
  3152. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3153. temp_ff.full += trcd_ff.full;
  3154. if (temp_ff.full < tras_ff.full)
  3155. temp_ff.full = tras_ff.full;
  3156. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3157. temp_ff.full = dfixed_const(cur_size);
  3158. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3159. /*
  3160. Find the total latency for the display data.
  3161. */
  3162. disp_latency_overhead.full = dfixed_const(8);
  3163. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3164. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3165. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3166. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3167. disp_latency.full = mc_latency_mclk.full;
  3168. else
  3169. disp_latency.full = mc_latency_sclk.full;
  3170. /* setup Max GRPH_STOP_REQ default value */
  3171. if (ASIC_IS_RV100(rdev))
  3172. max_stop_req = 0x5c;
  3173. else
  3174. max_stop_req = 0x7c;
  3175. if (mode1) {
  3176. /* CRTC1
  3177. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3178. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3179. */
  3180. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3181. if (stop_req > max_stop_req)
  3182. stop_req = max_stop_req;
  3183. /*
  3184. Find the drain rate of the display buffer.
  3185. */
  3186. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3187. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3188. /*
  3189. Find the critical point of the display buffer.
  3190. */
  3191. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3192. crit_point_ff.full += dfixed_const_half(0);
  3193. critical_point = dfixed_trunc(crit_point_ff);
  3194. if (rdev->disp_priority == 2) {
  3195. critical_point = 0;
  3196. }
  3197. /*
  3198. The critical point should never be above max_stop_req-4. Setting
  3199. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3200. */
  3201. if (max_stop_req - critical_point < 4)
  3202. critical_point = 0;
  3203. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3204. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3205. critical_point = 0x10;
  3206. }
  3207. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3208. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3209. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3210. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3211. if ((rdev->family == CHIP_R350) &&
  3212. (stop_req > 0x15)) {
  3213. stop_req -= 0x10;
  3214. }
  3215. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3216. temp |= RADEON_GRPH_BUFFER_SIZE;
  3217. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3218. RADEON_GRPH_CRITICAL_AT_SOF |
  3219. RADEON_GRPH_STOP_CNTL);
  3220. /*
  3221. Write the result into the register.
  3222. */
  3223. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3224. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3225. #if 0
  3226. if ((rdev->family == CHIP_RS400) ||
  3227. (rdev->family == CHIP_RS480)) {
  3228. /* attempt to program RS400 disp regs correctly ??? */
  3229. temp = RREG32(RS400_DISP1_REG_CNTL);
  3230. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3231. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3232. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3233. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3234. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3235. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3236. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3237. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3238. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3239. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3240. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3241. }
  3242. #endif
  3243. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3244. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3245. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3246. }
  3247. if (mode2) {
  3248. u32 grph2_cntl;
  3249. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3250. if (stop_req > max_stop_req)
  3251. stop_req = max_stop_req;
  3252. /*
  3253. Find the drain rate of the display buffer.
  3254. */
  3255. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3256. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3257. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3258. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3259. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3260. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3261. if ((rdev->family == CHIP_R350) &&
  3262. (stop_req > 0x15)) {
  3263. stop_req -= 0x10;
  3264. }
  3265. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3266. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3267. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3268. RADEON_GRPH_CRITICAL_AT_SOF |
  3269. RADEON_GRPH_STOP_CNTL);
  3270. if ((rdev->family == CHIP_RS100) ||
  3271. (rdev->family == CHIP_RS200))
  3272. critical_point2 = 0;
  3273. else {
  3274. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3275. temp_ff.full = dfixed_const(temp);
  3276. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3277. if (sclk_ff.full < temp_ff.full)
  3278. temp_ff.full = sclk_ff.full;
  3279. read_return_rate.full = temp_ff.full;
  3280. if (mode1) {
  3281. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3282. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3283. } else {
  3284. time_disp1_drop_priority.full = 0;
  3285. }
  3286. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3287. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3288. crit_point_ff.full += dfixed_const_half(0);
  3289. critical_point2 = dfixed_trunc(crit_point_ff);
  3290. if (rdev->disp_priority == 2) {
  3291. critical_point2 = 0;
  3292. }
  3293. if (max_stop_req - critical_point2 < 4)
  3294. critical_point2 = 0;
  3295. }
  3296. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3297. /* some R300 cards have problem with this set to 0 */
  3298. critical_point2 = 0x10;
  3299. }
  3300. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3301. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3302. if ((rdev->family == CHIP_RS400) ||
  3303. (rdev->family == CHIP_RS480)) {
  3304. #if 0
  3305. /* attempt to program RS400 disp2 regs correctly ??? */
  3306. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3307. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3308. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3309. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3310. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3311. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3312. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3313. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3314. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3315. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3316. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3317. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3318. #endif
  3319. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3320. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3321. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3322. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3323. }
  3324. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3325. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3326. }
  3327. }
  3328. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3329. {
  3330. uint32_t scratch;
  3331. uint32_t tmp = 0;
  3332. unsigned i;
  3333. int r;
  3334. r = radeon_scratch_get(rdev, &scratch);
  3335. if (r) {
  3336. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3337. return r;
  3338. }
  3339. WREG32(scratch, 0xCAFEDEAD);
  3340. r = radeon_ring_lock(rdev, ring, 2);
  3341. if (r) {
  3342. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3343. radeon_scratch_free(rdev, scratch);
  3344. return r;
  3345. }
  3346. radeon_ring_write(ring, PACKET0(scratch, 0));
  3347. radeon_ring_write(ring, 0xDEADBEEF);
  3348. radeon_ring_unlock_commit(rdev, ring);
  3349. for (i = 0; i < rdev->usec_timeout; i++) {
  3350. tmp = RREG32(scratch);
  3351. if (tmp == 0xDEADBEEF) {
  3352. break;
  3353. }
  3354. DRM_UDELAY(1);
  3355. }
  3356. if (i < rdev->usec_timeout) {
  3357. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3358. } else {
  3359. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3360. scratch, tmp);
  3361. r = -EINVAL;
  3362. }
  3363. radeon_scratch_free(rdev, scratch);
  3364. return r;
  3365. }
  3366. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3367. {
  3368. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3369. if (ring->rptr_save_reg) {
  3370. u32 next_rptr = ring->wptr + 2 + 3;
  3371. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3372. radeon_ring_write(ring, next_rptr);
  3373. }
  3374. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3375. radeon_ring_write(ring, ib->gpu_addr);
  3376. radeon_ring_write(ring, ib->length_dw);
  3377. }
  3378. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3379. {
  3380. struct radeon_ib ib;
  3381. uint32_t scratch;
  3382. uint32_t tmp = 0;
  3383. unsigned i;
  3384. int r;
  3385. r = radeon_scratch_get(rdev, &scratch);
  3386. if (r) {
  3387. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3388. return r;
  3389. }
  3390. WREG32(scratch, 0xCAFEDEAD);
  3391. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3392. if (r) {
  3393. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3394. goto free_scratch;
  3395. }
  3396. ib.ptr[0] = PACKET0(scratch, 0);
  3397. ib.ptr[1] = 0xDEADBEEF;
  3398. ib.ptr[2] = PACKET2(0);
  3399. ib.ptr[3] = PACKET2(0);
  3400. ib.ptr[4] = PACKET2(0);
  3401. ib.ptr[5] = PACKET2(0);
  3402. ib.ptr[6] = PACKET2(0);
  3403. ib.ptr[7] = PACKET2(0);
  3404. ib.length_dw = 8;
  3405. r = radeon_ib_schedule(rdev, &ib, NULL);
  3406. if (r) {
  3407. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3408. goto free_ib;
  3409. }
  3410. r = radeon_fence_wait(ib.fence, false);
  3411. if (r) {
  3412. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3413. goto free_ib;
  3414. }
  3415. for (i = 0; i < rdev->usec_timeout; i++) {
  3416. tmp = RREG32(scratch);
  3417. if (tmp == 0xDEADBEEF) {
  3418. break;
  3419. }
  3420. DRM_UDELAY(1);
  3421. }
  3422. if (i < rdev->usec_timeout) {
  3423. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3424. } else {
  3425. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3426. scratch, tmp);
  3427. r = -EINVAL;
  3428. }
  3429. free_ib:
  3430. radeon_ib_free(rdev, &ib);
  3431. free_scratch:
  3432. radeon_scratch_free(rdev, scratch);
  3433. return r;
  3434. }
  3435. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3436. {
  3437. /* Shutdown CP we shouldn't need to do that but better be safe than
  3438. * sorry
  3439. */
  3440. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3441. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3442. /* Save few CRTC registers */
  3443. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3444. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3445. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3446. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3447. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3448. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3449. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3450. }
  3451. /* Disable VGA aperture access */
  3452. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3453. /* Disable cursor, overlay, crtc */
  3454. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3455. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3456. S_000054_CRTC_DISPLAY_DIS(1));
  3457. WREG32(R_000050_CRTC_GEN_CNTL,
  3458. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3459. S_000050_CRTC_DISP_REQ_EN_B(1));
  3460. WREG32(R_000420_OV0_SCALE_CNTL,
  3461. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3462. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3463. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3464. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3465. S_000360_CUR2_LOCK(1));
  3466. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3467. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3468. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3469. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3470. WREG32(R_000360_CUR2_OFFSET,
  3471. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3472. }
  3473. }
  3474. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3475. {
  3476. /* Update base address for crtc */
  3477. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3478. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3479. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3480. }
  3481. /* Restore CRTC registers */
  3482. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3483. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3484. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3485. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3486. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3487. }
  3488. }
  3489. void r100_vga_render_disable(struct radeon_device *rdev)
  3490. {
  3491. u32 tmp;
  3492. tmp = RREG8(R_0003C2_GENMO_WT);
  3493. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3494. }
  3495. static void r100_debugfs(struct radeon_device *rdev)
  3496. {
  3497. int r;
  3498. r = r100_debugfs_mc_info_init(rdev);
  3499. if (r)
  3500. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3501. }
  3502. static void r100_mc_program(struct radeon_device *rdev)
  3503. {
  3504. struct r100_mc_save save;
  3505. /* Stops all mc clients */
  3506. r100_mc_stop(rdev, &save);
  3507. if (rdev->flags & RADEON_IS_AGP) {
  3508. WREG32(R_00014C_MC_AGP_LOCATION,
  3509. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3510. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3511. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3512. if (rdev->family > CHIP_RV200)
  3513. WREG32(R_00015C_AGP_BASE_2,
  3514. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3515. } else {
  3516. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3517. WREG32(R_000170_AGP_BASE, 0);
  3518. if (rdev->family > CHIP_RV200)
  3519. WREG32(R_00015C_AGP_BASE_2, 0);
  3520. }
  3521. /* Wait for mc idle */
  3522. if (r100_mc_wait_for_idle(rdev))
  3523. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3524. /* Program MC, should be a 32bits limited address space */
  3525. WREG32(R_000148_MC_FB_LOCATION,
  3526. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3527. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3528. r100_mc_resume(rdev, &save);
  3529. }
  3530. static void r100_clock_startup(struct radeon_device *rdev)
  3531. {
  3532. u32 tmp;
  3533. if (radeon_dynclks != -1 && radeon_dynclks)
  3534. radeon_legacy_set_clock_gating(rdev, 1);
  3535. /* We need to force on some of the block */
  3536. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3537. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3538. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3539. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3540. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3541. }
  3542. static int r100_startup(struct radeon_device *rdev)
  3543. {
  3544. int r;
  3545. /* set common regs */
  3546. r100_set_common_regs(rdev);
  3547. /* program mc */
  3548. r100_mc_program(rdev);
  3549. /* Resume clock */
  3550. r100_clock_startup(rdev);
  3551. /* Initialize GART (initialize after TTM so we can allocate
  3552. * memory through TTM but finalize after TTM) */
  3553. r100_enable_bm(rdev);
  3554. if (rdev->flags & RADEON_IS_PCI) {
  3555. r = r100_pci_gart_enable(rdev);
  3556. if (r)
  3557. return r;
  3558. }
  3559. /* allocate wb buffer */
  3560. r = radeon_wb_init(rdev);
  3561. if (r)
  3562. return r;
  3563. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3564. if (r) {
  3565. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3566. return r;
  3567. }
  3568. /* Enable IRQ */
  3569. if (!rdev->irq.installed) {
  3570. r = radeon_irq_kms_init(rdev);
  3571. if (r)
  3572. return r;
  3573. }
  3574. r100_irq_set(rdev);
  3575. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3576. /* 1M ring buffer */
  3577. r = r100_cp_init(rdev, 1024 * 1024);
  3578. if (r) {
  3579. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3580. return r;
  3581. }
  3582. r = radeon_ib_pool_init(rdev);
  3583. if (r) {
  3584. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3585. return r;
  3586. }
  3587. return 0;
  3588. }
  3589. int r100_resume(struct radeon_device *rdev)
  3590. {
  3591. int r;
  3592. /* Make sur GART are not working */
  3593. if (rdev->flags & RADEON_IS_PCI)
  3594. r100_pci_gart_disable(rdev);
  3595. /* Resume clock before doing reset */
  3596. r100_clock_startup(rdev);
  3597. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3598. if (radeon_asic_reset(rdev)) {
  3599. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3600. RREG32(R_000E40_RBBM_STATUS),
  3601. RREG32(R_0007C0_CP_STAT));
  3602. }
  3603. /* post */
  3604. radeon_combios_asic_init(rdev->ddev);
  3605. /* Resume clock after posting */
  3606. r100_clock_startup(rdev);
  3607. /* Initialize surface registers */
  3608. radeon_surface_init(rdev);
  3609. rdev->accel_working = true;
  3610. r = r100_startup(rdev);
  3611. if (r) {
  3612. rdev->accel_working = false;
  3613. }
  3614. return r;
  3615. }
  3616. int r100_suspend(struct radeon_device *rdev)
  3617. {
  3618. r100_cp_disable(rdev);
  3619. radeon_wb_disable(rdev);
  3620. r100_irq_disable(rdev);
  3621. if (rdev->flags & RADEON_IS_PCI)
  3622. r100_pci_gart_disable(rdev);
  3623. return 0;
  3624. }
  3625. void r100_fini(struct radeon_device *rdev)
  3626. {
  3627. r100_cp_fini(rdev);
  3628. radeon_wb_fini(rdev);
  3629. radeon_ib_pool_fini(rdev);
  3630. radeon_gem_fini(rdev);
  3631. if (rdev->flags & RADEON_IS_PCI)
  3632. r100_pci_gart_fini(rdev);
  3633. radeon_agp_fini(rdev);
  3634. radeon_irq_kms_fini(rdev);
  3635. radeon_fence_driver_fini(rdev);
  3636. radeon_bo_fini(rdev);
  3637. radeon_atombios_fini(rdev);
  3638. kfree(rdev->bios);
  3639. rdev->bios = NULL;
  3640. }
  3641. /*
  3642. * Due to how kexec works, it can leave the hw fully initialised when it
  3643. * boots the new kernel. However doing our init sequence with the CP and
  3644. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3645. * do some quick sanity checks and restore sane values to avoid this
  3646. * problem.
  3647. */
  3648. void r100_restore_sanity(struct radeon_device *rdev)
  3649. {
  3650. u32 tmp;
  3651. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3652. if (tmp) {
  3653. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3654. }
  3655. tmp = RREG32(RADEON_CP_RB_CNTL);
  3656. if (tmp) {
  3657. WREG32(RADEON_CP_RB_CNTL, 0);
  3658. }
  3659. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3660. if (tmp) {
  3661. WREG32(RADEON_SCRATCH_UMSK, 0);
  3662. }
  3663. }
  3664. int r100_init(struct radeon_device *rdev)
  3665. {
  3666. int r;
  3667. /* Register debugfs file specific to this group of asics */
  3668. r100_debugfs(rdev);
  3669. /* Disable VGA */
  3670. r100_vga_render_disable(rdev);
  3671. /* Initialize scratch registers */
  3672. radeon_scratch_init(rdev);
  3673. /* Initialize surface registers */
  3674. radeon_surface_init(rdev);
  3675. /* sanity check some register to avoid hangs like after kexec */
  3676. r100_restore_sanity(rdev);
  3677. /* TODO: disable VGA need to use VGA request */
  3678. /* BIOS*/
  3679. if (!radeon_get_bios(rdev)) {
  3680. if (ASIC_IS_AVIVO(rdev))
  3681. return -EINVAL;
  3682. }
  3683. if (rdev->is_atom_bios) {
  3684. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3685. return -EINVAL;
  3686. } else {
  3687. r = radeon_combios_init(rdev);
  3688. if (r)
  3689. return r;
  3690. }
  3691. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3692. if (radeon_asic_reset(rdev)) {
  3693. dev_warn(rdev->dev,
  3694. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3695. RREG32(R_000E40_RBBM_STATUS),
  3696. RREG32(R_0007C0_CP_STAT));
  3697. }
  3698. /* check if cards are posted or not */
  3699. if (radeon_boot_test_post_card(rdev) == false)
  3700. return -EINVAL;
  3701. /* Set asic errata */
  3702. r100_errata(rdev);
  3703. /* Initialize clocks */
  3704. radeon_get_clock_info(rdev->ddev);
  3705. /* initialize AGP */
  3706. if (rdev->flags & RADEON_IS_AGP) {
  3707. r = radeon_agp_init(rdev);
  3708. if (r) {
  3709. radeon_agp_disable(rdev);
  3710. }
  3711. }
  3712. /* initialize VRAM */
  3713. r100_mc_init(rdev);
  3714. /* Fence driver */
  3715. r = radeon_fence_driver_init(rdev);
  3716. if (r)
  3717. return r;
  3718. /* Memory manager */
  3719. r = radeon_bo_init(rdev);
  3720. if (r)
  3721. return r;
  3722. if (rdev->flags & RADEON_IS_PCI) {
  3723. r = r100_pci_gart_init(rdev);
  3724. if (r)
  3725. return r;
  3726. }
  3727. r100_set_safe_registers(rdev);
  3728. rdev->accel_working = true;
  3729. r = r100_startup(rdev);
  3730. if (r) {
  3731. /* Somethings want wront with the accel init stop accel */
  3732. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3733. r100_cp_fini(rdev);
  3734. radeon_wb_fini(rdev);
  3735. radeon_ib_pool_fini(rdev);
  3736. radeon_irq_kms_fini(rdev);
  3737. if (rdev->flags & RADEON_IS_PCI)
  3738. r100_pci_gart_fini(rdev);
  3739. rdev->accel_working = false;
  3740. }
  3741. return 0;
  3742. }
  3743. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  3744. bool always_indirect)
  3745. {
  3746. if (reg < rdev->rmmio_size && !always_indirect)
  3747. return readl(((void __iomem *)rdev->rmmio) + reg);
  3748. else {
  3749. unsigned long flags;
  3750. uint32_t ret;
  3751. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3752. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3753. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3754. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3755. return ret;
  3756. }
  3757. }
  3758. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  3759. bool always_indirect)
  3760. {
  3761. if (reg < rdev->rmmio_size && !always_indirect)
  3762. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3763. else {
  3764. unsigned long flags;
  3765. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3766. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3767. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3768. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3769. }
  3770. }
  3771. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3772. {
  3773. if (reg < rdev->rio_mem_size)
  3774. return ioread32(rdev->rio_mem + reg);
  3775. else {
  3776. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3777. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3778. }
  3779. }
  3780. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3781. {
  3782. if (reg < rdev->rio_mem_size)
  3783. iowrite32(v, rdev->rio_mem + reg);
  3784. else {
  3785. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3786. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3787. }
  3788. }