ni.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. #include "radeon_ucode.h"
  36. #include "clearstate_cayman.h"
  37. static const u32 tn_rlc_save_restore_register_list[] =
  38. {
  39. 0x98fc,
  40. 0x98f0,
  41. 0x9834,
  42. 0x9838,
  43. 0x9870,
  44. 0x9874,
  45. 0x8a14,
  46. 0x8b24,
  47. 0x8bcc,
  48. 0x8b10,
  49. 0x8c30,
  50. 0x8d00,
  51. 0x8d04,
  52. 0x8c00,
  53. 0x8c04,
  54. 0x8c10,
  55. 0x8c14,
  56. 0x8d8c,
  57. 0x8cf0,
  58. 0x8e38,
  59. 0x9508,
  60. 0x9688,
  61. 0x9608,
  62. 0x960c,
  63. 0x9610,
  64. 0x9614,
  65. 0x88c4,
  66. 0x8978,
  67. 0x88d4,
  68. 0x900c,
  69. 0x9100,
  70. 0x913c,
  71. 0x90e8,
  72. 0x9354,
  73. 0xa008,
  74. 0x98f8,
  75. 0x9148,
  76. 0x914c,
  77. 0x3f94,
  78. 0x98f4,
  79. 0x9b7c,
  80. 0x3f8c,
  81. 0x8950,
  82. 0x8954,
  83. 0x8a18,
  84. 0x8b28,
  85. 0x9144,
  86. 0x3f90,
  87. 0x915c,
  88. 0x9160,
  89. 0x9178,
  90. 0x917c,
  91. 0x9180,
  92. 0x918c,
  93. 0x9190,
  94. 0x9194,
  95. 0x9198,
  96. 0x919c,
  97. 0x91a8,
  98. 0x91ac,
  99. 0x91b0,
  100. 0x91b4,
  101. 0x91b8,
  102. 0x91c4,
  103. 0x91c8,
  104. 0x91cc,
  105. 0x91d0,
  106. 0x91d4,
  107. 0x91e0,
  108. 0x91e4,
  109. 0x91ec,
  110. 0x91f0,
  111. 0x91f4,
  112. 0x9200,
  113. 0x9204,
  114. 0x929c,
  115. 0x8030,
  116. 0x9150,
  117. 0x9a60,
  118. 0x920c,
  119. 0x9210,
  120. 0x9228,
  121. 0x922c,
  122. 0x9244,
  123. 0x9248,
  124. 0x91e8,
  125. 0x9294,
  126. 0x9208,
  127. 0x9224,
  128. 0x9240,
  129. 0x9220,
  130. 0x923c,
  131. 0x9258,
  132. 0x9744,
  133. 0xa200,
  134. 0xa204,
  135. 0xa208,
  136. 0xa20c,
  137. 0x8d58,
  138. 0x9030,
  139. 0x9034,
  140. 0x9038,
  141. 0x903c,
  142. 0x9040,
  143. 0x9654,
  144. 0x897c,
  145. 0xa210,
  146. 0xa214,
  147. 0x9868,
  148. 0xa02c,
  149. 0x9664,
  150. 0x9698,
  151. 0x949c,
  152. 0x8e10,
  153. 0x8e18,
  154. 0x8c50,
  155. 0x8c58,
  156. 0x8c60,
  157. 0x8c68,
  158. 0x89b4,
  159. 0x9830,
  160. 0x802c,
  161. };
  162. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  163. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  164. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  165. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  166. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  167. extern void evergreen_mc_program(struct radeon_device *rdev);
  168. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  169. extern int evergreen_mc_init(struct radeon_device *rdev);
  170. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  171. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  172. extern void evergreen_program_aspm(struct radeon_device *rdev);
  173. extern void sumo_rlc_fini(struct radeon_device *rdev);
  174. extern int sumo_rlc_init(struct radeon_device *rdev);
  175. /* Firmware Names */
  176. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  177. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  178. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  179. MODULE_FIRMWARE("radeon/BARTS_smc.bin");
  180. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  181. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  182. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  183. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  184. MODULE_FIRMWARE("radeon/TURKS_smc.bin");
  185. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  186. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  187. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  188. MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
  189. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  190. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  191. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  192. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  193. MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
  194. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  195. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  196. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  197. static const u32 cayman_golden_registers2[] =
  198. {
  199. 0x3e5c, 0xffffffff, 0x00000000,
  200. 0x3e48, 0xffffffff, 0x00000000,
  201. 0x3e4c, 0xffffffff, 0x00000000,
  202. 0x3e64, 0xffffffff, 0x00000000,
  203. 0x3e50, 0xffffffff, 0x00000000,
  204. 0x3e60, 0xffffffff, 0x00000000
  205. };
  206. static const u32 cayman_golden_registers[] =
  207. {
  208. 0x5eb4, 0xffffffff, 0x00000002,
  209. 0x5e78, 0x8f311ff1, 0x001000f0,
  210. 0x3f90, 0xffff0000, 0xff000000,
  211. 0x9148, 0xffff0000, 0xff000000,
  212. 0x3f94, 0xffff0000, 0xff000000,
  213. 0x914c, 0xffff0000, 0xff000000,
  214. 0xc78, 0x00000080, 0x00000080,
  215. 0xbd4, 0x70073777, 0x00011003,
  216. 0xd02c, 0xbfffff1f, 0x08421000,
  217. 0xd0b8, 0x73773777, 0x02011003,
  218. 0x5bc0, 0x00200000, 0x50100000,
  219. 0x98f8, 0x33773777, 0x02011003,
  220. 0x98fc, 0xffffffff, 0x76541032,
  221. 0x7030, 0x31000311, 0x00000011,
  222. 0x2f48, 0x33773777, 0x42010001,
  223. 0x6b28, 0x00000010, 0x00000012,
  224. 0x7728, 0x00000010, 0x00000012,
  225. 0x10328, 0x00000010, 0x00000012,
  226. 0x10f28, 0x00000010, 0x00000012,
  227. 0x11b28, 0x00000010, 0x00000012,
  228. 0x12728, 0x00000010, 0x00000012,
  229. 0x240c, 0x000007ff, 0x00000000,
  230. 0x8a14, 0xf000001f, 0x00000007,
  231. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  232. 0x8b10, 0x0000ff0f, 0x00000000,
  233. 0x28a4c, 0x07ffffff, 0x06000000,
  234. 0x10c, 0x00000001, 0x00010003,
  235. 0xa02c, 0xffffffff, 0x0000009b,
  236. 0x913c, 0x0000010f, 0x01000100,
  237. 0x8c04, 0xf8ff00ff, 0x40600060,
  238. 0x28350, 0x00000f01, 0x00000000,
  239. 0x9508, 0x3700001f, 0x00000002,
  240. 0x960c, 0xffffffff, 0x54763210,
  241. 0x88c4, 0x001f3ae3, 0x00000082,
  242. 0x88d0, 0xffffffff, 0x0f40df40,
  243. 0x88d4, 0x0000001f, 0x00000010,
  244. 0x8974, 0xffffffff, 0x00000000
  245. };
  246. static const u32 dvst_golden_registers2[] =
  247. {
  248. 0x8f8, 0xffffffff, 0,
  249. 0x8fc, 0x00380000, 0,
  250. 0x8f8, 0xffffffff, 1,
  251. 0x8fc, 0x0e000000, 0
  252. };
  253. static const u32 dvst_golden_registers[] =
  254. {
  255. 0x690, 0x3fff3fff, 0x20c00033,
  256. 0x918c, 0x0fff0fff, 0x00010006,
  257. 0x91a8, 0x0fff0fff, 0x00010006,
  258. 0x9150, 0xffffdfff, 0x6e944040,
  259. 0x917c, 0x0fff0fff, 0x00030002,
  260. 0x9198, 0x0fff0fff, 0x00030002,
  261. 0x915c, 0x0fff0fff, 0x00010000,
  262. 0x3f90, 0xffff0001, 0xff000000,
  263. 0x9178, 0x0fff0fff, 0x00070000,
  264. 0x9194, 0x0fff0fff, 0x00070000,
  265. 0x9148, 0xffff0001, 0xff000000,
  266. 0x9190, 0x0fff0fff, 0x00090008,
  267. 0x91ac, 0x0fff0fff, 0x00090008,
  268. 0x3f94, 0xffff0000, 0xff000000,
  269. 0x914c, 0xffff0000, 0xff000000,
  270. 0x929c, 0x00000fff, 0x00000001,
  271. 0x55e4, 0xff607fff, 0xfc000100,
  272. 0x8a18, 0xff000fff, 0x00000100,
  273. 0x8b28, 0xff000fff, 0x00000100,
  274. 0x9144, 0xfffc0fff, 0x00000100,
  275. 0x6ed8, 0x00010101, 0x00010000,
  276. 0x9830, 0xffffffff, 0x00000000,
  277. 0x9834, 0xf00fffff, 0x00000400,
  278. 0x9838, 0xfffffffe, 0x00000000,
  279. 0xd0c0, 0xff000fff, 0x00000100,
  280. 0xd02c, 0xbfffff1f, 0x08421000,
  281. 0xd0b8, 0x73773777, 0x12010001,
  282. 0x5bb0, 0x000000f0, 0x00000070,
  283. 0x98f8, 0x73773777, 0x12010001,
  284. 0x98fc, 0xffffffff, 0x00000010,
  285. 0x9b7c, 0x00ff0000, 0x00fc0000,
  286. 0x8030, 0x00001f0f, 0x0000100a,
  287. 0x2f48, 0x73773777, 0x12010001,
  288. 0x2408, 0x00030000, 0x000c007f,
  289. 0x8a14, 0xf000003f, 0x00000007,
  290. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  291. 0x8b10, 0x0000ff0f, 0x00000000,
  292. 0x28a4c, 0x07ffffff, 0x06000000,
  293. 0x4d8, 0x00000fff, 0x00000100,
  294. 0xa008, 0xffffffff, 0x00010000,
  295. 0x913c, 0xffff03ff, 0x01000100,
  296. 0x8c00, 0x000000ff, 0x00000003,
  297. 0x8c04, 0xf8ff00ff, 0x40600060,
  298. 0x8cf0, 0x1fff1fff, 0x08e00410,
  299. 0x28350, 0x00000f01, 0x00000000,
  300. 0x9508, 0xf700071f, 0x00000002,
  301. 0x960c, 0xffffffff, 0x54763210,
  302. 0x20ef8, 0x01ff01ff, 0x00000002,
  303. 0x20e98, 0xfffffbff, 0x00200000,
  304. 0x2015c, 0xffffffff, 0x00000f40,
  305. 0x88c4, 0x001f3ae3, 0x00000082,
  306. 0x8978, 0x3fffffff, 0x04050140,
  307. 0x88d4, 0x0000001f, 0x00000010,
  308. 0x8974, 0xffffffff, 0x00000000
  309. };
  310. static const u32 scrapper_golden_registers[] =
  311. {
  312. 0x690, 0x3fff3fff, 0x20c00033,
  313. 0x918c, 0x0fff0fff, 0x00010006,
  314. 0x918c, 0x0fff0fff, 0x00010006,
  315. 0x91a8, 0x0fff0fff, 0x00010006,
  316. 0x91a8, 0x0fff0fff, 0x00010006,
  317. 0x9150, 0xffffdfff, 0x6e944040,
  318. 0x9150, 0xffffdfff, 0x6e944040,
  319. 0x917c, 0x0fff0fff, 0x00030002,
  320. 0x917c, 0x0fff0fff, 0x00030002,
  321. 0x9198, 0x0fff0fff, 0x00030002,
  322. 0x9198, 0x0fff0fff, 0x00030002,
  323. 0x915c, 0x0fff0fff, 0x00010000,
  324. 0x915c, 0x0fff0fff, 0x00010000,
  325. 0x3f90, 0xffff0001, 0xff000000,
  326. 0x3f90, 0xffff0001, 0xff000000,
  327. 0x9178, 0x0fff0fff, 0x00070000,
  328. 0x9178, 0x0fff0fff, 0x00070000,
  329. 0x9194, 0x0fff0fff, 0x00070000,
  330. 0x9194, 0x0fff0fff, 0x00070000,
  331. 0x9148, 0xffff0001, 0xff000000,
  332. 0x9148, 0xffff0001, 0xff000000,
  333. 0x9190, 0x0fff0fff, 0x00090008,
  334. 0x9190, 0x0fff0fff, 0x00090008,
  335. 0x91ac, 0x0fff0fff, 0x00090008,
  336. 0x91ac, 0x0fff0fff, 0x00090008,
  337. 0x3f94, 0xffff0000, 0xff000000,
  338. 0x3f94, 0xffff0000, 0xff000000,
  339. 0x914c, 0xffff0000, 0xff000000,
  340. 0x914c, 0xffff0000, 0xff000000,
  341. 0x929c, 0x00000fff, 0x00000001,
  342. 0x929c, 0x00000fff, 0x00000001,
  343. 0x55e4, 0xff607fff, 0xfc000100,
  344. 0x8a18, 0xff000fff, 0x00000100,
  345. 0x8a18, 0xff000fff, 0x00000100,
  346. 0x8b28, 0xff000fff, 0x00000100,
  347. 0x8b28, 0xff000fff, 0x00000100,
  348. 0x9144, 0xfffc0fff, 0x00000100,
  349. 0x9144, 0xfffc0fff, 0x00000100,
  350. 0x6ed8, 0x00010101, 0x00010000,
  351. 0x9830, 0xffffffff, 0x00000000,
  352. 0x9830, 0xffffffff, 0x00000000,
  353. 0x9834, 0xf00fffff, 0x00000400,
  354. 0x9834, 0xf00fffff, 0x00000400,
  355. 0x9838, 0xfffffffe, 0x00000000,
  356. 0x9838, 0xfffffffe, 0x00000000,
  357. 0xd0c0, 0xff000fff, 0x00000100,
  358. 0xd02c, 0xbfffff1f, 0x08421000,
  359. 0xd02c, 0xbfffff1f, 0x08421000,
  360. 0xd0b8, 0x73773777, 0x12010001,
  361. 0xd0b8, 0x73773777, 0x12010001,
  362. 0x5bb0, 0x000000f0, 0x00000070,
  363. 0x98f8, 0x73773777, 0x12010001,
  364. 0x98f8, 0x73773777, 0x12010001,
  365. 0x98fc, 0xffffffff, 0x00000010,
  366. 0x98fc, 0xffffffff, 0x00000010,
  367. 0x9b7c, 0x00ff0000, 0x00fc0000,
  368. 0x9b7c, 0x00ff0000, 0x00fc0000,
  369. 0x8030, 0x00001f0f, 0x0000100a,
  370. 0x8030, 0x00001f0f, 0x0000100a,
  371. 0x2f48, 0x73773777, 0x12010001,
  372. 0x2f48, 0x73773777, 0x12010001,
  373. 0x2408, 0x00030000, 0x000c007f,
  374. 0x8a14, 0xf000003f, 0x00000007,
  375. 0x8a14, 0xf000003f, 0x00000007,
  376. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  377. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  378. 0x8b10, 0x0000ff0f, 0x00000000,
  379. 0x8b10, 0x0000ff0f, 0x00000000,
  380. 0x28a4c, 0x07ffffff, 0x06000000,
  381. 0x28a4c, 0x07ffffff, 0x06000000,
  382. 0x4d8, 0x00000fff, 0x00000100,
  383. 0x4d8, 0x00000fff, 0x00000100,
  384. 0xa008, 0xffffffff, 0x00010000,
  385. 0xa008, 0xffffffff, 0x00010000,
  386. 0x913c, 0xffff03ff, 0x01000100,
  387. 0x913c, 0xffff03ff, 0x01000100,
  388. 0x90e8, 0x001fffff, 0x010400c0,
  389. 0x8c00, 0x000000ff, 0x00000003,
  390. 0x8c00, 0x000000ff, 0x00000003,
  391. 0x8c04, 0xf8ff00ff, 0x40600060,
  392. 0x8c04, 0xf8ff00ff, 0x40600060,
  393. 0x8c30, 0x0000000f, 0x00040005,
  394. 0x8cf0, 0x1fff1fff, 0x08e00410,
  395. 0x8cf0, 0x1fff1fff, 0x08e00410,
  396. 0x900c, 0x00ffffff, 0x0017071f,
  397. 0x28350, 0x00000f01, 0x00000000,
  398. 0x28350, 0x00000f01, 0x00000000,
  399. 0x9508, 0xf700071f, 0x00000002,
  400. 0x9508, 0xf700071f, 0x00000002,
  401. 0x9688, 0x00300000, 0x0017000f,
  402. 0x960c, 0xffffffff, 0x54763210,
  403. 0x960c, 0xffffffff, 0x54763210,
  404. 0x20ef8, 0x01ff01ff, 0x00000002,
  405. 0x20e98, 0xfffffbff, 0x00200000,
  406. 0x2015c, 0xffffffff, 0x00000f40,
  407. 0x88c4, 0x001f3ae3, 0x00000082,
  408. 0x88c4, 0x001f3ae3, 0x00000082,
  409. 0x8978, 0x3fffffff, 0x04050140,
  410. 0x8978, 0x3fffffff, 0x04050140,
  411. 0x88d4, 0x0000001f, 0x00000010,
  412. 0x88d4, 0x0000001f, 0x00000010,
  413. 0x8974, 0xffffffff, 0x00000000,
  414. 0x8974, 0xffffffff, 0x00000000
  415. };
  416. static void ni_init_golden_registers(struct radeon_device *rdev)
  417. {
  418. switch (rdev->family) {
  419. case CHIP_CAYMAN:
  420. radeon_program_register_sequence(rdev,
  421. cayman_golden_registers,
  422. (const u32)ARRAY_SIZE(cayman_golden_registers));
  423. radeon_program_register_sequence(rdev,
  424. cayman_golden_registers2,
  425. (const u32)ARRAY_SIZE(cayman_golden_registers2));
  426. break;
  427. case CHIP_ARUBA:
  428. if ((rdev->pdev->device == 0x9900) ||
  429. (rdev->pdev->device == 0x9901) ||
  430. (rdev->pdev->device == 0x9903) ||
  431. (rdev->pdev->device == 0x9904) ||
  432. (rdev->pdev->device == 0x9905) ||
  433. (rdev->pdev->device == 0x9906) ||
  434. (rdev->pdev->device == 0x9907) ||
  435. (rdev->pdev->device == 0x9908) ||
  436. (rdev->pdev->device == 0x9909) ||
  437. (rdev->pdev->device == 0x990A) ||
  438. (rdev->pdev->device == 0x990B) ||
  439. (rdev->pdev->device == 0x990C) ||
  440. (rdev->pdev->device == 0x990D) ||
  441. (rdev->pdev->device == 0x990E) ||
  442. (rdev->pdev->device == 0x990F) ||
  443. (rdev->pdev->device == 0x9910) ||
  444. (rdev->pdev->device == 0x9913) ||
  445. (rdev->pdev->device == 0x9917) ||
  446. (rdev->pdev->device == 0x9918)) {
  447. radeon_program_register_sequence(rdev,
  448. dvst_golden_registers,
  449. (const u32)ARRAY_SIZE(dvst_golden_registers));
  450. radeon_program_register_sequence(rdev,
  451. dvst_golden_registers2,
  452. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  453. } else {
  454. radeon_program_register_sequence(rdev,
  455. scrapper_golden_registers,
  456. (const u32)ARRAY_SIZE(scrapper_golden_registers));
  457. radeon_program_register_sequence(rdev,
  458. dvst_golden_registers2,
  459. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  460. }
  461. break;
  462. default:
  463. break;
  464. }
  465. }
  466. #define BTC_IO_MC_REGS_SIZE 29
  467. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  468. {0x00000077, 0xff010100},
  469. {0x00000078, 0x00000000},
  470. {0x00000079, 0x00001434},
  471. {0x0000007a, 0xcc08ec08},
  472. {0x0000007b, 0x00040000},
  473. {0x0000007c, 0x000080c0},
  474. {0x0000007d, 0x09000000},
  475. {0x0000007e, 0x00210404},
  476. {0x00000081, 0x08a8e800},
  477. {0x00000082, 0x00030444},
  478. {0x00000083, 0x00000000},
  479. {0x00000085, 0x00000001},
  480. {0x00000086, 0x00000002},
  481. {0x00000087, 0x48490000},
  482. {0x00000088, 0x20244647},
  483. {0x00000089, 0x00000005},
  484. {0x0000008b, 0x66030000},
  485. {0x0000008c, 0x00006603},
  486. {0x0000008d, 0x00000100},
  487. {0x0000008f, 0x00001c0a},
  488. {0x00000090, 0xff000001},
  489. {0x00000094, 0x00101101},
  490. {0x00000095, 0x00000fff},
  491. {0x00000096, 0x00116fff},
  492. {0x00000097, 0x60010000},
  493. {0x00000098, 0x10010000},
  494. {0x00000099, 0x00006000},
  495. {0x0000009a, 0x00001000},
  496. {0x0000009f, 0x00946a00}
  497. };
  498. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  499. {0x00000077, 0xff010100},
  500. {0x00000078, 0x00000000},
  501. {0x00000079, 0x00001434},
  502. {0x0000007a, 0xcc08ec08},
  503. {0x0000007b, 0x00040000},
  504. {0x0000007c, 0x000080c0},
  505. {0x0000007d, 0x09000000},
  506. {0x0000007e, 0x00210404},
  507. {0x00000081, 0x08a8e800},
  508. {0x00000082, 0x00030444},
  509. {0x00000083, 0x00000000},
  510. {0x00000085, 0x00000001},
  511. {0x00000086, 0x00000002},
  512. {0x00000087, 0x48490000},
  513. {0x00000088, 0x20244647},
  514. {0x00000089, 0x00000005},
  515. {0x0000008b, 0x66030000},
  516. {0x0000008c, 0x00006603},
  517. {0x0000008d, 0x00000100},
  518. {0x0000008f, 0x00001c0a},
  519. {0x00000090, 0xff000001},
  520. {0x00000094, 0x00101101},
  521. {0x00000095, 0x00000fff},
  522. {0x00000096, 0x00116fff},
  523. {0x00000097, 0x60010000},
  524. {0x00000098, 0x10010000},
  525. {0x00000099, 0x00006000},
  526. {0x0000009a, 0x00001000},
  527. {0x0000009f, 0x00936a00}
  528. };
  529. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  530. {0x00000077, 0xff010100},
  531. {0x00000078, 0x00000000},
  532. {0x00000079, 0x00001434},
  533. {0x0000007a, 0xcc08ec08},
  534. {0x0000007b, 0x00040000},
  535. {0x0000007c, 0x000080c0},
  536. {0x0000007d, 0x09000000},
  537. {0x0000007e, 0x00210404},
  538. {0x00000081, 0x08a8e800},
  539. {0x00000082, 0x00030444},
  540. {0x00000083, 0x00000000},
  541. {0x00000085, 0x00000001},
  542. {0x00000086, 0x00000002},
  543. {0x00000087, 0x48490000},
  544. {0x00000088, 0x20244647},
  545. {0x00000089, 0x00000005},
  546. {0x0000008b, 0x66030000},
  547. {0x0000008c, 0x00006603},
  548. {0x0000008d, 0x00000100},
  549. {0x0000008f, 0x00001c0a},
  550. {0x00000090, 0xff000001},
  551. {0x00000094, 0x00101101},
  552. {0x00000095, 0x00000fff},
  553. {0x00000096, 0x00116fff},
  554. {0x00000097, 0x60010000},
  555. {0x00000098, 0x10010000},
  556. {0x00000099, 0x00006000},
  557. {0x0000009a, 0x00001000},
  558. {0x0000009f, 0x00916a00}
  559. };
  560. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  561. {0x00000077, 0xff010100},
  562. {0x00000078, 0x00000000},
  563. {0x00000079, 0x00001434},
  564. {0x0000007a, 0xcc08ec08},
  565. {0x0000007b, 0x00040000},
  566. {0x0000007c, 0x000080c0},
  567. {0x0000007d, 0x09000000},
  568. {0x0000007e, 0x00210404},
  569. {0x00000081, 0x08a8e800},
  570. {0x00000082, 0x00030444},
  571. {0x00000083, 0x00000000},
  572. {0x00000085, 0x00000001},
  573. {0x00000086, 0x00000002},
  574. {0x00000087, 0x48490000},
  575. {0x00000088, 0x20244647},
  576. {0x00000089, 0x00000005},
  577. {0x0000008b, 0x66030000},
  578. {0x0000008c, 0x00006603},
  579. {0x0000008d, 0x00000100},
  580. {0x0000008f, 0x00001c0a},
  581. {0x00000090, 0xff000001},
  582. {0x00000094, 0x00101101},
  583. {0x00000095, 0x00000fff},
  584. {0x00000096, 0x00116fff},
  585. {0x00000097, 0x60010000},
  586. {0x00000098, 0x10010000},
  587. {0x00000099, 0x00006000},
  588. {0x0000009a, 0x00001000},
  589. {0x0000009f, 0x00976b00}
  590. };
  591. int ni_mc_load_microcode(struct radeon_device *rdev)
  592. {
  593. const __be32 *fw_data;
  594. u32 mem_type, running, blackout = 0;
  595. u32 *io_mc_regs;
  596. int i, ucode_size, regs_size;
  597. if (!rdev->mc_fw)
  598. return -EINVAL;
  599. switch (rdev->family) {
  600. case CHIP_BARTS:
  601. io_mc_regs = (u32 *)&barts_io_mc_regs;
  602. ucode_size = BTC_MC_UCODE_SIZE;
  603. regs_size = BTC_IO_MC_REGS_SIZE;
  604. break;
  605. case CHIP_TURKS:
  606. io_mc_regs = (u32 *)&turks_io_mc_regs;
  607. ucode_size = BTC_MC_UCODE_SIZE;
  608. regs_size = BTC_IO_MC_REGS_SIZE;
  609. break;
  610. case CHIP_CAICOS:
  611. default:
  612. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  613. ucode_size = BTC_MC_UCODE_SIZE;
  614. regs_size = BTC_IO_MC_REGS_SIZE;
  615. break;
  616. case CHIP_CAYMAN:
  617. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  618. ucode_size = CAYMAN_MC_UCODE_SIZE;
  619. regs_size = BTC_IO_MC_REGS_SIZE;
  620. break;
  621. }
  622. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  623. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  624. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  625. if (running) {
  626. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  627. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  628. }
  629. /* reset the engine and set to writable */
  630. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  631. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  632. /* load mc io regs */
  633. for (i = 0; i < regs_size; i++) {
  634. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  635. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  636. }
  637. /* load the MC ucode */
  638. fw_data = (const __be32 *)rdev->mc_fw->data;
  639. for (i = 0; i < ucode_size; i++)
  640. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  641. /* put the engine back into the active state */
  642. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  643. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  644. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  645. /* wait for training to complete */
  646. for (i = 0; i < rdev->usec_timeout; i++) {
  647. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  648. break;
  649. udelay(1);
  650. }
  651. if (running)
  652. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  653. }
  654. return 0;
  655. }
  656. int ni_init_microcode(struct radeon_device *rdev)
  657. {
  658. const char *chip_name;
  659. const char *rlc_chip_name;
  660. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  661. size_t smc_req_size = 0;
  662. char fw_name[30];
  663. int err;
  664. DRM_DEBUG("\n");
  665. switch (rdev->family) {
  666. case CHIP_BARTS:
  667. chip_name = "BARTS";
  668. rlc_chip_name = "BTC";
  669. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  670. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  671. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  672. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  673. smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
  674. break;
  675. case CHIP_TURKS:
  676. chip_name = "TURKS";
  677. rlc_chip_name = "BTC";
  678. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  679. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  680. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  681. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  682. smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
  683. break;
  684. case CHIP_CAICOS:
  685. chip_name = "CAICOS";
  686. rlc_chip_name = "BTC";
  687. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  688. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  689. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  690. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  691. smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
  692. break;
  693. case CHIP_CAYMAN:
  694. chip_name = "CAYMAN";
  695. rlc_chip_name = "CAYMAN";
  696. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  697. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  698. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  699. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  700. smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
  701. break;
  702. case CHIP_ARUBA:
  703. chip_name = "ARUBA";
  704. rlc_chip_name = "ARUBA";
  705. /* pfp/me same size as CAYMAN */
  706. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  707. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  708. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  709. mc_req_size = 0;
  710. break;
  711. default: BUG();
  712. }
  713. DRM_INFO("Loading %s Microcode\n", chip_name);
  714. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  715. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  716. if (err)
  717. goto out;
  718. if (rdev->pfp_fw->size != pfp_req_size) {
  719. printk(KERN_ERR
  720. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  721. rdev->pfp_fw->size, fw_name);
  722. err = -EINVAL;
  723. goto out;
  724. }
  725. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  726. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  727. if (err)
  728. goto out;
  729. if (rdev->me_fw->size != me_req_size) {
  730. printk(KERN_ERR
  731. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  732. rdev->me_fw->size, fw_name);
  733. err = -EINVAL;
  734. }
  735. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  736. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  737. if (err)
  738. goto out;
  739. if (rdev->rlc_fw->size != rlc_req_size) {
  740. printk(KERN_ERR
  741. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  742. rdev->rlc_fw->size, fw_name);
  743. err = -EINVAL;
  744. }
  745. /* no MC ucode on TN */
  746. if (!(rdev->flags & RADEON_IS_IGP)) {
  747. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  748. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  749. if (err)
  750. goto out;
  751. if (rdev->mc_fw->size != mc_req_size) {
  752. printk(KERN_ERR
  753. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  754. rdev->mc_fw->size, fw_name);
  755. err = -EINVAL;
  756. }
  757. }
  758. if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
  759. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  760. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  761. if (err) {
  762. printk(KERN_ERR
  763. "smc: error loading firmware \"%s\"\n",
  764. fw_name);
  765. release_firmware(rdev->smc_fw);
  766. rdev->smc_fw = NULL;
  767. err = 0;
  768. } else if (rdev->smc_fw->size != smc_req_size) {
  769. printk(KERN_ERR
  770. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  771. rdev->mc_fw->size, fw_name);
  772. err = -EINVAL;
  773. }
  774. }
  775. out:
  776. if (err) {
  777. if (err != -EINVAL)
  778. printk(KERN_ERR
  779. "ni_cp: Failed to load firmware \"%s\"\n",
  780. fw_name);
  781. release_firmware(rdev->pfp_fw);
  782. rdev->pfp_fw = NULL;
  783. release_firmware(rdev->me_fw);
  784. rdev->me_fw = NULL;
  785. release_firmware(rdev->rlc_fw);
  786. rdev->rlc_fw = NULL;
  787. release_firmware(rdev->mc_fw);
  788. rdev->mc_fw = NULL;
  789. }
  790. return err;
  791. }
  792. int tn_get_temp(struct radeon_device *rdev)
  793. {
  794. u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
  795. int actual_temp = (temp / 8) - 49;
  796. return actual_temp * 1000;
  797. }
  798. /*
  799. * Core functions
  800. */
  801. static void cayman_gpu_init(struct radeon_device *rdev)
  802. {
  803. u32 gb_addr_config = 0;
  804. u32 mc_shared_chmap, mc_arb_ramcfg;
  805. u32 cgts_tcc_disable;
  806. u32 sx_debug_1;
  807. u32 smx_dc_ctl0;
  808. u32 cgts_sm_ctrl_reg;
  809. u32 hdp_host_path_cntl;
  810. u32 tmp;
  811. u32 disabled_rb_mask;
  812. int i, j;
  813. switch (rdev->family) {
  814. case CHIP_CAYMAN:
  815. rdev->config.cayman.max_shader_engines = 2;
  816. rdev->config.cayman.max_pipes_per_simd = 4;
  817. rdev->config.cayman.max_tile_pipes = 8;
  818. rdev->config.cayman.max_simds_per_se = 12;
  819. rdev->config.cayman.max_backends_per_se = 4;
  820. rdev->config.cayman.max_texture_channel_caches = 8;
  821. rdev->config.cayman.max_gprs = 256;
  822. rdev->config.cayman.max_threads = 256;
  823. rdev->config.cayman.max_gs_threads = 32;
  824. rdev->config.cayman.max_stack_entries = 512;
  825. rdev->config.cayman.sx_num_of_sets = 8;
  826. rdev->config.cayman.sx_max_export_size = 256;
  827. rdev->config.cayman.sx_max_export_pos_size = 64;
  828. rdev->config.cayman.sx_max_export_smx_size = 192;
  829. rdev->config.cayman.max_hw_contexts = 8;
  830. rdev->config.cayman.sq_num_cf_insts = 2;
  831. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  832. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  833. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  834. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  835. break;
  836. case CHIP_ARUBA:
  837. default:
  838. rdev->config.cayman.max_shader_engines = 1;
  839. rdev->config.cayman.max_pipes_per_simd = 4;
  840. rdev->config.cayman.max_tile_pipes = 2;
  841. if ((rdev->pdev->device == 0x9900) ||
  842. (rdev->pdev->device == 0x9901) ||
  843. (rdev->pdev->device == 0x9905) ||
  844. (rdev->pdev->device == 0x9906) ||
  845. (rdev->pdev->device == 0x9907) ||
  846. (rdev->pdev->device == 0x9908) ||
  847. (rdev->pdev->device == 0x9909) ||
  848. (rdev->pdev->device == 0x990B) ||
  849. (rdev->pdev->device == 0x990C) ||
  850. (rdev->pdev->device == 0x990F) ||
  851. (rdev->pdev->device == 0x9910) ||
  852. (rdev->pdev->device == 0x9917) ||
  853. (rdev->pdev->device == 0x9999) ||
  854. (rdev->pdev->device == 0x999C)) {
  855. rdev->config.cayman.max_simds_per_se = 6;
  856. rdev->config.cayman.max_backends_per_se = 2;
  857. } else if ((rdev->pdev->device == 0x9903) ||
  858. (rdev->pdev->device == 0x9904) ||
  859. (rdev->pdev->device == 0x990A) ||
  860. (rdev->pdev->device == 0x990D) ||
  861. (rdev->pdev->device == 0x990E) ||
  862. (rdev->pdev->device == 0x9913) ||
  863. (rdev->pdev->device == 0x9918) ||
  864. (rdev->pdev->device == 0x999D)) {
  865. rdev->config.cayman.max_simds_per_se = 4;
  866. rdev->config.cayman.max_backends_per_se = 2;
  867. } else if ((rdev->pdev->device == 0x9919) ||
  868. (rdev->pdev->device == 0x9990) ||
  869. (rdev->pdev->device == 0x9991) ||
  870. (rdev->pdev->device == 0x9994) ||
  871. (rdev->pdev->device == 0x9995) ||
  872. (rdev->pdev->device == 0x9996) ||
  873. (rdev->pdev->device == 0x999A) ||
  874. (rdev->pdev->device == 0x99A0)) {
  875. rdev->config.cayman.max_simds_per_se = 3;
  876. rdev->config.cayman.max_backends_per_se = 1;
  877. } else {
  878. rdev->config.cayman.max_simds_per_se = 2;
  879. rdev->config.cayman.max_backends_per_se = 1;
  880. }
  881. rdev->config.cayman.max_texture_channel_caches = 2;
  882. rdev->config.cayman.max_gprs = 256;
  883. rdev->config.cayman.max_threads = 256;
  884. rdev->config.cayman.max_gs_threads = 32;
  885. rdev->config.cayman.max_stack_entries = 512;
  886. rdev->config.cayman.sx_num_of_sets = 8;
  887. rdev->config.cayman.sx_max_export_size = 256;
  888. rdev->config.cayman.sx_max_export_pos_size = 64;
  889. rdev->config.cayman.sx_max_export_smx_size = 192;
  890. rdev->config.cayman.max_hw_contexts = 8;
  891. rdev->config.cayman.sq_num_cf_insts = 2;
  892. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  893. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  894. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  895. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  896. break;
  897. }
  898. /* Initialize HDP */
  899. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  900. WREG32((0x2c14 + j), 0x00000000);
  901. WREG32((0x2c18 + j), 0x00000000);
  902. WREG32((0x2c1c + j), 0x00000000);
  903. WREG32((0x2c20 + j), 0x00000000);
  904. WREG32((0x2c24 + j), 0x00000000);
  905. }
  906. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  907. evergreen_fix_pci_max_read_req_size(rdev);
  908. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  909. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  910. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  911. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  912. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  913. rdev->config.cayman.mem_row_size_in_kb = 4;
  914. /* XXX use MC settings? */
  915. rdev->config.cayman.shader_engine_tile_size = 32;
  916. rdev->config.cayman.num_gpus = 1;
  917. rdev->config.cayman.multi_gpu_tile_size = 64;
  918. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  919. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  920. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  921. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  922. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  923. rdev->config.cayman.num_shader_engines = tmp + 1;
  924. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  925. rdev->config.cayman.num_gpus = tmp + 1;
  926. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  927. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  928. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  929. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  930. /* setup tiling info dword. gb_addr_config is not adequate since it does
  931. * not have bank info, so create a custom tiling dword.
  932. * bits 3:0 num_pipes
  933. * bits 7:4 num_banks
  934. * bits 11:8 group_size
  935. * bits 15:12 row_size
  936. */
  937. rdev->config.cayman.tile_config = 0;
  938. switch (rdev->config.cayman.num_tile_pipes) {
  939. case 1:
  940. default:
  941. rdev->config.cayman.tile_config |= (0 << 0);
  942. break;
  943. case 2:
  944. rdev->config.cayman.tile_config |= (1 << 0);
  945. break;
  946. case 4:
  947. rdev->config.cayman.tile_config |= (2 << 0);
  948. break;
  949. case 8:
  950. rdev->config.cayman.tile_config |= (3 << 0);
  951. break;
  952. }
  953. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  954. if (rdev->flags & RADEON_IS_IGP)
  955. rdev->config.cayman.tile_config |= 1 << 4;
  956. else {
  957. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  958. case 0: /* four banks */
  959. rdev->config.cayman.tile_config |= 0 << 4;
  960. break;
  961. case 1: /* eight banks */
  962. rdev->config.cayman.tile_config |= 1 << 4;
  963. break;
  964. case 2: /* sixteen banks */
  965. default:
  966. rdev->config.cayman.tile_config |= 2 << 4;
  967. break;
  968. }
  969. }
  970. rdev->config.cayman.tile_config |=
  971. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  972. rdev->config.cayman.tile_config |=
  973. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  974. tmp = 0;
  975. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  976. u32 rb_disable_bitmap;
  977. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  978. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  979. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  980. tmp <<= 4;
  981. tmp |= rb_disable_bitmap;
  982. }
  983. /* enabled rb are just the one not disabled :) */
  984. disabled_rb_mask = tmp;
  985. tmp = 0;
  986. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  987. tmp |= (1 << i);
  988. /* if all the backends are disabled, fix it up here */
  989. if ((disabled_rb_mask & tmp) == tmp) {
  990. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  991. disabled_rb_mask &= ~(1 << i);
  992. }
  993. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  994. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  995. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  996. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  997. if (ASIC_IS_DCE6(rdev))
  998. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  999. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1000. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1001. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1002. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1003. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1004. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1005. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  1006. (rdev->flags & RADEON_IS_IGP)) {
  1007. if ((disabled_rb_mask & 3) == 1) {
  1008. /* RB0 disabled, RB1 enabled */
  1009. tmp = 0x11111111;
  1010. } else {
  1011. /* RB1 disabled, RB0 enabled */
  1012. tmp = 0x00000000;
  1013. }
  1014. } else {
  1015. tmp = gb_addr_config & NUM_PIPES_MASK;
  1016. tmp = r6xx_remap_render_backend(rdev, tmp,
  1017. rdev->config.cayman.max_backends_per_se *
  1018. rdev->config.cayman.max_shader_engines,
  1019. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  1020. }
  1021. WREG32(GB_BACKEND_MAP, tmp);
  1022. cgts_tcc_disable = 0xffff0000;
  1023. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  1024. cgts_tcc_disable &= ~(1 << (16 + i));
  1025. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1026. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  1027. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  1028. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1029. /* reprogram the shader complex */
  1030. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  1031. for (i = 0; i < 16; i++)
  1032. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  1033. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  1034. /* set HW defaults for 3D engine */
  1035. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1036. sx_debug_1 = RREG32(SX_DEBUG_1);
  1037. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1038. WREG32(SX_DEBUG_1, sx_debug_1);
  1039. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1040. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1041. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  1042. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1043. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  1044. /* need to be explicitly zero-ed */
  1045. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  1046. WREG32(SQ_LSTMP_RING_BASE, 0);
  1047. WREG32(SQ_HSTMP_RING_BASE, 0);
  1048. WREG32(SQ_ESTMP_RING_BASE, 0);
  1049. WREG32(SQ_GSTMP_RING_BASE, 0);
  1050. WREG32(SQ_VSTMP_RING_BASE, 0);
  1051. WREG32(SQ_PSTMP_RING_BASE, 0);
  1052. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  1053. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  1054. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  1055. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  1056. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  1057. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  1058. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  1059. WREG32(VGT_NUM_INSTANCES, 1);
  1060. WREG32(CP_PERFMON_CNTL, 0);
  1061. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  1062. FETCH_FIFO_HIWATER(0x4) |
  1063. DONE_FIFO_HIWATER(0xe0) |
  1064. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1065. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  1066. WREG32(SQ_CONFIG, (VC_ENABLE |
  1067. EXPORT_SRC_C |
  1068. GFX_PRIO(0) |
  1069. CS1_PRIO(0) |
  1070. CS2_PRIO(1)));
  1071. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  1072. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1073. FORCE_EOV_MAX_REZ_CNT(255)));
  1074. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1075. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1076. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1077. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1078. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1079. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1080. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1081. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1082. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1083. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1084. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1085. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1086. tmp = RREG32(HDP_MISC_CNTL);
  1087. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1088. WREG32(HDP_MISC_CNTL, tmp);
  1089. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1090. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1091. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1092. udelay(50);
  1093. /* set clockgating golden values on TN */
  1094. if (rdev->family == CHIP_ARUBA) {
  1095. tmp = RREG32_CG(CG_CGTT_LOCAL_0);
  1096. tmp &= ~0x00380000;
  1097. WREG32_CG(CG_CGTT_LOCAL_0, tmp);
  1098. tmp = RREG32_CG(CG_CGTT_LOCAL_1);
  1099. tmp &= ~0x0e000000;
  1100. WREG32_CG(CG_CGTT_LOCAL_1, tmp);
  1101. }
  1102. }
  1103. /*
  1104. * GART
  1105. */
  1106. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1107. {
  1108. /* flush hdp cache */
  1109. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1110. /* bits 0-7 are the VM contexts0-7 */
  1111. WREG32(VM_INVALIDATE_REQUEST, 1);
  1112. }
  1113. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  1114. {
  1115. int i, r;
  1116. if (rdev->gart.robj == NULL) {
  1117. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1118. return -EINVAL;
  1119. }
  1120. r = radeon_gart_table_vram_pin(rdev);
  1121. if (r)
  1122. return r;
  1123. radeon_gart_restore(rdev);
  1124. /* Setup TLB control */
  1125. WREG32(MC_VM_MX_L1_TLB_CNTL,
  1126. (0xA << 7) |
  1127. ENABLE_L1_TLB |
  1128. ENABLE_L1_FRAGMENT_PROCESSING |
  1129. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1130. ENABLE_ADVANCED_DRIVER_MODEL |
  1131. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1132. /* Setup L2 cache */
  1133. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  1134. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1135. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1136. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1137. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1138. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  1139. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1140. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1141. /* setup context0 */
  1142. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1143. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1144. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1145. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1146. (u32)(rdev->dummy_page.addr >> 12));
  1147. WREG32(VM_CONTEXT0_CNTL2, 0);
  1148. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1149. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1150. WREG32(0x15D4, 0);
  1151. WREG32(0x15D8, 0);
  1152. WREG32(0x15DC, 0);
  1153. /* empty context1-7 */
  1154. /* Assign the pt base to something valid for now; the pts used for
  1155. * the VMs are determined by the application and setup and assigned
  1156. * on the fly in the vm part of radeon_gart.c
  1157. */
  1158. for (i = 1; i < 8; i++) {
  1159. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  1160. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  1161. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  1162. rdev->gart.table_addr >> 12);
  1163. }
  1164. /* enable context1-7 */
  1165. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  1166. (u32)(rdev->dummy_page.addr >> 12));
  1167. WREG32(VM_CONTEXT1_CNTL2, 4);
  1168. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  1169. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1170. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1171. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1172. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1173. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1174. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  1175. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1176. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  1177. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1178. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  1179. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1180. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1181. cayman_pcie_gart_tlb_flush(rdev);
  1182. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1183. (unsigned)(rdev->mc.gtt_size >> 20),
  1184. (unsigned long long)rdev->gart.table_addr);
  1185. rdev->gart.ready = true;
  1186. return 0;
  1187. }
  1188. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  1189. {
  1190. /* Disable all tables */
  1191. WREG32(VM_CONTEXT0_CNTL, 0);
  1192. WREG32(VM_CONTEXT1_CNTL, 0);
  1193. /* Setup TLB control */
  1194. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  1195. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1196. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1197. /* Setup L2 cache */
  1198. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1199. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1200. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1201. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1202. WREG32(VM_L2_CNTL2, 0);
  1203. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1204. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1205. radeon_gart_table_vram_unpin(rdev);
  1206. }
  1207. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  1208. {
  1209. cayman_pcie_gart_disable(rdev);
  1210. radeon_gart_table_vram_free(rdev);
  1211. radeon_gart_fini(rdev);
  1212. }
  1213. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  1214. int ring, u32 cp_int_cntl)
  1215. {
  1216. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  1217. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  1218. WREG32(CP_INT_CNTL, cp_int_cntl);
  1219. }
  1220. /*
  1221. * CP.
  1222. */
  1223. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1224. struct radeon_fence *fence)
  1225. {
  1226. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1227. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1228. /* flush read cache over gart for this vmid */
  1229. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1230. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1231. radeon_ring_write(ring, 0);
  1232. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1233. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1234. radeon_ring_write(ring, 0xFFFFFFFF);
  1235. radeon_ring_write(ring, 0);
  1236. radeon_ring_write(ring, 10); /* poll interval */
  1237. /* EVENT_WRITE_EOP - flush caches, send int */
  1238. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1239. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1240. radeon_ring_write(ring, addr & 0xffffffff);
  1241. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1242. radeon_ring_write(ring, fence->seq);
  1243. radeon_ring_write(ring, 0);
  1244. }
  1245. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1246. {
  1247. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1248. /* set to DX10/11 mode */
  1249. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1250. radeon_ring_write(ring, 1);
  1251. if (ring->rptr_save_reg) {
  1252. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  1253. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1254. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1255. PACKET3_SET_CONFIG_REG_START) >> 2));
  1256. radeon_ring_write(ring, next_rptr);
  1257. }
  1258. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1259. radeon_ring_write(ring,
  1260. #ifdef __BIG_ENDIAN
  1261. (2 << 0) |
  1262. #endif
  1263. (ib->gpu_addr & 0xFFFFFFFC));
  1264. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1265. radeon_ring_write(ring, ib->length_dw |
  1266. (ib->vm ? (ib->vm->id << 24) : 0));
  1267. /* flush read cache over gart for this vmid */
  1268. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1269. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1270. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1271. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1272. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1273. radeon_ring_write(ring, 0xFFFFFFFF);
  1274. radeon_ring_write(ring, 0);
  1275. radeon_ring_write(ring, 10); /* poll interval */
  1276. }
  1277. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1278. {
  1279. if (enable)
  1280. WREG32(CP_ME_CNTL, 0);
  1281. else {
  1282. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1283. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1284. WREG32(SCRATCH_UMSK, 0);
  1285. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1286. }
  1287. }
  1288. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1289. {
  1290. const __be32 *fw_data;
  1291. int i;
  1292. if (!rdev->me_fw || !rdev->pfp_fw)
  1293. return -EINVAL;
  1294. cayman_cp_enable(rdev, false);
  1295. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1296. WREG32(CP_PFP_UCODE_ADDR, 0);
  1297. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1298. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1299. WREG32(CP_PFP_UCODE_ADDR, 0);
  1300. fw_data = (const __be32 *)rdev->me_fw->data;
  1301. WREG32(CP_ME_RAM_WADDR, 0);
  1302. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1303. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1304. WREG32(CP_PFP_UCODE_ADDR, 0);
  1305. WREG32(CP_ME_RAM_WADDR, 0);
  1306. WREG32(CP_ME_RAM_RADDR, 0);
  1307. return 0;
  1308. }
  1309. static int cayman_cp_start(struct radeon_device *rdev)
  1310. {
  1311. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1312. int r, i;
  1313. r = radeon_ring_lock(rdev, ring, 7);
  1314. if (r) {
  1315. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1316. return r;
  1317. }
  1318. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1319. radeon_ring_write(ring, 0x1);
  1320. radeon_ring_write(ring, 0x0);
  1321. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1322. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1323. radeon_ring_write(ring, 0);
  1324. radeon_ring_write(ring, 0);
  1325. radeon_ring_unlock_commit(rdev, ring);
  1326. cayman_cp_enable(rdev, true);
  1327. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1328. if (r) {
  1329. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1330. return r;
  1331. }
  1332. /* setup clear context state */
  1333. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1334. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1335. for (i = 0; i < cayman_default_size; i++)
  1336. radeon_ring_write(ring, cayman_default_state[i]);
  1337. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1338. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1339. /* set clear context state */
  1340. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1341. radeon_ring_write(ring, 0);
  1342. /* SQ_VTX_BASE_VTX_LOC */
  1343. radeon_ring_write(ring, 0xc0026f00);
  1344. radeon_ring_write(ring, 0x00000000);
  1345. radeon_ring_write(ring, 0x00000000);
  1346. radeon_ring_write(ring, 0x00000000);
  1347. /* Clear consts */
  1348. radeon_ring_write(ring, 0xc0036f00);
  1349. radeon_ring_write(ring, 0x00000bc4);
  1350. radeon_ring_write(ring, 0xffffffff);
  1351. radeon_ring_write(ring, 0xffffffff);
  1352. radeon_ring_write(ring, 0xffffffff);
  1353. radeon_ring_write(ring, 0xc0026900);
  1354. radeon_ring_write(ring, 0x00000316);
  1355. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1356. radeon_ring_write(ring, 0x00000010); /* */
  1357. radeon_ring_unlock_commit(rdev, ring);
  1358. /* XXX init other rings */
  1359. return 0;
  1360. }
  1361. static void cayman_cp_fini(struct radeon_device *rdev)
  1362. {
  1363. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1364. cayman_cp_enable(rdev, false);
  1365. radeon_ring_fini(rdev, ring);
  1366. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1367. }
  1368. static int cayman_cp_resume(struct radeon_device *rdev)
  1369. {
  1370. static const int ridx[] = {
  1371. RADEON_RING_TYPE_GFX_INDEX,
  1372. CAYMAN_RING_TYPE_CP1_INDEX,
  1373. CAYMAN_RING_TYPE_CP2_INDEX
  1374. };
  1375. static const unsigned cp_rb_cntl[] = {
  1376. CP_RB0_CNTL,
  1377. CP_RB1_CNTL,
  1378. CP_RB2_CNTL,
  1379. };
  1380. static const unsigned cp_rb_rptr_addr[] = {
  1381. CP_RB0_RPTR_ADDR,
  1382. CP_RB1_RPTR_ADDR,
  1383. CP_RB2_RPTR_ADDR
  1384. };
  1385. static const unsigned cp_rb_rptr_addr_hi[] = {
  1386. CP_RB0_RPTR_ADDR_HI,
  1387. CP_RB1_RPTR_ADDR_HI,
  1388. CP_RB2_RPTR_ADDR_HI
  1389. };
  1390. static const unsigned cp_rb_base[] = {
  1391. CP_RB0_BASE,
  1392. CP_RB1_BASE,
  1393. CP_RB2_BASE
  1394. };
  1395. struct radeon_ring *ring;
  1396. int i, r;
  1397. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1398. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1399. SOFT_RESET_PA |
  1400. SOFT_RESET_SH |
  1401. SOFT_RESET_VGT |
  1402. SOFT_RESET_SPI |
  1403. SOFT_RESET_SX));
  1404. RREG32(GRBM_SOFT_RESET);
  1405. mdelay(15);
  1406. WREG32(GRBM_SOFT_RESET, 0);
  1407. RREG32(GRBM_SOFT_RESET);
  1408. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1409. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1410. /* Set the write pointer delay */
  1411. WREG32(CP_RB_WPTR_DELAY, 0);
  1412. WREG32(CP_DEBUG, (1 << 27));
  1413. /* set the wb address whether it's enabled or not */
  1414. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1415. WREG32(SCRATCH_UMSK, 0xff);
  1416. for (i = 0; i < 3; ++i) {
  1417. uint32_t rb_cntl;
  1418. uint64_t addr;
  1419. /* Set ring buffer size */
  1420. ring = &rdev->ring[ridx[i]];
  1421. rb_cntl = order_base_2(ring->ring_size / 8);
  1422. rb_cntl |= order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8;
  1423. #ifdef __BIG_ENDIAN
  1424. rb_cntl |= BUF_SWAP_32BIT;
  1425. #endif
  1426. WREG32(cp_rb_cntl[i], rb_cntl);
  1427. /* set the wb address whether it's enabled or not */
  1428. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1429. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1430. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1431. }
  1432. /* set the rb base addr, this causes an internal reset of ALL rings */
  1433. for (i = 0; i < 3; ++i) {
  1434. ring = &rdev->ring[ridx[i]];
  1435. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1436. }
  1437. for (i = 0; i < 3; ++i) {
  1438. /* Initialize the ring buffer's read and write pointers */
  1439. ring = &rdev->ring[ridx[i]];
  1440. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1441. ring->rptr = ring->wptr = 0;
  1442. WREG32(ring->rptr_reg, ring->rptr);
  1443. WREG32(ring->wptr_reg, ring->wptr);
  1444. mdelay(1);
  1445. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1446. }
  1447. /* start the rings */
  1448. cayman_cp_start(rdev);
  1449. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1450. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1451. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1452. /* this only test cp0 */
  1453. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1454. if (r) {
  1455. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1456. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1457. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1458. return r;
  1459. }
  1460. return 0;
  1461. }
  1462. u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1463. {
  1464. u32 reset_mask = 0;
  1465. u32 tmp;
  1466. /* GRBM_STATUS */
  1467. tmp = RREG32(GRBM_STATUS);
  1468. if (tmp & (PA_BUSY | SC_BUSY |
  1469. SH_BUSY | SX_BUSY |
  1470. TA_BUSY | VGT_BUSY |
  1471. DB_BUSY | CB_BUSY |
  1472. GDS_BUSY | SPI_BUSY |
  1473. IA_BUSY | IA_BUSY_NO_DMA))
  1474. reset_mask |= RADEON_RESET_GFX;
  1475. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1476. CP_BUSY | CP_COHERENCY_BUSY))
  1477. reset_mask |= RADEON_RESET_CP;
  1478. if (tmp & GRBM_EE_BUSY)
  1479. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1480. /* DMA_STATUS_REG 0 */
  1481. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1482. if (!(tmp & DMA_IDLE))
  1483. reset_mask |= RADEON_RESET_DMA;
  1484. /* DMA_STATUS_REG 1 */
  1485. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1486. if (!(tmp & DMA_IDLE))
  1487. reset_mask |= RADEON_RESET_DMA1;
  1488. /* SRBM_STATUS2 */
  1489. tmp = RREG32(SRBM_STATUS2);
  1490. if (tmp & DMA_BUSY)
  1491. reset_mask |= RADEON_RESET_DMA;
  1492. if (tmp & DMA1_BUSY)
  1493. reset_mask |= RADEON_RESET_DMA1;
  1494. /* SRBM_STATUS */
  1495. tmp = RREG32(SRBM_STATUS);
  1496. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1497. reset_mask |= RADEON_RESET_RLC;
  1498. if (tmp & IH_BUSY)
  1499. reset_mask |= RADEON_RESET_IH;
  1500. if (tmp & SEM_BUSY)
  1501. reset_mask |= RADEON_RESET_SEM;
  1502. if (tmp & GRBM_RQ_PENDING)
  1503. reset_mask |= RADEON_RESET_GRBM;
  1504. if (tmp & VMC_BUSY)
  1505. reset_mask |= RADEON_RESET_VMC;
  1506. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1507. MCC_BUSY | MCD_BUSY))
  1508. reset_mask |= RADEON_RESET_MC;
  1509. if (evergreen_is_display_hung(rdev))
  1510. reset_mask |= RADEON_RESET_DISPLAY;
  1511. /* VM_L2_STATUS */
  1512. tmp = RREG32(VM_L2_STATUS);
  1513. if (tmp & L2_BUSY)
  1514. reset_mask |= RADEON_RESET_VMC;
  1515. /* Skip MC reset as it's mostly likely not hung, just busy */
  1516. if (reset_mask & RADEON_RESET_MC) {
  1517. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1518. reset_mask &= ~RADEON_RESET_MC;
  1519. }
  1520. return reset_mask;
  1521. }
  1522. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1523. {
  1524. struct evergreen_mc_save save;
  1525. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1526. u32 tmp;
  1527. if (reset_mask == 0)
  1528. return;
  1529. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1530. evergreen_print_gpu_status_regs(rdev);
  1531. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1532. RREG32(0x14F8));
  1533. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1534. RREG32(0x14D8));
  1535. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1536. RREG32(0x14FC));
  1537. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1538. RREG32(0x14DC));
  1539. /* Disable CP parsing/prefetching */
  1540. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1541. if (reset_mask & RADEON_RESET_DMA) {
  1542. /* dma0 */
  1543. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1544. tmp &= ~DMA_RB_ENABLE;
  1545. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1546. }
  1547. if (reset_mask & RADEON_RESET_DMA1) {
  1548. /* dma1 */
  1549. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1550. tmp &= ~DMA_RB_ENABLE;
  1551. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1552. }
  1553. udelay(50);
  1554. evergreen_mc_stop(rdev, &save);
  1555. if (evergreen_mc_wait_for_idle(rdev)) {
  1556. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1557. }
  1558. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1559. grbm_soft_reset = SOFT_RESET_CB |
  1560. SOFT_RESET_DB |
  1561. SOFT_RESET_GDS |
  1562. SOFT_RESET_PA |
  1563. SOFT_RESET_SC |
  1564. SOFT_RESET_SPI |
  1565. SOFT_RESET_SH |
  1566. SOFT_RESET_SX |
  1567. SOFT_RESET_TC |
  1568. SOFT_RESET_TA |
  1569. SOFT_RESET_VGT |
  1570. SOFT_RESET_IA;
  1571. }
  1572. if (reset_mask & RADEON_RESET_CP) {
  1573. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1574. srbm_soft_reset |= SOFT_RESET_GRBM;
  1575. }
  1576. if (reset_mask & RADEON_RESET_DMA)
  1577. srbm_soft_reset |= SOFT_RESET_DMA;
  1578. if (reset_mask & RADEON_RESET_DMA1)
  1579. srbm_soft_reset |= SOFT_RESET_DMA1;
  1580. if (reset_mask & RADEON_RESET_DISPLAY)
  1581. srbm_soft_reset |= SOFT_RESET_DC;
  1582. if (reset_mask & RADEON_RESET_RLC)
  1583. srbm_soft_reset |= SOFT_RESET_RLC;
  1584. if (reset_mask & RADEON_RESET_SEM)
  1585. srbm_soft_reset |= SOFT_RESET_SEM;
  1586. if (reset_mask & RADEON_RESET_IH)
  1587. srbm_soft_reset |= SOFT_RESET_IH;
  1588. if (reset_mask & RADEON_RESET_GRBM)
  1589. srbm_soft_reset |= SOFT_RESET_GRBM;
  1590. if (reset_mask & RADEON_RESET_VMC)
  1591. srbm_soft_reset |= SOFT_RESET_VMC;
  1592. if (!(rdev->flags & RADEON_IS_IGP)) {
  1593. if (reset_mask & RADEON_RESET_MC)
  1594. srbm_soft_reset |= SOFT_RESET_MC;
  1595. }
  1596. if (grbm_soft_reset) {
  1597. tmp = RREG32(GRBM_SOFT_RESET);
  1598. tmp |= grbm_soft_reset;
  1599. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1600. WREG32(GRBM_SOFT_RESET, tmp);
  1601. tmp = RREG32(GRBM_SOFT_RESET);
  1602. udelay(50);
  1603. tmp &= ~grbm_soft_reset;
  1604. WREG32(GRBM_SOFT_RESET, tmp);
  1605. tmp = RREG32(GRBM_SOFT_RESET);
  1606. }
  1607. if (srbm_soft_reset) {
  1608. tmp = RREG32(SRBM_SOFT_RESET);
  1609. tmp |= srbm_soft_reset;
  1610. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1611. WREG32(SRBM_SOFT_RESET, tmp);
  1612. tmp = RREG32(SRBM_SOFT_RESET);
  1613. udelay(50);
  1614. tmp &= ~srbm_soft_reset;
  1615. WREG32(SRBM_SOFT_RESET, tmp);
  1616. tmp = RREG32(SRBM_SOFT_RESET);
  1617. }
  1618. /* Wait a little for things to settle down */
  1619. udelay(50);
  1620. evergreen_mc_resume(rdev, &save);
  1621. udelay(50);
  1622. evergreen_print_gpu_status_regs(rdev);
  1623. }
  1624. int cayman_asic_reset(struct radeon_device *rdev)
  1625. {
  1626. u32 reset_mask;
  1627. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1628. if (reset_mask)
  1629. r600_set_bios_scratch_engine_hung(rdev, true);
  1630. cayman_gpu_soft_reset(rdev, reset_mask);
  1631. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1632. if (!reset_mask)
  1633. r600_set_bios_scratch_engine_hung(rdev, false);
  1634. return 0;
  1635. }
  1636. /**
  1637. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1638. *
  1639. * @rdev: radeon_device pointer
  1640. * @ring: radeon_ring structure holding ring information
  1641. *
  1642. * Check if the GFX engine is locked up.
  1643. * Returns true if the engine appears to be locked up, false if not.
  1644. */
  1645. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1646. {
  1647. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1648. if (!(reset_mask & (RADEON_RESET_GFX |
  1649. RADEON_RESET_COMPUTE |
  1650. RADEON_RESET_CP))) {
  1651. radeon_ring_lockup_update(ring);
  1652. return false;
  1653. }
  1654. /* force CP activities */
  1655. radeon_ring_force_activity(rdev, ring);
  1656. return radeon_ring_test_lockup(rdev, ring);
  1657. }
  1658. static int cayman_startup(struct radeon_device *rdev)
  1659. {
  1660. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1661. int r;
  1662. /* enable pcie gen2 link */
  1663. evergreen_pcie_gen2_enable(rdev);
  1664. /* enable aspm */
  1665. evergreen_program_aspm(rdev);
  1666. /* scratch needs to be initialized before MC */
  1667. r = r600_vram_scratch_init(rdev);
  1668. if (r)
  1669. return r;
  1670. evergreen_mc_program(rdev);
  1671. if (rdev->flags & RADEON_IS_IGP) {
  1672. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1673. r = ni_init_microcode(rdev);
  1674. if (r) {
  1675. DRM_ERROR("Failed to load firmware!\n");
  1676. return r;
  1677. }
  1678. }
  1679. } else {
  1680. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1681. r = ni_init_microcode(rdev);
  1682. if (r) {
  1683. DRM_ERROR("Failed to load firmware!\n");
  1684. return r;
  1685. }
  1686. }
  1687. r = ni_mc_load_microcode(rdev);
  1688. if (r) {
  1689. DRM_ERROR("Failed to load MC firmware!\n");
  1690. return r;
  1691. }
  1692. }
  1693. r = cayman_pcie_gart_enable(rdev);
  1694. if (r)
  1695. return r;
  1696. cayman_gpu_init(rdev);
  1697. /* allocate rlc buffers */
  1698. if (rdev->flags & RADEON_IS_IGP) {
  1699. rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
  1700. rdev->rlc.reg_list_size =
  1701. (u32)ARRAY_SIZE(tn_rlc_save_restore_register_list);
  1702. rdev->rlc.cs_data = cayman_cs_data;
  1703. r = sumo_rlc_init(rdev);
  1704. if (r) {
  1705. DRM_ERROR("Failed to init rlc BOs!\n");
  1706. return r;
  1707. }
  1708. }
  1709. /* allocate wb buffer */
  1710. r = radeon_wb_init(rdev);
  1711. if (r)
  1712. return r;
  1713. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1714. if (r) {
  1715. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1716. return r;
  1717. }
  1718. r = uvd_v2_2_resume(rdev);
  1719. if (!r) {
  1720. r = radeon_fence_driver_start_ring(rdev,
  1721. R600_RING_TYPE_UVD_INDEX);
  1722. if (r)
  1723. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1724. }
  1725. if (r)
  1726. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1727. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1728. if (r) {
  1729. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1730. return r;
  1731. }
  1732. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1733. if (r) {
  1734. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1735. return r;
  1736. }
  1737. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1738. if (r) {
  1739. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1740. return r;
  1741. }
  1742. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1743. if (r) {
  1744. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1745. return r;
  1746. }
  1747. /* Enable IRQ */
  1748. if (!rdev->irq.installed) {
  1749. r = radeon_irq_kms_init(rdev);
  1750. if (r)
  1751. return r;
  1752. }
  1753. r = r600_irq_init(rdev);
  1754. if (r) {
  1755. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1756. radeon_irq_kms_fini(rdev);
  1757. return r;
  1758. }
  1759. evergreen_irq_set(rdev);
  1760. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1761. CP_RB0_RPTR, CP_RB0_WPTR,
  1762. RADEON_CP_PACKET2);
  1763. if (r)
  1764. return r;
  1765. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1766. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1767. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1768. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1769. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1770. if (r)
  1771. return r;
  1772. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1773. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1774. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1775. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1776. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1777. if (r)
  1778. return r;
  1779. r = cayman_cp_load_microcode(rdev);
  1780. if (r)
  1781. return r;
  1782. r = cayman_cp_resume(rdev);
  1783. if (r)
  1784. return r;
  1785. r = cayman_dma_resume(rdev);
  1786. if (r)
  1787. return r;
  1788. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1789. if (ring->ring_size) {
  1790. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  1791. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1792. RADEON_CP_PACKET2);
  1793. if (!r)
  1794. r = uvd_v1_0_init(rdev);
  1795. if (r)
  1796. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1797. }
  1798. r = radeon_ib_pool_init(rdev);
  1799. if (r) {
  1800. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1801. return r;
  1802. }
  1803. r = radeon_vm_manager_init(rdev);
  1804. if (r) {
  1805. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1806. return r;
  1807. }
  1808. if (ASIC_IS_DCE6(rdev)) {
  1809. r = dce6_audio_init(rdev);
  1810. if (r)
  1811. return r;
  1812. } else {
  1813. r = r600_audio_init(rdev);
  1814. if (r)
  1815. return r;
  1816. }
  1817. return 0;
  1818. }
  1819. int cayman_resume(struct radeon_device *rdev)
  1820. {
  1821. int r;
  1822. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1823. * posting will perform necessary task to bring back GPU into good
  1824. * shape.
  1825. */
  1826. /* post card */
  1827. atom_asic_init(rdev->mode_info.atom_context);
  1828. /* init golden registers */
  1829. ni_init_golden_registers(rdev);
  1830. rdev->accel_working = true;
  1831. r = cayman_startup(rdev);
  1832. if (r) {
  1833. DRM_ERROR("cayman startup failed on resume\n");
  1834. rdev->accel_working = false;
  1835. return r;
  1836. }
  1837. return r;
  1838. }
  1839. int cayman_suspend(struct radeon_device *rdev)
  1840. {
  1841. if (ASIC_IS_DCE6(rdev))
  1842. dce6_audio_fini(rdev);
  1843. else
  1844. r600_audio_fini(rdev);
  1845. radeon_vm_manager_fini(rdev);
  1846. cayman_cp_enable(rdev, false);
  1847. cayman_dma_stop(rdev);
  1848. uvd_v1_0_fini(rdev);
  1849. radeon_uvd_suspend(rdev);
  1850. evergreen_irq_suspend(rdev);
  1851. radeon_wb_disable(rdev);
  1852. cayman_pcie_gart_disable(rdev);
  1853. return 0;
  1854. }
  1855. /* Plan is to move initialization in that function and use
  1856. * helper function so that radeon_device_init pretty much
  1857. * do nothing more than calling asic specific function. This
  1858. * should also allow to remove a bunch of callback function
  1859. * like vram_info.
  1860. */
  1861. int cayman_init(struct radeon_device *rdev)
  1862. {
  1863. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1864. int r;
  1865. /* Read BIOS */
  1866. if (!radeon_get_bios(rdev)) {
  1867. if (ASIC_IS_AVIVO(rdev))
  1868. return -EINVAL;
  1869. }
  1870. /* Must be an ATOMBIOS */
  1871. if (!rdev->is_atom_bios) {
  1872. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1873. return -EINVAL;
  1874. }
  1875. r = radeon_atombios_init(rdev);
  1876. if (r)
  1877. return r;
  1878. /* Post card if necessary */
  1879. if (!radeon_card_posted(rdev)) {
  1880. if (!rdev->bios) {
  1881. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1882. return -EINVAL;
  1883. }
  1884. DRM_INFO("GPU not posted. posting now...\n");
  1885. atom_asic_init(rdev->mode_info.atom_context);
  1886. }
  1887. /* init golden registers */
  1888. ni_init_golden_registers(rdev);
  1889. /* Initialize scratch registers */
  1890. r600_scratch_init(rdev);
  1891. /* Initialize surface registers */
  1892. radeon_surface_init(rdev);
  1893. /* Initialize clocks */
  1894. radeon_get_clock_info(rdev->ddev);
  1895. /* Fence driver */
  1896. r = radeon_fence_driver_init(rdev);
  1897. if (r)
  1898. return r;
  1899. /* initialize memory controller */
  1900. r = evergreen_mc_init(rdev);
  1901. if (r)
  1902. return r;
  1903. /* Memory manager */
  1904. r = radeon_bo_init(rdev);
  1905. if (r)
  1906. return r;
  1907. ring->ring_obj = NULL;
  1908. r600_ring_init(rdev, ring, 1024 * 1024);
  1909. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1910. ring->ring_obj = NULL;
  1911. r600_ring_init(rdev, ring, 64 * 1024);
  1912. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1913. ring->ring_obj = NULL;
  1914. r600_ring_init(rdev, ring, 64 * 1024);
  1915. r = radeon_uvd_init(rdev);
  1916. if (!r) {
  1917. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1918. ring->ring_obj = NULL;
  1919. r600_ring_init(rdev, ring, 4096);
  1920. }
  1921. rdev->ih.ring_obj = NULL;
  1922. r600_ih_ring_init(rdev, 64 * 1024);
  1923. r = r600_pcie_gart_init(rdev);
  1924. if (r)
  1925. return r;
  1926. rdev->accel_working = true;
  1927. r = cayman_startup(rdev);
  1928. if (r) {
  1929. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1930. cayman_cp_fini(rdev);
  1931. cayman_dma_fini(rdev);
  1932. r600_irq_fini(rdev);
  1933. if (rdev->flags & RADEON_IS_IGP)
  1934. sumo_rlc_fini(rdev);
  1935. radeon_wb_fini(rdev);
  1936. radeon_ib_pool_fini(rdev);
  1937. radeon_vm_manager_fini(rdev);
  1938. radeon_irq_kms_fini(rdev);
  1939. cayman_pcie_gart_fini(rdev);
  1940. rdev->accel_working = false;
  1941. }
  1942. /* Don't start up if the MC ucode is missing.
  1943. * The default clocks and voltages before the MC ucode
  1944. * is loaded are not suffient for advanced operations.
  1945. *
  1946. * We can skip this check for TN, because there is no MC
  1947. * ucode.
  1948. */
  1949. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1950. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1951. return -EINVAL;
  1952. }
  1953. return 0;
  1954. }
  1955. void cayman_fini(struct radeon_device *rdev)
  1956. {
  1957. cayman_cp_fini(rdev);
  1958. cayman_dma_fini(rdev);
  1959. r600_irq_fini(rdev);
  1960. if (rdev->flags & RADEON_IS_IGP)
  1961. sumo_rlc_fini(rdev);
  1962. radeon_wb_fini(rdev);
  1963. radeon_vm_manager_fini(rdev);
  1964. radeon_ib_pool_fini(rdev);
  1965. radeon_irq_kms_fini(rdev);
  1966. uvd_v1_0_fini(rdev);
  1967. radeon_uvd_fini(rdev);
  1968. cayman_pcie_gart_fini(rdev);
  1969. r600_vram_scratch_fini(rdev);
  1970. radeon_gem_fini(rdev);
  1971. radeon_fence_driver_fini(rdev);
  1972. radeon_bo_fini(rdev);
  1973. radeon_atombios_fini(rdev);
  1974. kfree(rdev->bios);
  1975. rdev->bios = NULL;
  1976. }
  1977. /*
  1978. * vm
  1979. */
  1980. int cayman_vm_init(struct radeon_device *rdev)
  1981. {
  1982. /* number of VMs */
  1983. rdev->vm_manager.nvm = 8;
  1984. /* base offset of vram pages */
  1985. if (rdev->flags & RADEON_IS_IGP) {
  1986. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1987. tmp <<= 22;
  1988. rdev->vm_manager.vram_base_offset = tmp;
  1989. } else
  1990. rdev->vm_manager.vram_base_offset = 0;
  1991. return 0;
  1992. }
  1993. void cayman_vm_fini(struct radeon_device *rdev)
  1994. {
  1995. }
  1996. /**
  1997. * cayman_vm_decode_fault - print human readable fault info
  1998. *
  1999. * @rdev: radeon_device pointer
  2000. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  2001. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  2002. *
  2003. * Print human readable fault information (cayman/TN).
  2004. */
  2005. void cayman_vm_decode_fault(struct radeon_device *rdev,
  2006. u32 status, u32 addr)
  2007. {
  2008. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  2009. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  2010. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  2011. char *block;
  2012. switch (mc_id) {
  2013. case 32:
  2014. case 16:
  2015. case 96:
  2016. case 80:
  2017. case 160:
  2018. case 144:
  2019. case 224:
  2020. case 208:
  2021. block = "CB";
  2022. break;
  2023. case 33:
  2024. case 17:
  2025. case 97:
  2026. case 81:
  2027. case 161:
  2028. case 145:
  2029. case 225:
  2030. case 209:
  2031. block = "CB_FMASK";
  2032. break;
  2033. case 34:
  2034. case 18:
  2035. case 98:
  2036. case 82:
  2037. case 162:
  2038. case 146:
  2039. case 226:
  2040. case 210:
  2041. block = "CB_CMASK";
  2042. break;
  2043. case 35:
  2044. case 19:
  2045. case 99:
  2046. case 83:
  2047. case 163:
  2048. case 147:
  2049. case 227:
  2050. case 211:
  2051. block = "CB_IMMED";
  2052. break;
  2053. case 36:
  2054. case 20:
  2055. case 100:
  2056. case 84:
  2057. case 164:
  2058. case 148:
  2059. case 228:
  2060. case 212:
  2061. block = "DB";
  2062. break;
  2063. case 37:
  2064. case 21:
  2065. case 101:
  2066. case 85:
  2067. case 165:
  2068. case 149:
  2069. case 229:
  2070. case 213:
  2071. block = "DB_HTILE";
  2072. break;
  2073. case 38:
  2074. case 22:
  2075. case 102:
  2076. case 86:
  2077. case 166:
  2078. case 150:
  2079. case 230:
  2080. case 214:
  2081. block = "SX";
  2082. break;
  2083. case 39:
  2084. case 23:
  2085. case 103:
  2086. case 87:
  2087. case 167:
  2088. case 151:
  2089. case 231:
  2090. case 215:
  2091. block = "DB_STEN";
  2092. break;
  2093. case 40:
  2094. case 24:
  2095. case 104:
  2096. case 88:
  2097. case 232:
  2098. case 216:
  2099. case 168:
  2100. case 152:
  2101. block = "TC_TFETCH";
  2102. break;
  2103. case 41:
  2104. case 25:
  2105. case 105:
  2106. case 89:
  2107. case 233:
  2108. case 217:
  2109. case 169:
  2110. case 153:
  2111. block = "TC_VFETCH";
  2112. break;
  2113. case 42:
  2114. case 26:
  2115. case 106:
  2116. case 90:
  2117. case 234:
  2118. case 218:
  2119. case 170:
  2120. case 154:
  2121. block = "VC";
  2122. break;
  2123. case 112:
  2124. block = "CP";
  2125. break;
  2126. case 113:
  2127. case 114:
  2128. block = "SH";
  2129. break;
  2130. case 115:
  2131. block = "VGT";
  2132. break;
  2133. case 178:
  2134. block = "IH";
  2135. break;
  2136. case 51:
  2137. block = "RLC";
  2138. break;
  2139. case 55:
  2140. block = "DMA";
  2141. break;
  2142. case 56:
  2143. block = "HDP";
  2144. break;
  2145. default:
  2146. block = "unknown";
  2147. break;
  2148. }
  2149. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  2150. protections, vmid, addr,
  2151. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  2152. block, mc_id);
  2153. }
  2154. /**
  2155. * cayman_vm_flush - vm flush using the CP
  2156. *
  2157. * @rdev: radeon_device pointer
  2158. *
  2159. * Update the page table base and flush the VM TLB
  2160. * using the CP (cayman-si).
  2161. */
  2162. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2163. {
  2164. struct radeon_ring *ring = &rdev->ring[ridx];
  2165. if (vm == NULL)
  2166. return;
  2167. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  2168. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2169. /* flush hdp cache */
  2170. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  2171. radeon_ring_write(ring, 0x1);
  2172. /* bits 0-7 are the VM contexts0-7 */
  2173. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  2174. radeon_ring_write(ring, 1 << vm->id);
  2175. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2176. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2177. radeon_ring_write(ring, 0x0);
  2178. }