cypress_dpm.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "evergreend.h"
  27. #include "r600_dpm.h"
  28. #include "cypress_dpm.h"
  29. #include "atom.h"
  30. #define SMC_RAM_END 0x8000
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  36. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  37. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  38. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  39. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
  40. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  41. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  42. static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  43. bool enable)
  44. {
  45. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  46. u32 tmp, bif;
  47. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  48. if (enable) {
  49. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  50. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  51. if (!pi->boot_in_gen2) {
  52. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  53. bif |= CG_CLIENT_REQ(0xd);
  54. WREG32(CG_BIF_REQ_AND_RSP, bif);
  55. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  56. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  57. tmp |= LC_GEN2_EN_STRAP;
  58. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  59. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  60. udelay(10);
  61. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  62. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  63. }
  64. }
  65. } else {
  66. if (!pi->boot_in_gen2) {
  67. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  68. tmp &= ~LC_GEN2_EN_STRAP;
  69. }
  70. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  71. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  72. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  73. }
  74. }
  75. static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  76. bool enable)
  77. {
  78. cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
  79. if (enable)
  80. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  81. else
  82. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  83. }
  84. #if 0
  85. static int cypress_enter_ulp_state(struct radeon_device *rdev)
  86. {
  87. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  88. if (pi->gfx_clock_gating) {
  89. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  90. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  91. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  92. RREG32(GB_ADDR_CONFIG);
  93. }
  94. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  95. ~HOST_SMC_MSG_MASK);
  96. udelay(7000);
  97. return 0;
  98. }
  99. #endif
  100. static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
  101. bool enable)
  102. {
  103. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  104. if (enable) {
  105. if (eg_pi->light_sleep) {
  106. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  107. WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
  108. WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
  109. WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
  110. WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
  111. WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
  112. WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
  113. WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
  114. WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
  115. WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
  116. WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
  117. WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
  118. WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
  119. WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
  120. }
  121. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  122. } else {
  123. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  124. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  125. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  126. RREG32(GB_ADDR_CONFIG);
  127. if (eg_pi->light_sleep) {
  128. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
  129. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  130. WREG32_CG(CG_CGLS_TILE_0, 0);
  131. WREG32_CG(CG_CGLS_TILE_1, 0);
  132. WREG32_CG(CG_CGLS_TILE_2, 0);
  133. WREG32_CG(CG_CGLS_TILE_3, 0);
  134. WREG32_CG(CG_CGLS_TILE_4, 0);
  135. WREG32_CG(CG_CGLS_TILE_5, 0);
  136. WREG32_CG(CG_CGLS_TILE_6, 0);
  137. WREG32_CG(CG_CGLS_TILE_7, 0);
  138. WREG32_CG(CG_CGLS_TILE_8, 0);
  139. WREG32_CG(CG_CGLS_TILE_9, 0);
  140. WREG32_CG(CG_CGLS_TILE_10, 0);
  141. WREG32_CG(CG_CGLS_TILE_11, 0);
  142. }
  143. }
  144. }
  145. static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
  146. bool enable)
  147. {
  148. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  149. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  150. if (enable) {
  151. u32 cgts_sm_ctrl_reg;
  152. if (rdev->family == CHIP_CEDAR)
  153. cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
  154. else if (rdev->family == CHIP_REDWOOD)
  155. cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
  156. else
  157. cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
  158. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  159. WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
  160. WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
  161. WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
  162. WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
  163. if (pi->mgcgtssm)
  164. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  165. if (eg_pi->mcls) {
  166. WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  167. WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  168. WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  169. WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  170. WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  171. WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  172. WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  173. WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  174. }
  175. } else {
  176. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  177. WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
  178. WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
  179. WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
  180. WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
  181. if (pi->mgcgtssm)
  182. WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
  183. }
  184. }
  185. void cypress_enable_spread_spectrum(struct radeon_device *rdev,
  186. bool enable)
  187. {
  188. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  189. if (enable) {
  190. if (pi->sclk_ss)
  191. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  192. if (pi->mclk_ss)
  193. WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
  194. } else {
  195. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  196. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  197. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
  198. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
  199. }
  200. }
  201. void cypress_start_dpm(struct radeon_device *rdev)
  202. {
  203. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  204. }
  205. void cypress_enable_sclk_control(struct radeon_device *rdev,
  206. bool enable)
  207. {
  208. if (enable)
  209. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  210. else
  211. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  212. }
  213. void cypress_enable_mclk_control(struct radeon_device *rdev,
  214. bool enable)
  215. {
  216. if (enable)
  217. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  218. else
  219. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  220. }
  221. int cypress_notify_smc_display_change(struct radeon_device *rdev,
  222. bool has_display)
  223. {
  224. PPSMC_Msg msg = has_display ?
  225. (PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
  226. if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
  227. return -EINVAL;
  228. return 0;
  229. }
  230. void cypress_program_response_times(struct radeon_device *rdev)
  231. {
  232. u32 reference_clock;
  233. u32 mclk_switch_limit;
  234. reference_clock = radeon_get_xclk(rdev);
  235. mclk_switch_limit = (460 * reference_clock) / 100;
  236. rv770_write_smc_soft_register(rdev,
  237. RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
  238. mclk_switch_limit);
  239. rv770_write_smc_soft_register(rdev,
  240. RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  241. rv770_write_smc_soft_register(rdev,
  242. RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  243. rv770_program_response_times(rdev);
  244. if (ASIC_IS_LOMBOK(rdev))
  245. rv770_write_smc_soft_register(rdev,
  246. RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
  247. }
  248. static int cypress_pcie_performance_request(struct radeon_device *rdev,
  249. u8 perf_req, bool advertise)
  250. {
  251. #if defined(CONFIG_ACPI)
  252. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  253. #endif
  254. u32 tmp;
  255. udelay(10);
  256. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  257. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
  258. return 0;
  259. #if defined(CONFIG_ACPI)
  260. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  261. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  262. eg_pi->pcie_performance_request_registered = true;
  263. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  264. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  265. eg_pi->pcie_performance_request_registered) {
  266. eg_pi->pcie_performance_request_registered = false;
  267. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  268. }
  269. #endif
  270. return 0;
  271. }
  272. void cypress_advertise_gen2_capability(struct radeon_device *rdev)
  273. {
  274. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  275. u32 tmp;
  276. #if defined(CONFIG_ACPI)
  277. radeon_acpi_pcie_notify_device_ready(rdev);
  278. #endif
  279. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  280. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  281. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  282. pi->pcie_gen2 = true;
  283. else
  284. pi->pcie_gen2 = false;
  285. if (!pi->pcie_gen2)
  286. cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  287. }
  288. static enum radeon_pcie_gen cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
  289. {
  290. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  291. if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  292. return 1;
  293. return 0;
  294. }
  295. void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  296. struct radeon_ps *radeon_new_state,
  297. struct radeon_ps *radeon_current_state)
  298. {
  299. enum radeon_pcie_gen pcie_link_speed_target =
  300. cypress_get_maximum_link_speed(radeon_new_state);
  301. enum radeon_pcie_gen pcie_link_speed_current =
  302. cypress_get_maximum_link_speed(radeon_current_state);
  303. u8 request;
  304. if (pcie_link_speed_target < pcie_link_speed_current) {
  305. if (pcie_link_speed_target == RADEON_PCIE_GEN1)
  306. request = PCIE_PERF_REQ_PECI_GEN1;
  307. else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
  308. request = PCIE_PERF_REQ_PECI_GEN2;
  309. else
  310. request = PCIE_PERF_REQ_PECI_GEN3;
  311. cypress_pcie_performance_request(rdev, request, false);
  312. }
  313. }
  314. void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
  315. struct radeon_ps *radeon_new_state,
  316. struct radeon_ps *radeon_current_state)
  317. {
  318. enum radeon_pcie_gen pcie_link_speed_target =
  319. cypress_get_maximum_link_speed(radeon_new_state);
  320. enum radeon_pcie_gen pcie_link_speed_current =
  321. cypress_get_maximum_link_speed(radeon_current_state);
  322. u8 request;
  323. if (pcie_link_speed_target > pcie_link_speed_current) {
  324. if (pcie_link_speed_target == RADEON_PCIE_GEN1)
  325. request = PCIE_PERF_REQ_PECI_GEN1;
  326. else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
  327. request = PCIE_PERF_REQ_PECI_GEN2;
  328. else
  329. request = PCIE_PERF_REQ_PECI_GEN3;
  330. cypress_pcie_performance_request(rdev, request, false);
  331. }
  332. }
  333. static int cypress_populate_voltage_value(struct radeon_device *rdev,
  334. struct atom_voltage_table *table,
  335. u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
  336. {
  337. unsigned int i;
  338. for (i = 0; i < table->count; i++) {
  339. if (value <= table->entries[i].value) {
  340. voltage->index = (u8)i;
  341. voltage->value = cpu_to_be16(table->entries[i].value);
  342. break;
  343. }
  344. }
  345. if (i == table->count)
  346. return -EINVAL;
  347. return 0;
  348. }
  349. u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
  350. {
  351. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  352. u8 result = 0;
  353. bool strobe_mode = false;
  354. if (pi->mem_gddr5) {
  355. if (mclk <= pi->mclk_strobe_mode_threshold)
  356. strobe_mode = true;
  357. result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
  358. if (strobe_mode)
  359. result |= SMC_STROBE_ENABLE;
  360. }
  361. return result;
  362. }
  363. u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
  364. {
  365. u32 ref_clk = rdev->clock.mpll.reference_freq;
  366. u32 vco = clkf * ref_clk;
  367. /* 100 Mhz ref clk */
  368. if (ref_clk == 10000) {
  369. if (vco > 500000)
  370. return 0xC6;
  371. if (vco > 400000)
  372. return 0x9D;
  373. if (vco > 330000)
  374. return 0x6C;
  375. if (vco > 250000)
  376. return 0x2B;
  377. if (vco > 160000)
  378. return 0x5B;
  379. if (vco > 120000)
  380. return 0x0A;
  381. return 0x4B;
  382. }
  383. /* 27 Mhz ref clk */
  384. if (vco > 250000)
  385. return 0x8B;
  386. if (vco > 200000)
  387. return 0xCC;
  388. if (vco > 150000)
  389. return 0x9B;
  390. return 0x6B;
  391. }
  392. static int cypress_populate_mclk_value(struct radeon_device *rdev,
  393. u32 engine_clock, u32 memory_clock,
  394. RV7XX_SMC_MCLK_VALUE *mclk,
  395. bool strobe_mode, bool dll_state_on)
  396. {
  397. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  398. u32 mpll_ad_func_cntl =
  399. pi->clk_regs.rv770.mpll_ad_func_cntl;
  400. u32 mpll_ad_func_cntl_2 =
  401. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  402. u32 mpll_dq_func_cntl =
  403. pi->clk_regs.rv770.mpll_dq_func_cntl;
  404. u32 mpll_dq_func_cntl_2 =
  405. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  406. u32 mclk_pwrmgt_cntl =
  407. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  408. u32 dll_cntl =
  409. pi->clk_regs.rv770.dll_cntl;
  410. u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
  411. u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
  412. struct atom_clock_dividers dividers;
  413. u32 ibias;
  414. u32 dll_speed;
  415. int ret;
  416. u32 mc_seq_misc7;
  417. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  418. memory_clock, strobe_mode, &dividers);
  419. if (ret)
  420. return ret;
  421. if (!strobe_mode) {
  422. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  423. if(mc_seq_misc7 & 0x8000000)
  424. dividers.post_div = 1;
  425. }
  426. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  427. mpll_ad_func_cntl &= ~(CLKR_MASK |
  428. YCLK_POST_DIV_MASK |
  429. CLKF_MASK |
  430. CLKFRAC_MASK |
  431. IBIAS_MASK);
  432. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  433. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  434. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  435. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  436. mpll_ad_func_cntl |= IBIAS(ibias);
  437. if (dividers.vco_mode)
  438. mpll_ad_func_cntl_2 |= VCO_MODE;
  439. else
  440. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  441. if (pi->mem_gddr5) {
  442. mpll_dq_func_cntl &= ~(CLKR_MASK |
  443. YCLK_POST_DIV_MASK |
  444. CLKF_MASK |
  445. CLKFRAC_MASK |
  446. IBIAS_MASK);
  447. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  448. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  449. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  450. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  451. mpll_dq_func_cntl |= IBIAS(ibias);
  452. if (strobe_mode)
  453. mpll_dq_func_cntl &= ~PDNB;
  454. else
  455. mpll_dq_func_cntl |= PDNB;
  456. if (dividers.vco_mode)
  457. mpll_dq_func_cntl_2 |= VCO_MODE;
  458. else
  459. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  460. }
  461. if (pi->mclk_ss) {
  462. struct radeon_atom_ss ss;
  463. u32 vco_freq = memory_clock * dividers.post_div;
  464. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  465. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  466. u32 reference_clock = rdev->clock.mpll.reference_freq;
  467. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  468. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  469. u32 clk_v = ss.percentage *
  470. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  471. mpll_ss1 &= ~CLKV_MASK;
  472. mpll_ss1 |= CLKV(clk_v);
  473. mpll_ss2 &= ~CLKS_MASK;
  474. mpll_ss2 |= CLKS(clk_s);
  475. }
  476. }
  477. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  478. memory_clock);
  479. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  480. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  481. if (dll_state_on)
  482. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  483. MRDCKA1_PDNB |
  484. MRDCKB0_PDNB |
  485. MRDCKB1_PDNB |
  486. MRDCKC0_PDNB |
  487. MRDCKC1_PDNB |
  488. MRDCKD0_PDNB |
  489. MRDCKD1_PDNB);
  490. else
  491. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  492. MRDCKA1_PDNB |
  493. MRDCKB0_PDNB |
  494. MRDCKB1_PDNB |
  495. MRDCKC0_PDNB |
  496. MRDCKC1_PDNB |
  497. MRDCKD0_PDNB |
  498. MRDCKD1_PDNB);
  499. mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
  500. mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  501. mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  502. mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  503. mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  504. mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  505. mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  506. mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
  507. mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  508. return 0;
  509. }
  510. u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
  511. u32 memory_clock, bool strobe_mode)
  512. {
  513. u8 mc_para_index;
  514. if (rdev->family >= CHIP_BARTS) {
  515. if (strobe_mode) {
  516. if (memory_clock < 10000)
  517. mc_para_index = 0x00;
  518. else if (memory_clock > 47500)
  519. mc_para_index = 0x0f;
  520. else
  521. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  522. } else {
  523. if (memory_clock < 65000)
  524. mc_para_index = 0x00;
  525. else if (memory_clock > 135000)
  526. mc_para_index = 0x0f;
  527. else
  528. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  529. }
  530. } else {
  531. if (strobe_mode) {
  532. if (memory_clock < 10000)
  533. mc_para_index = 0x00;
  534. else if (memory_clock > 47500)
  535. mc_para_index = 0x0f;
  536. else
  537. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  538. } else {
  539. if (memory_clock < 40000)
  540. mc_para_index = 0x00;
  541. else if (memory_clock > 115000)
  542. mc_para_index = 0x0f;
  543. else
  544. mc_para_index = (u8)((memory_clock - 40000) / 5000);
  545. }
  546. }
  547. return mc_para_index;
  548. }
  549. static int cypress_populate_mvdd_value(struct radeon_device *rdev,
  550. u32 mclk,
  551. RV770_SMC_VOLTAGE_VALUE *voltage)
  552. {
  553. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  554. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  555. if (!pi->mvdd_control) {
  556. voltage->index = eg_pi->mvdd_high_index;
  557. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  558. return 0;
  559. }
  560. if (mclk <= pi->mvdd_split_frequency) {
  561. voltage->index = eg_pi->mvdd_low_index;
  562. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  563. } else {
  564. voltage->index = eg_pi->mvdd_high_index;
  565. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  566. }
  567. return 0;
  568. }
  569. int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
  570. struct rv7xx_pl *pl,
  571. RV770_SMC_HW_PERFORMANCE_LEVEL *level,
  572. u8 watermark_level)
  573. {
  574. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  575. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  576. int ret;
  577. bool dll_state_on;
  578. level->gen2PCIE = pi->pcie_gen2 ?
  579. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  580. level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
  581. level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
  582. level->displayWatermark = watermark_level;
  583. ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  584. if (ret)
  585. return ret;
  586. level->mcFlags = 0;
  587. if (pi->mclk_stutter_mode_threshold &&
  588. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  589. !eg_pi->uvd_enabled) {
  590. level->mcFlags |= SMC_MC_STUTTER_EN;
  591. if (eg_pi->sclk_deep_sleep)
  592. level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  593. else
  594. level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  595. }
  596. if (pi->mem_gddr5) {
  597. if (pl->mclk > pi->mclk_edc_enable_threshold)
  598. level->mcFlags |= SMC_MC_EDC_RD_FLAG;
  599. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  600. level->mcFlags |= SMC_MC_EDC_WR_FLAG;
  601. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  602. if (level->strobeMode & SMC_STROBE_ENABLE) {
  603. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  604. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  605. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  606. else
  607. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  608. } else
  609. dll_state_on = eg_pi->dll_default_on;
  610. ret = cypress_populate_mclk_value(rdev,
  611. pl->sclk,
  612. pl->mclk,
  613. &level->mclk,
  614. (level->strobeMode & SMC_STROBE_ENABLE) != 0,
  615. dll_state_on);
  616. } else {
  617. ret = cypress_populate_mclk_value(rdev,
  618. pl->sclk,
  619. pl->mclk,
  620. &level->mclk,
  621. true,
  622. true);
  623. }
  624. if (ret)
  625. return ret;
  626. ret = cypress_populate_voltage_value(rdev,
  627. &eg_pi->vddc_voltage_table,
  628. pl->vddc,
  629. &level->vddc);
  630. if (ret)
  631. return ret;
  632. if (eg_pi->vddci_control) {
  633. ret = cypress_populate_voltage_value(rdev,
  634. &eg_pi->vddci_voltage_table,
  635. pl->vddci,
  636. &level->vddci);
  637. if (ret)
  638. return ret;
  639. }
  640. ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  641. return ret;
  642. }
  643. static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
  644. struct radeon_ps *radeon_state,
  645. RV770_SMC_SWSTATE *smc_state)
  646. {
  647. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  648. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  649. int ret;
  650. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  651. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  652. ret = cypress_convert_power_level_to_smc(rdev,
  653. &state->low,
  654. &smc_state->levels[0],
  655. PPSMC_DISPLAY_WATERMARK_LOW);
  656. if (ret)
  657. return ret;
  658. ret = cypress_convert_power_level_to_smc(rdev,
  659. &state->medium,
  660. &smc_state->levels[1],
  661. PPSMC_DISPLAY_WATERMARK_LOW);
  662. if (ret)
  663. return ret;
  664. ret = cypress_convert_power_level_to_smc(rdev,
  665. &state->high,
  666. &smc_state->levels[2],
  667. PPSMC_DISPLAY_WATERMARK_HIGH);
  668. if (ret)
  669. return ret;
  670. smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
  671. smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
  672. smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
  673. if (eg_pi->dynamic_ac_timing) {
  674. smc_state->levels[0].ACIndex = 2;
  675. smc_state->levels[1].ACIndex = 3;
  676. smc_state->levels[2].ACIndex = 4;
  677. } else {
  678. smc_state->levels[0].ACIndex = 0;
  679. smc_state->levels[1].ACIndex = 0;
  680. smc_state->levels[2].ACIndex = 0;
  681. }
  682. rv770_populate_smc_sp(rdev, radeon_state, smc_state);
  683. return rv770_populate_smc_t(rdev, radeon_state, smc_state);
  684. }
  685. static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
  686. SMC_Evergreen_MCRegisterSet *data,
  687. u32 num_entries, u32 valid_flag)
  688. {
  689. u32 i, j;
  690. for (i = 0, j = 0; j < num_entries; j++) {
  691. if (valid_flag & (1 << j)) {
  692. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  693. i++;
  694. }
  695. }
  696. }
  697. static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  698. struct rv7xx_pl *pl,
  699. SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
  700. {
  701. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  702. u32 i = 0;
  703. for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
  704. if (pl->mclk <=
  705. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  706. break;
  707. }
  708. if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
  709. --i;
  710. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
  711. mc_reg_table_data,
  712. eg_pi->mc_reg_table.last,
  713. eg_pi->mc_reg_table.valid_flag);
  714. }
  715. static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  716. struct radeon_ps *radeon_state,
  717. SMC_Evergreen_MCRegisters *mc_reg_table)
  718. {
  719. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  720. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  721. &state->low,
  722. &mc_reg_table->data[2]);
  723. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  724. &state->medium,
  725. &mc_reg_table->data[3]);
  726. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  727. &state->high,
  728. &mc_reg_table->data[4]);
  729. }
  730. int cypress_upload_sw_state(struct radeon_device *rdev,
  731. struct radeon_ps *radeon_new_state)
  732. {
  733. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  734. u16 address = pi->state_table_start +
  735. offsetof(RV770_SMC_STATETABLE, driverState);
  736. RV770_SMC_SWSTATE state = { 0 };
  737. int ret;
  738. ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
  739. if (ret)
  740. return ret;
  741. return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
  742. sizeof(RV770_SMC_SWSTATE),
  743. pi->sram_end);
  744. }
  745. int cypress_upload_mc_reg_table(struct radeon_device *rdev,
  746. struct radeon_ps *radeon_new_state)
  747. {
  748. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  749. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  750. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  751. u16 address;
  752. cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
  753. address = eg_pi->mc_reg_table_start +
  754. (u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
  755. return rv770_copy_bytes_to_smc(rdev, address,
  756. (u8 *)&mc_reg_table.data[2],
  757. sizeof(SMC_Evergreen_MCRegisterSet) * 3,
  758. pi->sram_end);
  759. }
  760. u32 cypress_calculate_burst_time(struct radeon_device *rdev,
  761. u32 engine_clock, u32 memory_clock)
  762. {
  763. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  764. u32 multiplier = pi->mem_gddr5 ? 1 : 2;
  765. u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
  766. u32 burst_time;
  767. if (result <= 4)
  768. burst_time = 0;
  769. else if (result < 8)
  770. burst_time = result - 4;
  771. else {
  772. burst_time = result / 2 ;
  773. if (burst_time > 18)
  774. burst_time = 18;
  775. }
  776. return burst_time;
  777. }
  778. void cypress_program_memory_timing_parameters(struct radeon_device *rdev,
  779. struct radeon_ps *radeon_new_state)
  780. {
  781. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  782. u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  783. mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
  784. mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
  785. new_state->low.sclk,
  786. new_state->low.mclk));
  787. mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
  788. new_state->medium.sclk,
  789. new_state->medium.mclk));
  790. mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
  791. new_state->high.sclk,
  792. new_state->high.mclk));
  793. rv730_program_memory_timing_parameters(rdev, radeon_new_state);
  794. WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
  795. }
  796. static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
  797. SMC_Evergreen_MCRegisters *mc_reg_table)
  798. {
  799. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  800. u32 i, j;
  801. for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
  802. if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
  803. mc_reg_table->address[i].s0 =
  804. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
  805. mc_reg_table->address[i].s1 =
  806. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
  807. i++;
  808. }
  809. }
  810. mc_reg_table->last = (u8)i;
  811. }
  812. static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
  813. {
  814. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  815. u32 i = 0;
  816. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
  817. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
  818. i++;
  819. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
  820. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
  821. i++;
  822. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
  823. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
  824. i++;
  825. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
  826. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
  827. i++;
  828. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
  829. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
  830. i++;
  831. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
  832. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
  833. i++;
  834. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
  835. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
  836. i++;
  837. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
  838. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
  839. i++;
  840. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  841. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
  842. i++;
  843. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  844. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
  845. i++;
  846. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  847. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
  848. i++;
  849. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
  850. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
  851. i++;
  852. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
  853. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
  854. i++;
  855. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
  856. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
  857. i++;
  858. eg_pi->mc_reg_table.last = (u8)i;
  859. }
  860. static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
  861. struct evergreen_mc_reg_entry *entry)
  862. {
  863. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  864. u32 i;
  865. for (i = 0; i < eg_pi->mc_reg_table.last; i++)
  866. entry->mc_data[i] =
  867. RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  868. }
  869. static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
  870. struct atom_memory_clock_range_table *range_table)
  871. {
  872. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  873. u32 i, j;
  874. for (i = 0; i < range_table->num_entries; i++) {
  875. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
  876. range_table->mclk[i];
  877. radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
  878. cypress_retrieve_ac_timing_for_one_entry(rdev,
  879. &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
  880. }
  881. eg_pi->mc_reg_table.num_entries = range_table->num_entries;
  882. eg_pi->mc_reg_table.valid_flag = 0;
  883. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  884. for (j = 1; j < range_table->num_entries; j++) {
  885. if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
  886. eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
  887. eg_pi->mc_reg_table.valid_flag |= (1 << i);
  888. break;
  889. }
  890. }
  891. }
  892. }
  893. static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
  894. {
  895. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  896. u8 module_index = rv770_get_memory_module_index(rdev);
  897. struct atom_memory_clock_range_table range_table = { 0 };
  898. int ret;
  899. ret = radeon_atom_get_mclk_range_table(rdev,
  900. pi->mem_gddr5,
  901. module_index, &range_table);
  902. if (ret)
  903. return ret;
  904. cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
  905. return 0;
  906. }
  907. static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
  908. {
  909. u32 i, j;
  910. u32 channels = 2;
  911. if ((rdev->family == CHIP_CYPRESS) ||
  912. (rdev->family == CHIP_HEMLOCK))
  913. channels = 4;
  914. else if (rdev->family == CHIP_CEDAR)
  915. channels = 1;
  916. for (i = 0; i < channels; i++) {
  917. if ((rdev->family == CHIP_CYPRESS) ||
  918. (rdev->family == CHIP_HEMLOCK)) {
  919. WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  920. WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  921. } else {
  922. WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  923. WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  924. }
  925. for (j = 0; j < rdev->usec_timeout; j++) {
  926. if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
  927. break;
  928. udelay(1);
  929. }
  930. }
  931. }
  932. static void cypress_force_mc_use_s1(struct radeon_device *rdev,
  933. struct radeon_ps *radeon_boot_state)
  934. {
  935. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  936. u32 strobe_mode;
  937. u32 mc_seq_cg;
  938. int i;
  939. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  940. return;
  941. radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
  942. radeon_mc_wait_for_idle(rdev);
  943. if ((rdev->family == CHIP_CYPRESS) ||
  944. (rdev->family == CHIP_HEMLOCK)) {
  945. WREG32(MC_CONFIG_MCD, 0xf);
  946. WREG32(MC_CG_CONFIG_MCD, 0xf);
  947. } else {
  948. WREG32(MC_CONFIG, 0xf);
  949. WREG32(MC_CG_CONFIG, 0xf);
  950. }
  951. for (i = 0; i < rdev->num_crtc; i++)
  952. radeon_wait_for_vblank(rdev, i);
  953. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  954. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  955. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  956. boot_state->low.mclk);
  957. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
  958. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  959. WREG32(MC_SEQ_CG, mc_seq_cg);
  960. for (i = 0; i < rdev->usec_timeout; i++) {
  961. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  962. break;
  963. udelay(1);
  964. }
  965. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  966. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  967. WREG32(MC_SEQ_CG, mc_seq_cg);
  968. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  969. }
  970. static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
  971. {
  972. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  973. u32 value;
  974. u32 i;
  975. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  976. value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  977. WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
  978. }
  979. }
  980. static void cypress_force_mc_use_s0(struct radeon_device *rdev,
  981. struct radeon_ps *radeon_boot_state)
  982. {
  983. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  984. u32 strobe_mode;
  985. u32 mc_seq_cg;
  986. int i;
  987. cypress_copy_ac_timing_from_s1_to_s0(rdev);
  988. radeon_mc_wait_for_idle(rdev);
  989. if ((rdev->family == CHIP_CYPRESS) ||
  990. (rdev->family == CHIP_HEMLOCK)) {
  991. WREG32(MC_CONFIG_MCD, 0xf);
  992. WREG32(MC_CG_CONFIG_MCD, 0xf);
  993. } else {
  994. WREG32(MC_CONFIG, 0xf);
  995. WREG32(MC_CG_CONFIG, 0xf);
  996. }
  997. for (i = 0; i < rdev->num_crtc; i++)
  998. radeon_wait_for_vblank(rdev, i);
  999. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  1000. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  1001. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  1002. boot_state->low.mclk);
  1003. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
  1004. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  1005. WREG32(MC_SEQ_CG, mc_seq_cg);
  1006. for (i = 0; i < rdev->usec_timeout; i++) {
  1007. if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
  1008. break;
  1009. udelay(1);
  1010. }
  1011. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  1012. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  1013. WREG32(MC_SEQ_CG, mc_seq_cg);
  1014. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  1015. }
  1016. static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
  1017. RV770_SMC_VOLTAGE_VALUE *voltage)
  1018. {
  1019. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1020. voltage->index = eg_pi->mvdd_high_index;
  1021. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1022. return 0;
  1023. }
  1024. int cypress_populate_smc_initial_state(struct radeon_device *rdev,
  1025. struct radeon_ps *radeon_initial_state,
  1026. RV770_SMC_STATETABLE *table)
  1027. {
  1028. struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
  1029. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1030. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1031. u32 a_t;
  1032. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1033. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
  1034. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1035. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
  1036. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1037. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
  1038. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1039. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
  1040. table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1041. cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
  1042. table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
  1043. cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
  1044. table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
  1045. cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
  1046. table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
  1047. cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
  1048. table->initialState.levels[0].mclk.mclk770.mclk_value =
  1049. cpu_to_be32(initial_state->low.mclk);
  1050. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1051. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
  1052. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1053. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
  1054. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1055. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
  1056. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1057. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
  1058. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1059. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
  1060. table->initialState.levels[0].sclk.sclk_value =
  1061. cpu_to_be32(initial_state->low.sclk);
  1062. table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1063. table->initialState.levels[0].ACIndex = 0;
  1064. cypress_populate_voltage_value(rdev,
  1065. &eg_pi->vddc_voltage_table,
  1066. initial_state->low.vddc,
  1067. &table->initialState.levels[0].vddc);
  1068. if (eg_pi->vddci_control)
  1069. cypress_populate_voltage_value(rdev,
  1070. &eg_pi->vddci_voltage_table,
  1071. initial_state->low.vddci,
  1072. &table->initialState.levels[0].vddci);
  1073. cypress_populate_initial_mvdd_value(rdev,
  1074. &table->initialState.levels[0].mvdd);
  1075. a_t = CG_R(0xffff) | CG_L(0);
  1076. table->initialState.levels[0].aT = cpu_to_be32(a_t);
  1077. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1078. if (pi->boot_in_gen2)
  1079. table->initialState.levels[0].gen2PCIE = 1;
  1080. else
  1081. table->initialState.levels[0].gen2PCIE = 0;
  1082. if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  1083. table->initialState.levels[0].gen2XSP = 1;
  1084. else
  1085. table->initialState.levels[0].gen2XSP = 0;
  1086. if (pi->mem_gddr5) {
  1087. table->initialState.levels[0].strobeMode =
  1088. cypress_get_strobe_mode_settings(rdev,
  1089. initial_state->low.mclk);
  1090. if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
  1091. table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  1092. else
  1093. table->initialState.levels[0].mcFlags = 0;
  1094. }
  1095. table->initialState.levels[1] = table->initialState.levels[0];
  1096. table->initialState.levels[2] = table->initialState.levels[0];
  1097. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1098. return 0;
  1099. }
  1100. int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
  1101. RV770_SMC_STATETABLE *table)
  1102. {
  1103. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1104. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1105. u32 mpll_ad_func_cntl =
  1106. pi->clk_regs.rv770.mpll_ad_func_cntl;
  1107. u32 mpll_ad_func_cntl_2 =
  1108. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  1109. u32 mpll_dq_func_cntl =
  1110. pi->clk_regs.rv770.mpll_dq_func_cntl;
  1111. u32 mpll_dq_func_cntl_2 =
  1112. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  1113. u32 spll_func_cntl =
  1114. pi->clk_regs.rv770.cg_spll_func_cntl;
  1115. u32 spll_func_cntl_2 =
  1116. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  1117. u32 spll_func_cntl_3 =
  1118. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  1119. u32 mclk_pwrmgt_cntl =
  1120. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  1121. u32 dll_cntl =
  1122. pi->clk_regs.rv770.dll_cntl;
  1123. table->ACPIState = table->initialState;
  1124. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1125. if (pi->acpi_vddc) {
  1126. cypress_populate_voltage_value(rdev,
  1127. &eg_pi->vddc_voltage_table,
  1128. pi->acpi_vddc,
  1129. &table->ACPIState.levels[0].vddc);
  1130. if (pi->pcie_gen2) {
  1131. if (pi->acpi_pcie_gen2)
  1132. table->ACPIState.levels[0].gen2PCIE = 1;
  1133. else
  1134. table->ACPIState.levels[0].gen2PCIE = 0;
  1135. } else
  1136. table->ACPIState.levels[0].gen2PCIE = 0;
  1137. if (pi->acpi_pcie_gen2)
  1138. table->ACPIState.levels[0].gen2XSP = 1;
  1139. else
  1140. table->ACPIState.levels[0].gen2XSP = 0;
  1141. } else {
  1142. cypress_populate_voltage_value(rdev,
  1143. &eg_pi->vddc_voltage_table,
  1144. pi->min_vddc_in_table,
  1145. &table->ACPIState.levels[0].vddc);
  1146. table->ACPIState.levels[0].gen2PCIE = 0;
  1147. }
  1148. if (eg_pi->acpi_vddci) {
  1149. if (eg_pi->vddci_control) {
  1150. cypress_populate_voltage_value(rdev,
  1151. &eg_pi->vddci_voltage_table,
  1152. eg_pi->acpi_vddci,
  1153. &table->ACPIState.levels[0].vddci);
  1154. }
  1155. }
  1156. mpll_ad_func_cntl &= ~PDNB;
  1157. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1158. if (pi->mem_gddr5)
  1159. mpll_dq_func_cntl &= ~PDNB;
  1160. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1161. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1162. MRDCKA1_RESET |
  1163. MRDCKB0_RESET |
  1164. MRDCKB1_RESET |
  1165. MRDCKC0_RESET |
  1166. MRDCKC1_RESET |
  1167. MRDCKD0_RESET |
  1168. MRDCKD1_RESET);
  1169. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1170. MRDCKA1_PDNB |
  1171. MRDCKB0_PDNB |
  1172. MRDCKB1_PDNB |
  1173. MRDCKC0_PDNB |
  1174. MRDCKC1_PDNB |
  1175. MRDCKD0_PDNB |
  1176. MRDCKD1_PDNB);
  1177. dll_cntl |= (MRDCKA0_BYPASS |
  1178. MRDCKA1_BYPASS |
  1179. MRDCKB0_BYPASS |
  1180. MRDCKB1_BYPASS |
  1181. MRDCKC0_BYPASS |
  1182. MRDCKC1_BYPASS |
  1183. MRDCKD0_BYPASS |
  1184. MRDCKD1_BYPASS);
  1185. /* evergreen only */
  1186. if (rdev->family <= CHIP_HEMLOCK)
  1187. spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
  1188. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1189. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1190. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1191. cpu_to_be32(mpll_ad_func_cntl);
  1192. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1193. cpu_to_be32(mpll_ad_func_cntl_2);
  1194. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1195. cpu_to_be32(mpll_dq_func_cntl);
  1196. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1197. cpu_to_be32(mpll_dq_func_cntl_2);
  1198. table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1199. cpu_to_be32(mclk_pwrmgt_cntl);
  1200. table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1201. table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
  1202. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1203. cpu_to_be32(spll_func_cntl);
  1204. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1205. cpu_to_be32(spll_func_cntl_2);
  1206. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1207. cpu_to_be32(spll_func_cntl_3);
  1208. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1209. cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1210. if (eg_pi->dynamic_ac_timing)
  1211. table->ACPIState.levels[0].ACIndex = 1;
  1212. table->ACPIState.levels[1] = table->ACPIState.levels[0];
  1213. table->ACPIState.levels[2] = table->ACPIState.levels[0];
  1214. return 0;
  1215. }
  1216. static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  1217. struct atom_voltage_table *voltage_table)
  1218. {
  1219. unsigned int i, diff;
  1220. if (voltage_table->count <= MAX_NO_VREG_STEPS)
  1221. return;
  1222. diff = voltage_table->count - MAX_NO_VREG_STEPS;
  1223. for (i= 0; i < MAX_NO_VREG_STEPS; i++)
  1224. voltage_table->entries[i] = voltage_table->entries[i + diff];
  1225. voltage_table->count = MAX_NO_VREG_STEPS;
  1226. }
  1227. int cypress_construct_voltage_tables(struct radeon_device *rdev)
  1228. {
  1229. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1230. int ret;
  1231. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0,
  1232. &eg_pi->vddc_voltage_table);
  1233. if (ret)
  1234. return ret;
  1235. if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
  1236. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1237. &eg_pi->vddc_voltage_table);
  1238. if (eg_pi->vddci_control) {
  1239. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0,
  1240. &eg_pi->vddci_voltage_table);
  1241. if (ret)
  1242. return ret;
  1243. if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
  1244. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1245. &eg_pi->vddci_voltage_table);
  1246. }
  1247. return 0;
  1248. }
  1249. static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
  1250. struct atom_voltage_table *voltage_table,
  1251. RV770_SMC_STATETABLE *table)
  1252. {
  1253. unsigned int i;
  1254. for (i = 0; i < voltage_table->count; i++) {
  1255. table->highSMIO[i] = 0;
  1256. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1257. }
  1258. }
  1259. int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
  1260. RV770_SMC_STATETABLE *table)
  1261. {
  1262. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1263. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1264. unsigned char i;
  1265. if (eg_pi->vddc_voltage_table.count) {
  1266. cypress_populate_smc_voltage_table(rdev,
  1267. &eg_pi->vddc_voltage_table,
  1268. table);
  1269. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
  1270. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
  1271. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1272. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1273. if (pi->max_vddc_in_table <=
  1274. eg_pi->vddc_voltage_table.entries[i].value) {
  1275. table->maxVDDCIndexInPPTable = i;
  1276. break;
  1277. }
  1278. }
  1279. }
  1280. if (eg_pi->vddci_voltage_table.count) {
  1281. cypress_populate_smc_voltage_table(rdev,
  1282. &eg_pi->vddci_voltage_table,
  1283. table);
  1284. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
  1285. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
  1286. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1287. }
  1288. return 0;
  1289. }
  1290. static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
  1291. {
  1292. if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
  1293. (memory_info->mem_type == MEM_TYPE_DDR3))
  1294. return 30000;
  1295. return 0;
  1296. }
  1297. int cypress_get_mvdd_configuration(struct radeon_device *rdev)
  1298. {
  1299. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1300. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1301. u8 module_index;
  1302. struct atom_memory_info memory_info;
  1303. u32 tmp = RREG32(GENERAL_PWRMGT);
  1304. if (!(tmp & BACKBIAS_PAD_EN)) {
  1305. eg_pi->mvdd_high_index = 0;
  1306. eg_pi->mvdd_low_index = 1;
  1307. pi->mvdd_control = false;
  1308. return 0;
  1309. }
  1310. if (tmp & BACKBIAS_VALUE)
  1311. eg_pi->mvdd_high_index = 1;
  1312. else
  1313. eg_pi->mvdd_high_index = 0;
  1314. eg_pi->mvdd_low_index =
  1315. (eg_pi->mvdd_high_index == 0) ? 1 : 0;
  1316. module_index = rv770_get_memory_module_index(rdev);
  1317. if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
  1318. pi->mvdd_control = false;
  1319. return 0;
  1320. }
  1321. pi->mvdd_split_frequency =
  1322. cypress_get_mclk_split_point(&memory_info);
  1323. if (pi->mvdd_split_frequency == 0) {
  1324. pi->mvdd_control = false;
  1325. return 0;
  1326. }
  1327. return 0;
  1328. }
  1329. static int cypress_init_smc_table(struct radeon_device *rdev,
  1330. struct radeon_ps *radeon_boot_state)
  1331. {
  1332. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1333. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1334. int ret;
  1335. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1336. cypress_populate_smc_voltage_tables(rdev, table);
  1337. switch (rdev->pm.int_thermal_type) {
  1338. case THERMAL_TYPE_EVERGREEN:
  1339. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1340. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1341. break;
  1342. case THERMAL_TYPE_NONE:
  1343. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1344. break;
  1345. default:
  1346. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1347. break;
  1348. }
  1349. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1350. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1351. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1352. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1353. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1354. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1355. if (pi->mem_gddr5)
  1356. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1357. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1358. if (ret)
  1359. return ret;
  1360. ret = cypress_populate_smc_acpi_state(rdev, table);
  1361. if (ret)
  1362. return ret;
  1363. table->driverState = table->initialState;
  1364. return rv770_copy_bytes_to_smc(rdev,
  1365. pi->state_table_start,
  1366. (u8 *)table, sizeof(RV770_SMC_STATETABLE),
  1367. pi->sram_end);
  1368. }
  1369. int cypress_populate_mc_reg_table(struct radeon_device *rdev,
  1370. struct radeon_ps *radeon_boot_state)
  1371. {
  1372. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1373. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1374. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  1375. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  1376. rv770_write_smc_soft_register(rdev,
  1377. RV770_SMC_SOFT_REGISTER_seq_index, 1);
  1378. cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
  1379. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  1380. &boot_state->low,
  1381. &mc_reg_table.data[0]);
  1382. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
  1383. &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
  1384. eg_pi->mc_reg_table.valid_flag);
  1385. cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
  1386. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  1387. (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
  1388. pi->sram_end);
  1389. }
  1390. int cypress_get_table_locations(struct radeon_device *rdev)
  1391. {
  1392. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1393. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1394. u32 tmp;
  1395. int ret;
  1396. ret = rv770_read_smc_sram_dword(rdev,
  1397. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1398. EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
  1399. &tmp, pi->sram_end);
  1400. if (ret)
  1401. return ret;
  1402. pi->state_table_start = (u16)tmp;
  1403. ret = rv770_read_smc_sram_dword(rdev,
  1404. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1405. EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
  1406. &tmp, pi->sram_end);
  1407. if (ret)
  1408. return ret;
  1409. pi->soft_regs_start = (u16)tmp;
  1410. ret = rv770_read_smc_sram_dword(rdev,
  1411. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1412. EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1413. &tmp, pi->sram_end);
  1414. if (ret)
  1415. return ret;
  1416. eg_pi->mc_reg_table_start = (u16)tmp;
  1417. return 0;
  1418. }
  1419. void cypress_enable_display_gap(struct radeon_device *rdev)
  1420. {
  1421. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  1422. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1423. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1424. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  1425. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  1426. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  1427. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  1428. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1429. }
  1430. static void cypress_program_display_gap(struct radeon_device *rdev)
  1431. {
  1432. u32 tmp, pipe;
  1433. int i;
  1434. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1435. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1436. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1437. else
  1438. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1439. if (rdev->pm.dpm.new_active_crtc_count > 1)
  1440. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1441. else
  1442. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1443. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1444. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  1445. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  1446. if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
  1447. (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  1448. /* find the first active crtc */
  1449. for (i = 0; i < rdev->num_crtc; i++) {
  1450. if (rdev->pm.dpm.new_active_crtcs & (1 << i))
  1451. break;
  1452. }
  1453. if (i == rdev->num_crtc)
  1454. pipe = 0;
  1455. else
  1456. pipe = i;
  1457. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  1458. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  1459. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  1460. }
  1461. cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
  1462. }
  1463. void cypress_dpm_setup_asic(struct radeon_device *rdev)
  1464. {
  1465. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1466. rv740_read_clock_registers(rdev);
  1467. rv770_read_voltage_smio_registers(rdev);
  1468. rv770_get_max_vddc(rdev);
  1469. rv770_get_memory_type(rdev);
  1470. if (eg_pi->pcie_performance_request)
  1471. eg_pi->pcie_performance_request_registered = false;
  1472. if (eg_pi->pcie_performance_request)
  1473. cypress_advertise_gen2_capability(rdev);
  1474. rv770_get_pcie_gen2_status(rdev);
  1475. rv770_enable_acpi_pm(rdev);
  1476. }
  1477. int cypress_dpm_enable(struct radeon_device *rdev)
  1478. {
  1479. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1480. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1481. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1482. int ret;
  1483. if (pi->gfx_clock_gating)
  1484. rv770_restore_cgcg(rdev);
  1485. if (rv770_dpm_enabled(rdev))
  1486. return -EINVAL;
  1487. if (pi->voltage_control) {
  1488. rv770_enable_voltage_control(rdev, true);
  1489. ret = cypress_construct_voltage_tables(rdev);
  1490. if (ret) {
  1491. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  1492. return ret;
  1493. }
  1494. }
  1495. if (pi->mvdd_control) {
  1496. ret = cypress_get_mvdd_configuration(rdev);
  1497. if (ret) {
  1498. DRM_ERROR("cypress_get_mvdd_configuration failed\n");
  1499. return ret;
  1500. }
  1501. }
  1502. if (eg_pi->dynamic_ac_timing) {
  1503. cypress_set_mc_reg_address_table(rdev);
  1504. cypress_force_mc_use_s0(rdev, boot_ps);
  1505. ret = cypress_initialize_mc_reg_table(rdev);
  1506. if (ret)
  1507. eg_pi->dynamic_ac_timing = false;
  1508. cypress_force_mc_use_s1(rdev, boot_ps);
  1509. }
  1510. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1511. rv770_enable_backbias(rdev, true);
  1512. if (pi->dynamic_ss)
  1513. cypress_enable_spread_spectrum(rdev, true);
  1514. if (pi->thermal_protection)
  1515. rv770_enable_thermal_protection(rdev, true);
  1516. rv770_setup_bsp(rdev);
  1517. rv770_program_git(rdev);
  1518. rv770_program_tp(rdev);
  1519. rv770_program_tpp(rdev);
  1520. rv770_program_sstp(rdev);
  1521. rv770_program_engine_speed_parameters(rdev);
  1522. cypress_enable_display_gap(rdev);
  1523. rv770_program_vc(rdev);
  1524. if (pi->dynamic_pcie_gen2)
  1525. cypress_enable_dynamic_pcie_gen2(rdev, true);
  1526. ret = rv770_upload_firmware(rdev);
  1527. if (ret) {
  1528. DRM_ERROR("rv770_upload_firmware failed\n");
  1529. return ret;
  1530. }
  1531. ret = cypress_get_table_locations(rdev);
  1532. if (ret) {
  1533. DRM_ERROR("cypress_get_table_locations failed\n");
  1534. return ret;
  1535. }
  1536. ret = cypress_init_smc_table(rdev, boot_ps);
  1537. if (ret) {
  1538. DRM_ERROR("cypress_init_smc_table failed\n");
  1539. return ret;
  1540. }
  1541. if (eg_pi->dynamic_ac_timing) {
  1542. ret = cypress_populate_mc_reg_table(rdev, boot_ps);
  1543. if (ret) {
  1544. DRM_ERROR("cypress_populate_mc_reg_table failed\n");
  1545. return ret;
  1546. }
  1547. }
  1548. cypress_program_response_times(rdev);
  1549. r7xx_start_smc(rdev);
  1550. ret = cypress_notify_smc_display_change(rdev, false);
  1551. if (ret) {
  1552. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  1553. return ret;
  1554. }
  1555. cypress_enable_sclk_control(rdev, true);
  1556. if (eg_pi->memory_transition)
  1557. cypress_enable_mclk_control(rdev, true);
  1558. cypress_start_dpm(rdev);
  1559. if (pi->gfx_clock_gating)
  1560. cypress_gfx_clock_gating_enable(rdev, true);
  1561. if (pi->mg_clock_gating)
  1562. cypress_mg_clock_gating_enable(rdev, true);
  1563. if (rdev->irq.installed &&
  1564. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1565. PPSMC_Result result;
  1566. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1567. if (ret)
  1568. return ret;
  1569. rdev->irq.dpm_thermal = true;
  1570. radeon_irq_set(rdev);
  1571. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  1572. if (result != PPSMC_Result_OK)
  1573. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  1574. }
  1575. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1576. return 0;
  1577. }
  1578. void cypress_dpm_disable(struct radeon_device *rdev)
  1579. {
  1580. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1581. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1582. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1583. if (!rv770_dpm_enabled(rdev))
  1584. return;
  1585. rv770_clear_vc(rdev);
  1586. if (pi->thermal_protection)
  1587. rv770_enable_thermal_protection(rdev, false);
  1588. if (pi->dynamic_pcie_gen2)
  1589. cypress_enable_dynamic_pcie_gen2(rdev, false);
  1590. if (rdev->irq.installed &&
  1591. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1592. rdev->irq.dpm_thermal = false;
  1593. radeon_irq_set(rdev);
  1594. }
  1595. if (pi->gfx_clock_gating)
  1596. cypress_gfx_clock_gating_enable(rdev, false);
  1597. if (pi->mg_clock_gating)
  1598. cypress_mg_clock_gating_enable(rdev, false);
  1599. rv770_stop_dpm(rdev);
  1600. r7xx_stop_smc(rdev);
  1601. cypress_enable_spread_spectrum(rdev, false);
  1602. if (eg_pi->dynamic_ac_timing)
  1603. cypress_force_mc_use_s1(rdev, boot_ps);
  1604. rv770_reset_smio_status(rdev);
  1605. }
  1606. int cypress_dpm_set_power_state(struct radeon_device *rdev)
  1607. {
  1608. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1609. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1610. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1611. int ret;
  1612. ret = rv770_restrict_performance_levels_before_switch(rdev);
  1613. if (ret) {
  1614. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  1615. return ret;
  1616. }
  1617. if (eg_pi->pcie_performance_request)
  1618. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  1619. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1620. ret = rv770_halt_smc(rdev);
  1621. if (ret) {
  1622. DRM_ERROR("rv770_halt_smc failed\n");
  1623. return ret;
  1624. }
  1625. ret = cypress_upload_sw_state(rdev, new_ps);
  1626. if (ret) {
  1627. DRM_ERROR("cypress_upload_sw_state failed\n");
  1628. return ret;
  1629. }
  1630. if (eg_pi->dynamic_ac_timing) {
  1631. ret = cypress_upload_mc_reg_table(rdev, new_ps);
  1632. if (ret) {
  1633. DRM_ERROR("cypress_upload_mc_reg_table failed\n");
  1634. return ret;
  1635. }
  1636. }
  1637. cypress_program_memory_timing_parameters(rdev, new_ps);
  1638. ret = rv770_resume_smc(rdev);
  1639. if (ret) {
  1640. DRM_ERROR("rv770_resume_smc failed\n");
  1641. return ret;
  1642. }
  1643. ret = rv770_set_sw_state(rdev);
  1644. if (ret) {
  1645. DRM_ERROR("rv770_set_sw_state failed\n");
  1646. return ret;
  1647. }
  1648. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1649. if (eg_pi->pcie_performance_request)
  1650. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  1651. return 0;
  1652. }
  1653. void cypress_dpm_reset_asic(struct radeon_device *rdev)
  1654. {
  1655. rv770_restrict_performance_levels_before_switch(rdev);
  1656. rv770_set_boot_state(rdev);
  1657. }
  1658. void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
  1659. {
  1660. cypress_program_display_gap(rdev);
  1661. }
  1662. int cypress_dpm_init(struct radeon_device *rdev)
  1663. {
  1664. struct rv7xx_power_info *pi;
  1665. struct evergreen_power_info *eg_pi;
  1666. struct atom_clock_dividers dividers;
  1667. int ret;
  1668. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  1669. if (eg_pi == NULL)
  1670. return -ENOMEM;
  1671. rdev->pm.dpm.priv = eg_pi;
  1672. pi = &eg_pi->rv7xx;
  1673. rv770_get_max_vddc(rdev);
  1674. eg_pi->ulv.supported = false;
  1675. pi->acpi_vddc = 0;
  1676. eg_pi->acpi_vddci = 0;
  1677. pi->min_vddc_in_table = 0;
  1678. pi->max_vddc_in_table = 0;
  1679. ret = rv7xx_parse_power_table(rdev);
  1680. if (ret)
  1681. return ret;
  1682. if (rdev->pm.dpm.voltage_response_time == 0)
  1683. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1684. if (rdev->pm.dpm.backbias_response_time == 0)
  1685. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1686. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1687. 0, false, &dividers);
  1688. if (ret)
  1689. pi->ref_div = dividers.ref_div + 1;
  1690. else
  1691. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  1692. pi->mclk_strobe_mode_threshold = 40000;
  1693. pi->mclk_edc_enable_threshold = 40000;
  1694. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  1695. pi->rlp = RV770_RLP_DFLT;
  1696. pi->rmp = RV770_RMP_DFLT;
  1697. pi->lhp = RV770_LHP_DFLT;
  1698. pi->lmp = RV770_LMP_DFLT;
  1699. pi->voltage_control =
  1700. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1701. pi->mvdd_control =
  1702. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  1703. eg_pi->vddci_control =
  1704. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  1705. rv770_get_engine_memory_ss(rdev);
  1706. pi->asi = RV770_ASI_DFLT;
  1707. pi->pasi = CYPRESS_HASI_DFLT;
  1708. pi->vrc = CYPRESS_VRC_DFLT;
  1709. pi->power_gating = false;
  1710. if ((rdev->family == CHIP_CYPRESS) ||
  1711. (rdev->family == CHIP_HEMLOCK))
  1712. pi->gfx_clock_gating = false;
  1713. else
  1714. pi->gfx_clock_gating = true;
  1715. pi->mg_clock_gating = true;
  1716. pi->mgcgtssm = true;
  1717. eg_pi->ls_clock_gating = false;
  1718. eg_pi->sclk_deep_sleep = false;
  1719. pi->dynamic_pcie_gen2 = true;
  1720. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  1721. pi->thermal_protection = true;
  1722. else
  1723. pi->thermal_protection = false;
  1724. pi->display_gap = true;
  1725. if (rdev->flags & RADEON_IS_MOBILITY)
  1726. pi->dcodt = true;
  1727. else
  1728. pi->dcodt = false;
  1729. pi->ulps = true;
  1730. eg_pi->dynamic_ac_timing = true;
  1731. eg_pi->abm = true;
  1732. eg_pi->mcls = true;
  1733. eg_pi->light_sleep = true;
  1734. eg_pi->memory_transition = true;
  1735. #if defined(CONFIG_ACPI)
  1736. eg_pi->pcie_performance_request =
  1737. radeon_acpi_is_pcie_performance_request_supported(rdev);
  1738. #else
  1739. eg_pi->pcie_performance_request = false;
  1740. #endif
  1741. if ((rdev->family == CHIP_CYPRESS) ||
  1742. (rdev->family == CHIP_HEMLOCK) ||
  1743. (rdev->family == CHIP_JUNIPER))
  1744. eg_pi->dll_default_on = true;
  1745. else
  1746. eg_pi->dll_default_on = false;
  1747. eg_pi->sclk_deep_sleep = false;
  1748. pi->mclk_stutter_mode_threshold = 0;
  1749. pi->sram_end = SMC_RAM_END;
  1750. return 0;
  1751. }
  1752. void cypress_dpm_fini(struct radeon_device *rdev)
  1753. {
  1754. int i;
  1755. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1756. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1757. }
  1758. kfree(rdev->pm.dpm.ps);
  1759. kfree(rdev->pm.dpm.priv);
  1760. }
  1761. bool cypress_dpm_vblank_too_short(struct radeon_device *rdev)
  1762. {
  1763. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1764. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1765. /* we never hit the non-gddr5 limit so disable it */
  1766. u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
  1767. if (vblank_time < switch_limit)
  1768. return true;
  1769. else
  1770. return false;
  1771. }