ci_dpm.c 157 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "r600_dpm.h"
  27. #include "ci_dpm.h"
  28. #include "atom.h"
  29. #include <linux/seq_file.h>
  30. #define MC_CG_ARB_FREQ_F0 0x0a
  31. #define MC_CG_ARB_FREQ_F1 0x0b
  32. #define MC_CG_ARB_FREQ_F2 0x0c
  33. #define MC_CG_ARB_FREQ_F3 0x0d
  34. #define SMC_RAM_END 0x40000
  35. #define VOLTAGE_SCALE 4
  36. #define VOLTAGE_VID_OFFSET_SCALE1 625
  37. #define VOLTAGE_VID_OFFSET_SCALE2 100
  38. static const struct ci_pt_defaults defaults_hawaii_xt =
  39. {
  40. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  41. { 0x84, 0x0, 0x0, 0x7F, 0x0, 0x0, 0x5A, 0x60, 0x51, 0x8E, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  42. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  43. };
  44. static const struct ci_pt_defaults defaults_hawaii_pro =
  45. {
  46. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  47. { 0x93, 0x0, 0x0, 0x97, 0x0, 0x0, 0x6B, 0x60, 0x51, 0x95, 0x79, 0x6B, 0x5F, 0x90, 0x79 },
  48. { 0x1EA, 0x1EA, 0x1EA, 0x224, 0x224, 0x224, 0x24F, 0x24F, 0x24F, 0x28E, 0x28E, 0x28E, 0x2BC, 0x2BC, 0x2BC }
  49. };
  50. static const struct ci_pt_defaults defaults_bonaire_xt =
  51. {
  52. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  53. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  54. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  55. };
  56. static const struct ci_pt_defaults defaults_bonaire_pro =
  57. {
  58. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  59. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  60. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  61. };
  62. static const struct ci_pt_defaults defaults_saturn_xt =
  63. {
  64. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  65. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  66. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  67. };
  68. static const struct ci_pt_defaults defaults_saturn_pro =
  69. {
  70. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  71. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  72. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  73. };
  74. static const struct ci_pt_config_reg didt_config_ci[] =
  75. {
  76. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  77. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  78. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  79. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0xFFFFFFFF }
  149. };
  150. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  151. extern void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
  152. u32 *max_clock);
  153. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  154. u32 arb_freq_src, u32 arb_freq_dest);
  155. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  156. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  157. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  158. u32 max_voltage_steps,
  159. struct atom_voltage_table *voltage_table);
  160. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  161. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  162. extern void cik_update_cg(struct radeon_device *rdev,
  163. u32 block, bool enable);
  164. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  165. struct atom_voltage_table_entry *voltage_table,
  166. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  167. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  168. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  169. u32 target_tdp);
  170. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  171. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  172. {
  173. struct ci_power_info *pi = rdev->pm.dpm.priv;
  174. return pi;
  175. }
  176. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  177. {
  178. struct ci_ps *ps = rps->ps_priv;
  179. return ps;
  180. }
  181. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  182. {
  183. struct ci_power_info *pi = ci_get_pi(rdev);
  184. switch (rdev->pdev->device) {
  185. case 0x6650:
  186. case 0x6658:
  187. case 0x665C:
  188. default:
  189. pi->powertune_defaults = &defaults_bonaire_xt;
  190. break;
  191. case 0x6651:
  192. case 0x665D:
  193. pi->powertune_defaults = &defaults_bonaire_pro;
  194. break;
  195. case 0x6640:
  196. pi->powertune_defaults = &defaults_saturn_xt;
  197. break;
  198. case 0x6641:
  199. pi->powertune_defaults = &defaults_saturn_pro;
  200. break;
  201. case 0x67B8:
  202. case 0x67B0:
  203. case 0x67A0:
  204. case 0x67A1:
  205. case 0x67A2:
  206. case 0x67A8:
  207. case 0x67A9:
  208. case 0x67AA:
  209. case 0x67B9:
  210. case 0x67BE:
  211. pi->powertune_defaults = &defaults_hawaii_xt;
  212. break;
  213. case 0x67BA:
  214. case 0x67B1:
  215. pi->powertune_defaults = &defaults_hawaii_pro;
  216. break;
  217. }
  218. pi->dte_tj_offset = 0;
  219. pi->caps_power_containment = true;
  220. pi->caps_cac = false;
  221. pi->caps_sq_ramping = false;
  222. pi->caps_db_ramping = false;
  223. pi->caps_td_ramping = false;
  224. pi->caps_tcp_ramping = false;
  225. if (pi->caps_power_containment) {
  226. pi->caps_cac = true;
  227. pi->enable_bapm_feature = true;
  228. pi->enable_tdc_limit_feature = true;
  229. pi->enable_pkg_pwr_tracking_feature = true;
  230. }
  231. }
  232. static u8 ci_convert_to_vid(u16 vddc)
  233. {
  234. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  235. }
  236. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  237. {
  238. struct ci_power_info *pi = ci_get_pi(rdev);
  239. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  240. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  241. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  242. u32 i;
  243. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  244. return -EINVAL;
  245. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  246. return -EINVAL;
  247. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  248. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  249. return -EINVAL;
  250. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  251. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  252. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  253. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  254. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  255. } else {
  256. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  257. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  258. }
  259. }
  260. return 0;
  261. }
  262. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  263. {
  264. struct ci_power_info *pi = ci_get_pi(rdev);
  265. u8 *vid = pi->smc_powertune_table.VddCVid;
  266. u32 i;
  267. if (pi->vddc_voltage_table.count > 8)
  268. return -EINVAL;
  269. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  270. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  271. return 0;
  272. }
  273. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  274. {
  275. struct ci_power_info *pi = ci_get_pi(rdev);
  276. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  277. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  278. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  279. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  280. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  281. return 0;
  282. }
  283. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  284. {
  285. struct ci_power_info *pi = ci_get_pi(rdev);
  286. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  287. u16 tdc_limit;
  288. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  289. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  290. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  291. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  292. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  293. return 0;
  294. }
  295. static int ci_populate_dw8(struct radeon_device *rdev)
  296. {
  297. struct ci_power_info *pi = ci_get_pi(rdev);
  298. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  299. int ret;
  300. ret = ci_read_smc_sram_dword(rdev,
  301. SMU7_FIRMWARE_HEADER_LOCATION +
  302. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  303. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  304. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  305. pi->sram_end);
  306. if (ret)
  307. return -EINVAL;
  308. else
  309. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  310. return 0;
  311. }
  312. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  313. {
  314. struct ci_power_info *pi = ci_get_pi(rdev);
  315. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  316. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  317. int i, min, max;
  318. min = max = hi_vid[0];
  319. for (i = 0; i < 8; i++) {
  320. if (0 != hi_vid[i]) {
  321. if (min > hi_vid[i])
  322. min = hi_vid[i];
  323. if (max < hi_vid[i])
  324. max = hi_vid[i];
  325. }
  326. if (0 != lo_vid[i]) {
  327. if (min > lo_vid[i])
  328. min = lo_vid[i];
  329. if (max < lo_vid[i])
  330. max = lo_vid[i];
  331. }
  332. }
  333. if ((min == 0) || (max == 0))
  334. return -EINVAL;
  335. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  336. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  337. return 0;
  338. }
  339. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  340. {
  341. struct ci_power_info *pi = ci_get_pi(rdev);
  342. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  343. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  344. struct radeon_cac_tdp_table *cac_tdp_table =
  345. rdev->pm.dpm.dyn_state.cac_tdp_table;
  346. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  347. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  348. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  349. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  350. return 0;
  351. }
  352. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  353. {
  354. struct ci_power_info *pi = ci_get_pi(rdev);
  355. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  356. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  357. struct radeon_cac_tdp_table *cac_tdp_table =
  358. rdev->pm.dpm.dyn_state.cac_tdp_table;
  359. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  360. int i, j, k;
  361. const u16 *def1;
  362. const u16 *def2;
  363. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  364. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  365. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  366. dpm_table->GpuTjMax =
  367. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  368. dpm_table->GpuTjHyst = 8;
  369. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  370. if (ppm) {
  371. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  372. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  373. } else {
  374. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  375. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  376. }
  377. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  378. def1 = pt_defaults->bapmti_r;
  379. def2 = pt_defaults->bapmti_rc;
  380. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  381. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  382. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  383. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  384. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  385. def1++;
  386. def2++;
  387. }
  388. }
  389. }
  390. return 0;
  391. }
  392. static int ci_populate_pm_base(struct radeon_device *rdev)
  393. {
  394. struct ci_power_info *pi = ci_get_pi(rdev);
  395. u32 pm_fuse_table_offset;
  396. int ret;
  397. if (pi->caps_power_containment) {
  398. ret = ci_read_smc_sram_dword(rdev,
  399. SMU7_FIRMWARE_HEADER_LOCATION +
  400. offsetof(SMU7_Firmware_Header, PmFuseTable),
  401. &pm_fuse_table_offset, pi->sram_end);
  402. if (ret)
  403. return ret;
  404. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  405. if (ret)
  406. return ret;
  407. ret = ci_populate_vddc_vid(rdev);
  408. if (ret)
  409. return ret;
  410. ret = ci_populate_svi_load_line(rdev);
  411. if (ret)
  412. return ret;
  413. ret = ci_populate_tdc_limit(rdev);
  414. if (ret)
  415. return ret;
  416. ret = ci_populate_dw8(rdev);
  417. if (ret)
  418. return ret;
  419. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  420. if (ret)
  421. return ret;
  422. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  423. if (ret)
  424. return ret;
  425. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  426. (u8 *)&pi->smc_powertune_table,
  427. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  428. if (ret)
  429. return ret;
  430. }
  431. return 0;
  432. }
  433. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  434. {
  435. struct ci_power_info *pi = ci_get_pi(rdev);
  436. u32 data;
  437. if (pi->caps_sq_ramping) {
  438. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  439. if (enable)
  440. data |= DIDT_CTRL_EN;
  441. else
  442. data &= ~DIDT_CTRL_EN;
  443. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  444. }
  445. if (pi->caps_db_ramping) {
  446. data = RREG32_DIDT(DIDT_DB_CTRL0);
  447. if (enable)
  448. data |= DIDT_CTRL_EN;
  449. else
  450. data &= ~DIDT_CTRL_EN;
  451. WREG32_DIDT(DIDT_DB_CTRL0, data);
  452. }
  453. if (pi->caps_td_ramping) {
  454. data = RREG32_DIDT(DIDT_TD_CTRL0);
  455. if (enable)
  456. data |= DIDT_CTRL_EN;
  457. else
  458. data &= ~DIDT_CTRL_EN;
  459. WREG32_DIDT(DIDT_TD_CTRL0, data);
  460. }
  461. if (pi->caps_tcp_ramping) {
  462. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  463. if (enable)
  464. data |= DIDT_CTRL_EN;
  465. else
  466. data &= ~DIDT_CTRL_EN;
  467. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  468. }
  469. }
  470. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  471. const struct ci_pt_config_reg *cac_config_regs)
  472. {
  473. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  474. u32 data;
  475. u32 cache = 0;
  476. if (config_regs == NULL)
  477. return -EINVAL;
  478. while (config_regs->offset != 0xFFFFFFFF) {
  479. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  480. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  481. } else {
  482. switch (config_regs->type) {
  483. case CISLANDS_CONFIGREG_SMC_IND:
  484. data = RREG32_SMC(config_regs->offset);
  485. break;
  486. case CISLANDS_CONFIGREG_DIDT_IND:
  487. data = RREG32_DIDT(config_regs->offset);
  488. break;
  489. default:
  490. data = RREG32(config_regs->offset << 2);
  491. break;
  492. }
  493. data &= ~config_regs->mask;
  494. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  495. data |= cache;
  496. switch (config_regs->type) {
  497. case CISLANDS_CONFIGREG_SMC_IND:
  498. WREG32_SMC(config_regs->offset, data);
  499. break;
  500. case CISLANDS_CONFIGREG_DIDT_IND:
  501. WREG32_DIDT(config_regs->offset, data);
  502. break;
  503. default:
  504. WREG32(config_regs->offset << 2, data);
  505. break;
  506. }
  507. cache = 0;
  508. }
  509. config_regs++;
  510. }
  511. return 0;
  512. }
  513. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  514. {
  515. struct ci_power_info *pi = ci_get_pi(rdev);
  516. int ret;
  517. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  518. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  519. cik_enter_rlc_safe_mode(rdev);
  520. if (enable) {
  521. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  522. if (ret) {
  523. cik_exit_rlc_safe_mode(rdev);
  524. return ret;
  525. }
  526. }
  527. ci_do_enable_didt(rdev, enable);
  528. cik_exit_rlc_safe_mode(rdev);
  529. }
  530. return 0;
  531. }
  532. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  533. {
  534. struct ci_power_info *pi = ci_get_pi(rdev);
  535. PPSMC_Result smc_result;
  536. int ret = 0;
  537. if (enable) {
  538. pi->power_containment_features = 0;
  539. if (pi->caps_power_containment) {
  540. if (pi->enable_bapm_feature) {
  541. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  542. if (smc_result != PPSMC_Result_OK)
  543. ret = -EINVAL;
  544. else
  545. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  546. }
  547. if (pi->enable_tdc_limit_feature) {
  548. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  549. if (smc_result != PPSMC_Result_OK)
  550. ret = -EINVAL;
  551. else
  552. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  553. }
  554. if (pi->enable_pkg_pwr_tracking_feature) {
  555. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  556. if (smc_result != PPSMC_Result_OK) {
  557. ret = -EINVAL;
  558. } else {
  559. struct radeon_cac_tdp_table *cac_tdp_table =
  560. rdev->pm.dpm.dyn_state.cac_tdp_table;
  561. u32 default_pwr_limit =
  562. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  563. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  564. ci_set_power_limit(rdev, default_pwr_limit);
  565. }
  566. }
  567. }
  568. } else {
  569. if (pi->caps_power_containment && pi->power_containment_features) {
  570. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  571. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  572. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  573. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  574. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  575. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  576. pi->power_containment_features = 0;
  577. }
  578. }
  579. return ret;
  580. }
  581. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  582. {
  583. struct ci_power_info *pi = ci_get_pi(rdev);
  584. PPSMC_Result smc_result;
  585. int ret = 0;
  586. if (pi->caps_cac) {
  587. if (enable) {
  588. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  589. if (smc_result != PPSMC_Result_OK) {
  590. ret = -EINVAL;
  591. pi->cac_enabled = false;
  592. } else {
  593. pi->cac_enabled = true;
  594. }
  595. } else if (pi->cac_enabled) {
  596. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  597. pi->cac_enabled = false;
  598. }
  599. }
  600. return ret;
  601. }
  602. static int ci_power_control_set_level(struct radeon_device *rdev)
  603. {
  604. struct ci_power_info *pi = ci_get_pi(rdev);
  605. struct radeon_cac_tdp_table *cac_tdp_table =
  606. rdev->pm.dpm.dyn_state.cac_tdp_table;
  607. s32 adjust_percent;
  608. s32 target_tdp;
  609. int ret = 0;
  610. bool adjust_polarity = false; /* ??? */
  611. if (pi->caps_power_containment &&
  612. (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)) {
  613. adjust_percent = adjust_polarity ?
  614. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  615. target_tdp = ((100 + adjust_percent) *
  616. (s32)cac_tdp_table->configurable_tdp) / 100;
  617. target_tdp *= 256;
  618. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  619. }
  620. return ret;
  621. }
  622. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  623. {
  624. struct ci_power_info *pi = ci_get_pi(rdev);
  625. if (pi->uvd_power_gated == gate)
  626. return;
  627. pi->uvd_power_gated = gate;
  628. ci_update_uvd_dpm(rdev, gate);
  629. }
  630. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  631. {
  632. struct ci_power_info *pi = ci_get_pi(rdev);
  633. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  634. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  635. if (vblank_time < switch_limit)
  636. return true;
  637. else
  638. return false;
  639. }
  640. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  641. struct radeon_ps *rps)
  642. {
  643. struct ci_ps *ps = ci_get_ps(rps);
  644. struct ci_power_info *pi = ci_get_pi(rdev);
  645. struct radeon_clock_and_voltage_limits *max_limits;
  646. bool disable_mclk_switching;
  647. u32 sclk, mclk;
  648. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  649. int i;
  650. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  651. ci_dpm_vblank_too_short(rdev))
  652. disable_mclk_switching = true;
  653. else
  654. disable_mclk_switching = false;
  655. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  656. pi->battery_state = true;
  657. else
  658. pi->battery_state = false;
  659. if (rdev->pm.dpm.ac_power)
  660. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  661. else
  662. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  663. if (rdev->pm.dpm.ac_power == false) {
  664. for (i = 0; i < ps->performance_level_count; i++) {
  665. if (ps->performance_levels[i].mclk > max_limits->mclk)
  666. ps->performance_levels[i].mclk = max_limits->mclk;
  667. if (ps->performance_levels[i].sclk > max_limits->sclk)
  668. ps->performance_levels[i].sclk = max_limits->sclk;
  669. }
  670. }
  671. /* limit clocks to max supported clocks based on voltage dependency tables */
  672. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  673. &max_sclk_vddc);
  674. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  675. &max_mclk_vddci);
  676. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  677. &max_mclk_vddc);
  678. for (i = 0; i < ps->performance_level_count; i++) {
  679. if (max_sclk_vddc) {
  680. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  681. ps->performance_levels[i].sclk = max_sclk_vddc;
  682. }
  683. if (max_mclk_vddci) {
  684. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  685. ps->performance_levels[i].mclk = max_mclk_vddci;
  686. }
  687. if (max_mclk_vddc) {
  688. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  689. ps->performance_levels[i].mclk = max_mclk_vddc;
  690. }
  691. }
  692. /* XXX validate the min clocks required for display */
  693. if (disable_mclk_switching) {
  694. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  695. sclk = ps->performance_levels[0].sclk;
  696. } else {
  697. mclk = ps->performance_levels[0].mclk;
  698. sclk = ps->performance_levels[0].sclk;
  699. }
  700. ps->performance_levels[0].sclk = sclk;
  701. ps->performance_levels[0].mclk = mclk;
  702. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  703. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  704. if (disable_mclk_switching) {
  705. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  706. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  707. } else {
  708. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  709. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  710. }
  711. }
  712. static int ci_set_thermal_temperature_range(struct radeon_device *rdev,
  713. int min_temp, int max_temp)
  714. {
  715. int low_temp = 0 * 1000;
  716. int high_temp = 255 * 1000;
  717. u32 tmp;
  718. if (low_temp < min_temp)
  719. low_temp = min_temp;
  720. if (high_temp > max_temp)
  721. high_temp = max_temp;
  722. if (high_temp < low_temp) {
  723. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  724. return -EINVAL;
  725. }
  726. tmp = RREG32_SMC(CG_THERMAL_INT);
  727. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  728. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  729. CI_DIG_THERM_INTL(low_temp / 1000);
  730. WREG32_SMC(CG_THERMAL_INT, tmp);
  731. #if 0
  732. /* XXX: need to figure out how to handle this properly */
  733. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  734. tmp &= DIG_THERM_DPM_MASK;
  735. tmp |= DIG_THERM_DPM(high_temp / 1000);
  736. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  737. #endif
  738. return 0;
  739. }
  740. #if 0
  741. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  742. u16 reg_offset, u32 *value)
  743. {
  744. struct ci_power_info *pi = ci_get_pi(rdev);
  745. return ci_read_smc_sram_dword(rdev,
  746. pi->soft_regs_start + reg_offset,
  747. value, pi->sram_end);
  748. }
  749. #endif
  750. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  751. u16 reg_offset, u32 value)
  752. {
  753. struct ci_power_info *pi = ci_get_pi(rdev);
  754. return ci_write_smc_sram_dword(rdev,
  755. pi->soft_regs_start + reg_offset,
  756. value, pi->sram_end);
  757. }
  758. static void ci_init_fps_limits(struct radeon_device *rdev)
  759. {
  760. struct ci_power_info *pi = ci_get_pi(rdev);
  761. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  762. if (pi->caps_fps) {
  763. u16 tmp;
  764. tmp = 45;
  765. table->FpsHighT = cpu_to_be16(tmp);
  766. tmp = 30;
  767. table->FpsLowT = cpu_to_be16(tmp);
  768. }
  769. }
  770. static int ci_update_sclk_t(struct radeon_device *rdev)
  771. {
  772. struct ci_power_info *pi = ci_get_pi(rdev);
  773. int ret = 0;
  774. u32 low_sclk_interrupt_t = 0;
  775. if (pi->caps_sclk_throttle_low_notification) {
  776. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  777. ret = ci_copy_bytes_to_smc(rdev,
  778. pi->dpm_table_start +
  779. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  780. (u8 *)&low_sclk_interrupt_t,
  781. sizeof(u32), pi->sram_end);
  782. }
  783. return ret;
  784. }
  785. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  786. {
  787. struct ci_power_info *pi = ci_get_pi(rdev);
  788. u16 leakage_id, virtual_voltage_id;
  789. u16 vddc, vddci;
  790. int i;
  791. pi->vddc_leakage.count = 0;
  792. pi->vddci_leakage.count = 0;
  793. if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  794. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  795. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  796. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  797. virtual_voltage_id,
  798. leakage_id) == 0) {
  799. if (vddc != 0 && vddc != virtual_voltage_id) {
  800. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  801. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  802. pi->vddc_leakage.count++;
  803. }
  804. if (vddci != 0 && vddci != virtual_voltage_id) {
  805. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  806. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  807. pi->vddci_leakage.count++;
  808. }
  809. }
  810. }
  811. }
  812. }
  813. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  814. {
  815. struct ci_power_info *pi = ci_get_pi(rdev);
  816. bool want_thermal_protection;
  817. enum radeon_dpm_event_src dpm_event_src;
  818. u32 tmp;
  819. switch (sources) {
  820. case 0:
  821. default:
  822. want_thermal_protection = false;
  823. break;
  824. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  825. want_thermal_protection = true;
  826. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  827. break;
  828. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  829. want_thermal_protection = true;
  830. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  831. break;
  832. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  833. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  834. want_thermal_protection = true;
  835. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  836. break;
  837. }
  838. if (want_thermal_protection) {
  839. #if 0
  840. /* XXX: need to figure out how to handle this properly */
  841. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  842. tmp &= DPM_EVENT_SRC_MASK;
  843. tmp |= DPM_EVENT_SRC(dpm_event_src);
  844. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  845. #endif
  846. tmp = RREG32_SMC(GENERAL_PWRMGT);
  847. if (pi->thermal_protection)
  848. tmp &= ~THERMAL_PROTECTION_DIS;
  849. else
  850. tmp |= THERMAL_PROTECTION_DIS;
  851. WREG32_SMC(GENERAL_PWRMGT, tmp);
  852. } else {
  853. tmp = RREG32_SMC(GENERAL_PWRMGT);
  854. tmp |= THERMAL_PROTECTION_DIS;
  855. WREG32_SMC(GENERAL_PWRMGT, tmp);
  856. }
  857. }
  858. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  859. enum radeon_dpm_auto_throttle_src source,
  860. bool enable)
  861. {
  862. struct ci_power_info *pi = ci_get_pi(rdev);
  863. if (enable) {
  864. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  865. pi->active_auto_throttle_sources |= 1 << source;
  866. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  867. }
  868. } else {
  869. if (pi->active_auto_throttle_sources & (1 << source)) {
  870. pi->active_auto_throttle_sources &= ~(1 << source);
  871. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  872. }
  873. }
  874. }
  875. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  876. {
  877. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  878. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  879. }
  880. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  881. {
  882. struct ci_power_info *pi = ci_get_pi(rdev);
  883. PPSMC_Result smc_result;
  884. if (!pi->need_update_smu7_dpm_table)
  885. return 0;
  886. if ((!pi->sclk_dpm_key_disabled) &&
  887. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  888. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  889. if (smc_result != PPSMC_Result_OK)
  890. return -EINVAL;
  891. }
  892. if ((!pi->mclk_dpm_key_disabled) &&
  893. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  894. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  895. if (smc_result != PPSMC_Result_OK)
  896. return -EINVAL;
  897. }
  898. pi->need_update_smu7_dpm_table = 0;
  899. return 0;
  900. }
  901. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  902. {
  903. struct ci_power_info *pi = ci_get_pi(rdev);
  904. PPSMC_Result smc_result;
  905. if (enable) {
  906. if (!pi->sclk_dpm_key_disabled) {
  907. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  908. if (smc_result != PPSMC_Result_OK)
  909. return -EINVAL;
  910. }
  911. if (!pi->mclk_dpm_key_disabled) {
  912. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  913. if (smc_result != PPSMC_Result_OK)
  914. return -EINVAL;
  915. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  916. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  917. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  918. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  919. udelay(10);
  920. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  921. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  922. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  923. }
  924. } else {
  925. if (!pi->sclk_dpm_key_disabled) {
  926. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  927. if (smc_result != PPSMC_Result_OK)
  928. return -EINVAL;
  929. }
  930. if (!pi->mclk_dpm_key_disabled) {
  931. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  932. if (smc_result != PPSMC_Result_OK)
  933. return -EINVAL;
  934. }
  935. }
  936. return 0;
  937. }
  938. static int ci_start_dpm(struct radeon_device *rdev)
  939. {
  940. struct ci_power_info *pi = ci_get_pi(rdev);
  941. PPSMC_Result smc_result;
  942. int ret;
  943. u32 tmp;
  944. tmp = RREG32_SMC(GENERAL_PWRMGT);
  945. tmp |= GLOBAL_PWRMGT_EN;
  946. WREG32_SMC(GENERAL_PWRMGT, tmp);
  947. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  948. tmp |= DYNAMIC_PM_EN;
  949. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  950. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  951. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  952. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  953. if (smc_result != PPSMC_Result_OK)
  954. return -EINVAL;
  955. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  956. if (ret)
  957. return ret;
  958. if (!pi->pcie_dpm_key_disabled) {
  959. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  960. if (smc_result != PPSMC_Result_OK)
  961. return -EINVAL;
  962. }
  963. return 0;
  964. }
  965. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  966. {
  967. struct ci_power_info *pi = ci_get_pi(rdev);
  968. PPSMC_Result smc_result;
  969. if (!pi->need_update_smu7_dpm_table)
  970. return 0;
  971. if ((!pi->sclk_dpm_key_disabled) &&
  972. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  973. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  974. if (smc_result != PPSMC_Result_OK)
  975. return -EINVAL;
  976. }
  977. if ((!pi->mclk_dpm_key_disabled) &&
  978. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  979. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  980. if (smc_result != PPSMC_Result_OK)
  981. return -EINVAL;
  982. }
  983. return 0;
  984. }
  985. static int ci_stop_dpm(struct radeon_device *rdev)
  986. {
  987. struct ci_power_info *pi = ci_get_pi(rdev);
  988. PPSMC_Result smc_result;
  989. int ret;
  990. u32 tmp;
  991. tmp = RREG32_SMC(GENERAL_PWRMGT);
  992. tmp &= ~GLOBAL_PWRMGT_EN;
  993. WREG32_SMC(GENERAL_PWRMGT, tmp);
  994. tmp = RREG32(SCLK_PWRMGT_CNTL);
  995. tmp &= ~DYNAMIC_PM_EN;
  996. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  997. if (!pi->pcie_dpm_key_disabled) {
  998. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  999. if (smc_result != PPSMC_Result_OK)
  1000. return -EINVAL;
  1001. }
  1002. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1003. if (ret)
  1004. return ret;
  1005. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1006. if (smc_result != PPSMC_Result_OK)
  1007. return -EINVAL;
  1008. return 0;
  1009. }
  1010. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1011. {
  1012. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1013. if (enable)
  1014. tmp &= ~SCLK_PWRMGT_OFF;
  1015. else
  1016. tmp |= SCLK_PWRMGT_OFF;
  1017. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1018. }
  1019. #if 0
  1020. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1021. bool ac_power)
  1022. {
  1023. struct ci_power_info *pi = ci_get_pi(rdev);
  1024. struct radeon_cac_tdp_table *cac_tdp_table =
  1025. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1026. u32 power_limit;
  1027. if (ac_power)
  1028. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1029. else
  1030. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1031. ci_set_power_limit(rdev, power_limit);
  1032. if (pi->caps_automatic_dc_transition) {
  1033. if (ac_power)
  1034. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1035. else
  1036. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1037. }
  1038. return 0;
  1039. }
  1040. #endif
  1041. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1042. PPSMC_Msg msg, u32 parameter)
  1043. {
  1044. WREG32(SMC_MSG_ARG_0, parameter);
  1045. return ci_send_msg_to_smc(rdev, msg);
  1046. }
  1047. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1048. PPSMC_Msg msg, u32 *parameter)
  1049. {
  1050. PPSMC_Result smc_result;
  1051. smc_result = ci_send_msg_to_smc(rdev, msg);
  1052. if ((smc_result == PPSMC_Result_OK) && parameter)
  1053. *parameter = RREG32(SMC_MSG_ARG_0);
  1054. return smc_result;
  1055. }
  1056. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1057. {
  1058. struct ci_power_info *pi = ci_get_pi(rdev);
  1059. if (!pi->sclk_dpm_key_disabled) {
  1060. PPSMC_Result smc_result =
  1061. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, n);
  1062. if (smc_result != PPSMC_Result_OK)
  1063. return -EINVAL;
  1064. }
  1065. return 0;
  1066. }
  1067. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1068. {
  1069. struct ci_power_info *pi = ci_get_pi(rdev);
  1070. if (!pi->mclk_dpm_key_disabled) {
  1071. PPSMC_Result smc_result =
  1072. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_ForceState, n);
  1073. if (smc_result != PPSMC_Result_OK)
  1074. return -EINVAL;
  1075. }
  1076. return 0;
  1077. }
  1078. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1079. {
  1080. struct ci_power_info *pi = ci_get_pi(rdev);
  1081. if (!pi->pcie_dpm_key_disabled) {
  1082. PPSMC_Result smc_result =
  1083. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1084. if (smc_result != PPSMC_Result_OK)
  1085. return -EINVAL;
  1086. }
  1087. return 0;
  1088. }
  1089. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1090. {
  1091. struct ci_power_info *pi = ci_get_pi(rdev);
  1092. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1093. PPSMC_Result smc_result =
  1094. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1095. if (smc_result != PPSMC_Result_OK)
  1096. return -EINVAL;
  1097. }
  1098. return 0;
  1099. }
  1100. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1101. u32 target_tdp)
  1102. {
  1103. PPSMC_Result smc_result =
  1104. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1105. if (smc_result != PPSMC_Result_OK)
  1106. return -EINVAL;
  1107. return 0;
  1108. }
  1109. static int ci_set_boot_state(struct radeon_device *rdev)
  1110. {
  1111. return ci_enable_sclk_mclk_dpm(rdev, false);
  1112. }
  1113. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1114. {
  1115. u32 sclk_freq;
  1116. PPSMC_Result smc_result =
  1117. ci_send_msg_to_smc_return_parameter(rdev,
  1118. PPSMC_MSG_API_GetSclkFrequency,
  1119. &sclk_freq);
  1120. if (smc_result != PPSMC_Result_OK)
  1121. sclk_freq = 0;
  1122. return sclk_freq;
  1123. }
  1124. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1125. {
  1126. u32 mclk_freq;
  1127. PPSMC_Result smc_result =
  1128. ci_send_msg_to_smc_return_parameter(rdev,
  1129. PPSMC_MSG_API_GetMclkFrequency,
  1130. &mclk_freq);
  1131. if (smc_result != PPSMC_Result_OK)
  1132. mclk_freq = 0;
  1133. return mclk_freq;
  1134. }
  1135. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1136. {
  1137. int i;
  1138. ci_program_jump_on_start(rdev);
  1139. ci_start_smc_clock(rdev);
  1140. ci_start_smc(rdev);
  1141. for (i = 0; i < rdev->usec_timeout; i++) {
  1142. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1143. break;
  1144. }
  1145. }
  1146. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1147. {
  1148. ci_reset_smc(rdev);
  1149. ci_stop_smc_clock(rdev);
  1150. }
  1151. static int ci_process_firmware_header(struct radeon_device *rdev)
  1152. {
  1153. struct ci_power_info *pi = ci_get_pi(rdev);
  1154. u32 tmp;
  1155. int ret;
  1156. ret = ci_read_smc_sram_dword(rdev,
  1157. SMU7_FIRMWARE_HEADER_LOCATION +
  1158. offsetof(SMU7_Firmware_Header, DpmTable),
  1159. &tmp, pi->sram_end);
  1160. if (ret)
  1161. return ret;
  1162. pi->dpm_table_start = tmp;
  1163. ret = ci_read_smc_sram_dword(rdev,
  1164. SMU7_FIRMWARE_HEADER_LOCATION +
  1165. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1166. &tmp, pi->sram_end);
  1167. if (ret)
  1168. return ret;
  1169. pi->soft_regs_start = tmp;
  1170. ret = ci_read_smc_sram_dword(rdev,
  1171. SMU7_FIRMWARE_HEADER_LOCATION +
  1172. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1173. &tmp, pi->sram_end);
  1174. if (ret)
  1175. return ret;
  1176. pi->mc_reg_table_start = tmp;
  1177. ret = ci_read_smc_sram_dword(rdev,
  1178. SMU7_FIRMWARE_HEADER_LOCATION +
  1179. offsetof(SMU7_Firmware_Header, FanTable),
  1180. &tmp, pi->sram_end);
  1181. if (ret)
  1182. return ret;
  1183. pi->fan_table_start = tmp;
  1184. ret = ci_read_smc_sram_dword(rdev,
  1185. SMU7_FIRMWARE_HEADER_LOCATION +
  1186. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1187. &tmp, pi->sram_end);
  1188. if (ret)
  1189. return ret;
  1190. pi->arb_table_start = tmp;
  1191. return 0;
  1192. }
  1193. static void ci_read_clock_registers(struct radeon_device *rdev)
  1194. {
  1195. struct ci_power_info *pi = ci_get_pi(rdev);
  1196. pi->clock_registers.cg_spll_func_cntl =
  1197. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1198. pi->clock_registers.cg_spll_func_cntl_2 =
  1199. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1200. pi->clock_registers.cg_spll_func_cntl_3 =
  1201. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1202. pi->clock_registers.cg_spll_func_cntl_4 =
  1203. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1204. pi->clock_registers.cg_spll_spread_spectrum =
  1205. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1206. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1207. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1208. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1209. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1210. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1211. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1212. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1213. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1214. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1215. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1216. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1217. }
  1218. static void ci_init_sclk_t(struct radeon_device *rdev)
  1219. {
  1220. struct ci_power_info *pi = ci_get_pi(rdev);
  1221. pi->low_sclk_interrupt_t = 0;
  1222. }
  1223. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1224. bool enable)
  1225. {
  1226. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1227. if (enable)
  1228. tmp &= ~THERMAL_PROTECTION_DIS;
  1229. else
  1230. tmp |= THERMAL_PROTECTION_DIS;
  1231. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1232. }
  1233. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1234. {
  1235. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1236. tmp |= STATIC_PM_EN;
  1237. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1238. }
  1239. #if 0
  1240. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1241. {
  1242. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1243. udelay(25000);
  1244. return 0;
  1245. }
  1246. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1247. {
  1248. int i;
  1249. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1250. udelay(7000);
  1251. for (i = 0; i < rdev->usec_timeout; i++) {
  1252. if (RREG32(SMC_RESP_0) == 1)
  1253. break;
  1254. udelay(1000);
  1255. }
  1256. return 0;
  1257. }
  1258. #endif
  1259. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1260. bool has_display)
  1261. {
  1262. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1263. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1264. }
  1265. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1266. bool enable)
  1267. {
  1268. struct ci_power_info *pi = ci_get_pi(rdev);
  1269. if (enable) {
  1270. if (pi->caps_sclk_ds) {
  1271. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1272. return -EINVAL;
  1273. } else {
  1274. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1275. return -EINVAL;
  1276. }
  1277. } else {
  1278. if (pi->caps_sclk_ds) {
  1279. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1280. return -EINVAL;
  1281. }
  1282. }
  1283. return 0;
  1284. }
  1285. static void ci_program_display_gap(struct radeon_device *rdev)
  1286. {
  1287. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1288. u32 pre_vbi_time_in_us;
  1289. u32 frame_time_in_us;
  1290. u32 ref_clock = rdev->clock.spll.reference_freq;
  1291. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1292. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1293. tmp &= ~DISP_GAP_MASK;
  1294. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1295. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1296. else
  1297. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1298. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1299. if (refresh_rate == 0)
  1300. refresh_rate = 60;
  1301. if (vblank_time == 0xffffffff)
  1302. vblank_time = 500;
  1303. frame_time_in_us = 1000000 / refresh_rate;
  1304. pre_vbi_time_in_us =
  1305. frame_time_in_us - 200 - vblank_time;
  1306. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1307. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1308. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1309. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1310. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1311. }
  1312. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1313. {
  1314. struct ci_power_info *pi = ci_get_pi(rdev);
  1315. u32 tmp;
  1316. if (enable) {
  1317. if (pi->caps_sclk_ss_support) {
  1318. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1319. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1320. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1321. }
  1322. } else {
  1323. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1324. tmp &= ~SSEN;
  1325. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1326. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1327. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1328. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1329. }
  1330. }
  1331. static void ci_program_sstp(struct radeon_device *rdev)
  1332. {
  1333. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1334. }
  1335. static void ci_enable_display_gap(struct radeon_device *rdev)
  1336. {
  1337. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1338. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1339. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1340. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1341. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1342. }
  1343. static void ci_program_vc(struct radeon_device *rdev)
  1344. {
  1345. u32 tmp;
  1346. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1347. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1348. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1349. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1350. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1351. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1352. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1353. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1354. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1355. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1356. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1357. }
  1358. static void ci_clear_vc(struct radeon_device *rdev)
  1359. {
  1360. u32 tmp;
  1361. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1362. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1363. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1364. WREG32_SMC(CG_FTV_0, 0);
  1365. WREG32_SMC(CG_FTV_1, 0);
  1366. WREG32_SMC(CG_FTV_2, 0);
  1367. WREG32_SMC(CG_FTV_3, 0);
  1368. WREG32_SMC(CG_FTV_4, 0);
  1369. WREG32_SMC(CG_FTV_5, 0);
  1370. WREG32_SMC(CG_FTV_6, 0);
  1371. WREG32_SMC(CG_FTV_7, 0);
  1372. }
  1373. static int ci_upload_firmware(struct radeon_device *rdev)
  1374. {
  1375. struct ci_power_info *pi = ci_get_pi(rdev);
  1376. int i, ret;
  1377. for (i = 0; i < rdev->usec_timeout; i++) {
  1378. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1379. break;
  1380. }
  1381. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1382. ci_stop_smc_clock(rdev);
  1383. ci_reset_smc(rdev);
  1384. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1385. return ret;
  1386. }
  1387. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1388. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1389. struct atom_voltage_table *voltage_table)
  1390. {
  1391. u32 i;
  1392. if (voltage_dependency_table == NULL)
  1393. return -EINVAL;
  1394. voltage_table->mask_low = 0;
  1395. voltage_table->phase_delay = 0;
  1396. voltage_table->count = voltage_dependency_table->count;
  1397. for (i = 0; i < voltage_table->count; i++) {
  1398. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1399. voltage_table->entries[i].smio_low = 0;
  1400. }
  1401. return 0;
  1402. }
  1403. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1404. {
  1405. struct ci_power_info *pi = ci_get_pi(rdev);
  1406. int ret;
  1407. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1408. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1409. VOLTAGE_OBJ_GPIO_LUT,
  1410. &pi->vddc_voltage_table);
  1411. if (ret)
  1412. return ret;
  1413. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1414. ret = ci_get_svi2_voltage_table(rdev,
  1415. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1416. &pi->vddc_voltage_table);
  1417. if (ret)
  1418. return ret;
  1419. }
  1420. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1421. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1422. &pi->vddc_voltage_table);
  1423. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1424. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1425. VOLTAGE_OBJ_GPIO_LUT,
  1426. &pi->vddci_voltage_table);
  1427. if (ret)
  1428. return ret;
  1429. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1430. ret = ci_get_svi2_voltage_table(rdev,
  1431. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1432. &pi->vddci_voltage_table);
  1433. if (ret)
  1434. return ret;
  1435. }
  1436. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1437. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1438. &pi->vddci_voltage_table);
  1439. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1440. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1441. VOLTAGE_OBJ_GPIO_LUT,
  1442. &pi->mvdd_voltage_table);
  1443. if (ret)
  1444. return ret;
  1445. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1446. ret = ci_get_svi2_voltage_table(rdev,
  1447. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1448. &pi->mvdd_voltage_table);
  1449. if (ret)
  1450. return ret;
  1451. }
  1452. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1453. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1454. &pi->mvdd_voltage_table);
  1455. return 0;
  1456. }
  1457. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1458. struct atom_voltage_table_entry *voltage_table,
  1459. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1460. {
  1461. int ret;
  1462. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1463. &smc_voltage_table->StdVoltageHiSidd,
  1464. &smc_voltage_table->StdVoltageLoSidd);
  1465. if (ret) {
  1466. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1467. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1468. }
  1469. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1470. smc_voltage_table->StdVoltageHiSidd =
  1471. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1472. smc_voltage_table->StdVoltageLoSidd =
  1473. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1474. }
  1475. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1476. SMU7_Discrete_DpmTable *table)
  1477. {
  1478. struct ci_power_info *pi = ci_get_pi(rdev);
  1479. unsigned int count;
  1480. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1481. for (count = 0; count < table->VddcLevelCount; count++) {
  1482. ci_populate_smc_voltage_table(rdev,
  1483. &pi->vddc_voltage_table.entries[count],
  1484. &table->VddcLevel[count]);
  1485. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1486. table->VddcLevel[count].Smio |=
  1487. pi->vddc_voltage_table.entries[count].smio_low;
  1488. else
  1489. table->VddcLevel[count].Smio = 0;
  1490. }
  1491. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1492. return 0;
  1493. }
  1494. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1495. SMU7_Discrete_DpmTable *table)
  1496. {
  1497. unsigned int count;
  1498. struct ci_power_info *pi = ci_get_pi(rdev);
  1499. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1500. for (count = 0; count < table->VddciLevelCount; count++) {
  1501. ci_populate_smc_voltage_table(rdev,
  1502. &pi->vddci_voltage_table.entries[count],
  1503. &table->VddciLevel[count]);
  1504. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1505. table->VddciLevel[count].Smio |=
  1506. pi->vddci_voltage_table.entries[count].smio_low;
  1507. else
  1508. table->VddciLevel[count].Smio = 0;
  1509. }
  1510. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1511. return 0;
  1512. }
  1513. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1514. SMU7_Discrete_DpmTable *table)
  1515. {
  1516. struct ci_power_info *pi = ci_get_pi(rdev);
  1517. unsigned int count;
  1518. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1519. for (count = 0; count < table->MvddLevelCount; count++) {
  1520. ci_populate_smc_voltage_table(rdev,
  1521. &pi->mvdd_voltage_table.entries[count],
  1522. &table->MvddLevel[count]);
  1523. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1524. table->MvddLevel[count].Smio |=
  1525. pi->mvdd_voltage_table.entries[count].smio_low;
  1526. else
  1527. table->MvddLevel[count].Smio = 0;
  1528. }
  1529. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1530. return 0;
  1531. }
  1532. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1533. SMU7_Discrete_DpmTable *table)
  1534. {
  1535. int ret;
  1536. ret = ci_populate_smc_vddc_table(rdev, table);
  1537. if (ret)
  1538. return ret;
  1539. ret = ci_populate_smc_vddci_table(rdev, table);
  1540. if (ret)
  1541. return ret;
  1542. ret = ci_populate_smc_mvdd_table(rdev, table);
  1543. if (ret)
  1544. return ret;
  1545. return 0;
  1546. }
  1547. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1548. SMU7_Discrete_VoltageLevel *voltage)
  1549. {
  1550. struct ci_power_info *pi = ci_get_pi(rdev);
  1551. u32 i = 0;
  1552. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1553. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1554. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1555. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1556. break;
  1557. }
  1558. }
  1559. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1560. return -EINVAL;
  1561. }
  1562. return -EINVAL;
  1563. }
  1564. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1565. struct atom_voltage_table_entry *voltage_table,
  1566. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1567. {
  1568. u16 v_index, idx;
  1569. bool voltage_found = false;
  1570. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1571. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1572. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1573. return -EINVAL;
  1574. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1575. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1576. if (voltage_table->value ==
  1577. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1578. voltage_found = true;
  1579. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1580. idx = v_index;
  1581. else
  1582. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1583. *std_voltage_lo_sidd =
  1584. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1585. *std_voltage_hi_sidd =
  1586. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1587. break;
  1588. }
  1589. }
  1590. if (!voltage_found) {
  1591. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1592. if (voltage_table->value <=
  1593. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1594. voltage_found = true;
  1595. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1596. idx = v_index;
  1597. else
  1598. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1599. *std_voltage_lo_sidd =
  1600. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1601. *std_voltage_hi_sidd =
  1602. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1603. break;
  1604. }
  1605. }
  1606. }
  1607. }
  1608. return 0;
  1609. }
  1610. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1611. const struct radeon_phase_shedding_limits_table *limits,
  1612. u32 sclk,
  1613. u32 *phase_shedding)
  1614. {
  1615. unsigned int i;
  1616. *phase_shedding = 1;
  1617. for (i = 0; i < limits->count; i++) {
  1618. if (sclk < limits->entries[i].sclk) {
  1619. *phase_shedding = i;
  1620. break;
  1621. }
  1622. }
  1623. }
  1624. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1625. const struct radeon_phase_shedding_limits_table *limits,
  1626. u32 mclk,
  1627. u32 *phase_shedding)
  1628. {
  1629. unsigned int i;
  1630. *phase_shedding = 1;
  1631. for (i = 0; i < limits->count; i++) {
  1632. if (mclk < limits->entries[i].mclk) {
  1633. *phase_shedding = i;
  1634. break;
  1635. }
  1636. }
  1637. }
  1638. static int ci_init_arb_table_index(struct radeon_device *rdev)
  1639. {
  1640. struct ci_power_info *pi = ci_get_pi(rdev);
  1641. u32 tmp;
  1642. int ret;
  1643. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  1644. &tmp, pi->sram_end);
  1645. if (ret)
  1646. return ret;
  1647. tmp &= 0x00FFFFFF;
  1648. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  1649. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  1650. tmp, pi->sram_end);
  1651. }
  1652. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  1653. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  1654. u32 clock, u32 *voltage)
  1655. {
  1656. u32 i = 0;
  1657. if (allowed_clock_voltage_table->count == 0)
  1658. return -EINVAL;
  1659. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  1660. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  1661. *voltage = allowed_clock_voltage_table->entries[i].v;
  1662. return 0;
  1663. }
  1664. }
  1665. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  1666. return 0;
  1667. }
  1668. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  1669. u32 sclk, u32 min_sclk_in_sr)
  1670. {
  1671. u32 i;
  1672. u32 tmp;
  1673. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  1674. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  1675. if (sclk < min)
  1676. return 0;
  1677. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  1678. tmp = sclk / (1 << i);
  1679. if (tmp >= min || i == 0)
  1680. break;
  1681. }
  1682. return (u8)i;
  1683. }
  1684. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1685. {
  1686. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1687. }
  1688. static int ci_reset_to_default(struct radeon_device *rdev)
  1689. {
  1690. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  1691. 0 : -EINVAL;
  1692. }
  1693. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  1694. {
  1695. u32 tmp;
  1696. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  1697. if (tmp == MC_CG_ARB_FREQ_F0)
  1698. return 0;
  1699. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1700. }
  1701. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  1702. u32 sclk,
  1703. u32 mclk,
  1704. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  1705. {
  1706. u32 dram_timing;
  1707. u32 dram_timing2;
  1708. u32 burst_time;
  1709. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  1710. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1711. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1712. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  1713. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  1714. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  1715. arb_regs->McArbBurstTime = (u8)burst_time;
  1716. return 0;
  1717. }
  1718. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  1719. {
  1720. struct ci_power_info *pi = ci_get_pi(rdev);
  1721. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  1722. u32 i, j;
  1723. int ret = 0;
  1724. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  1725. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  1726. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  1727. ret = ci_populate_memory_timing_parameters(rdev,
  1728. pi->dpm_table.sclk_table.dpm_levels[i].value,
  1729. pi->dpm_table.mclk_table.dpm_levels[j].value,
  1730. &arb_regs.entries[i][j]);
  1731. if (ret)
  1732. break;
  1733. }
  1734. }
  1735. if (ret == 0)
  1736. ret = ci_copy_bytes_to_smc(rdev,
  1737. pi->arb_table_start,
  1738. (u8 *)&arb_regs,
  1739. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  1740. pi->sram_end);
  1741. return ret;
  1742. }
  1743. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  1744. {
  1745. struct ci_power_info *pi = ci_get_pi(rdev);
  1746. if (pi->need_update_smu7_dpm_table == 0)
  1747. return 0;
  1748. return ci_do_program_memory_timing_parameters(rdev);
  1749. }
  1750. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  1751. struct radeon_ps *radeon_boot_state)
  1752. {
  1753. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  1754. struct ci_power_info *pi = ci_get_pi(rdev);
  1755. u32 level = 0;
  1756. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  1757. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  1758. boot_state->performance_levels[0].sclk) {
  1759. pi->smc_state_table.GraphicsBootLevel = level;
  1760. break;
  1761. }
  1762. }
  1763. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  1764. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  1765. boot_state->performance_levels[0].mclk) {
  1766. pi->smc_state_table.MemoryBootLevel = level;
  1767. break;
  1768. }
  1769. }
  1770. }
  1771. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  1772. {
  1773. u32 i;
  1774. u32 mask_value = 0;
  1775. for (i = dpm_table->count; i > 0; i--) {
  1776. mask_value = mask_value << 1;
  1777. if (dpm_table->dpm_levels[i-1].enabled)
  1778. mask_value |= 0x1;
  1779. else
  1780. mask_value &= 0xFFFFFFFE;
  1781. }
  1782. return mask_value;
  1783. }
  1784. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  1785. SMU7_Discrete_DpmTable *table)
  1786. {
  1787. struct ci_power_info *pi = ci_get_pi(rdev);
  1788. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  1789. u32 i;
  1790. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  1791. table->LinkLevel[i].PcieGenSpeed =
  1792. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  1793. table->LinkLevel[i].PcieLaneCount =
  1794. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  1795. table->LinkLevel[i].EnabledForActivity = 1;
  1796. table->LinkLevel[i].DownT = cpu_to_be32(5);
  1797. table->LinkLevel[i].UpT = cpu_to_be32(30);
  1798. }
  1799. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  1800. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  1801. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  1802. }
  1803. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  1804. SMU7_Discrete_DpmTable *table)
  1805. {
  1806. u32 count;
  1807. struct atom_clock_dividers dividers;
  1808. int ret = -EINVAL;
  1809. table->UvdLevelCount =
  1810. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  1811. for (count = 0; count < table->UvdLevelCount; count++) {
  1812. table->UvdLevel[count].VclkFrequency =
  1813. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  1814. table->UvdLevel[count].DclkFrequency =
  1815. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  1816. table->UvdLevel[count].MinVddc =
  1817. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1818. table->UvdLevel[count].MinVddcPhases = 1;
  1819. ret = radeon_atom_get_clock_dividers(rdev,
  1820. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1821. table->UvdLevel[count].VclkFrequency, false, &dividers);
  1822. if (ret)
  1823. return ret;
  1824. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  1825. ret = radeon_atom_get_clock_dividers(rdev,
  1826. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1827. table->UvdLevel[count].DclkFrequency, false, &dividers);
  1828. if (ret)
  1829. return ret;
  1830. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  1831. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  1832. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  1833. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  1834. }
  1835. return ret;
  1836. }
  1837. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  1838. SMU7_Discrete_DpmTable *table)
  1839. {
  1840. u32 count;
  1841. struct atom_clock_dividers dividers;
  1842. int ret = -EINVAL;
  1843. table->VceLevelCount =
  1844. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  1845. for (count = 0; count < table->VceLevelCount; count++) {
  1846. table->VceLevel[count].Frequency =
  1847. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  1848. table->VceLevel[count].MinVoltage =
  1849. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1850. table->VceLevel[count].MinPhases = 1;
  1851. ret = radeon_atom_get_clock_dividers(rdev,
  1852. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1853. table->VceLevel[count].Frequency, false, &dividers);
  1854. if (ret)
  1855. return ret;
  1856. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  1857. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  1858. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  1859. }
  1860. return ret;
  1861. }
  1862. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  1863. SMU7_Discrete_DpmTable *table)
  1864. {
  1865. u32 count;
  1866. struct atom_clock_dividers dividers;
  1867. int ret = -EINVAL;
  1868. table->AcpLevelCount = (u8)
  1869. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  1870. for (count = 0; count < table->AcpLevelCount; count++) {
  1871. table->AcpLevel[count].Frequency =
  1872. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  1873. table->AcpLevel[count].MinVoltage =
  1874. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  1875. table->AcpLevel[count].MinPhases = 1;
  1876. ret = radeon_atom_get_clock_dividers(rdev,
  1877. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1878. table->AcpLevel[count].Frequency, false, &dividers);
  1879. if (ret)
  1880. return ret;
  1881. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  1882. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  1883. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  1884. }
  1885. return ret;
  1886. }
  1887. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  1888. SMU7_Discrete_DpmTable *table)
  1889. {
  1890. u32 count;
  1891. struct atom_clock_dividers dividers;
  1892. int ret = -EINVAL;
  1893. table->SamuLevelCount =
  1894. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  1895. for (count = 0; count < table->SamuLevelCount; count++) {
  1896. table->SamuLevel[count].Frequency =
  1897. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  1898. table->SamuLevel[count].MinVoltage =
  1899. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  1900. table->SamuLevel[count].MinPhases = 1;
  1901. ret = radeon_atom_get_clock_dividers(rdev,
  1902. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1903. table->SamuLevel[count].Frequency, false, &dividers);
  1904. if (ret)
  1905. return ret;
  1906. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  1907. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  1908. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  1909. }
  1910. return ret;
  1911. }
  1912. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  1913. u32 memory_clock,
  1914. SMU7_Discrete_MemoryLevel *mclk,
  1915. bool strobe_mode,
  1916. bool dll_state_on)
  1917. {
  1918. struct ci_power_info *pi = ci_get_pi(rdev);
  1919. u32 dll_cntl = pi->clock_registers.dll_cntl;
  1920. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  1921. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  1922. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  1923. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  1924. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  1925. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  1926. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  1927. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  1928. struct atom_mpll_param mpll_param;
  1929. int ret;
  1930. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  1931. if (ret)
  1932. return ret;
  1933. mpll_func_cntl &= ~BWCTRL_MASK;
  1934. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  1935. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  1936. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  1937. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  1938. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  1939. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  1940. if (pi->mem_gddr5) {
  1941. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  1942. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  1943. YCLK_POST_DIV(mpll_param.post_div);
  1944. }
  1945. if (pi->caps_mclk_ss_support) {
  1946. struct radeon_atom_ss ss;
  1947. u32 freq_nom;
  1948. u32 tmp;
  1949. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1950. if (pi->mem_gddr5)
  1951. freq_nom = memory_clock * 4;
  1952. else
  1953. freq_nom = memory_clock * 2;
  1954. tmp = (freq_nom / reference_clock);
  1955. tmp = tmp * tmp;
  1956. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1957. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  1958. u32 clks = reference_clock * 5 / ss.rate;
  1959. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  1960. mpll_ss1 &= ~CLKV_MASK;
  1961. mpll_ss1 |= CLKV(clkv);
  1962. mpll_ss2 &= ~CLKS_MASK;
  1963. mpll_ss2 |= CLKS(clks);
  1964. }
  1965. }
  1966. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1967. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  1968. if (dll_state_on)
  1969. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  1970. else
  1971. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  1972. mclk->MclkFrequency = memory_clock;
  1973. mclk->MpllFuncCntl = mpll_func_cntl;
  1974. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  1975. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  1976. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  1977. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  1978. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  1979. mclk->DllCntl = dll_cntl;
  1980. mclk->MpllSs1 = mpll_ss1;
  1981. mclk->MpllSs2 = mpll_ss2;
  1982. return 0;
  1983. }
  1984. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  1985. u32 memory_clock,
  1986. SMU7_Discrete_MemoryLevel *memory_level)
  1987. {
  1988. struct ci_power_info *pi = ci_get_pi(rdev);
  1989. int ret;
  1990. bool dll_state_on;
  1991. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  1992. ret = ci_get_dependency_volt_by_clk(rdev,
  1993. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1994. memory_clock, &memory_level->MinVddc);
  1995. if (ret)
  1996. return ret;
  1997. }
  1998. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  1999. ret = ci_get_dependency_volt_by_clk(rdev,
  2000. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2001. memory_clock, &memory_level->MinVddci);
  2002. if (ret)
  2003. return ret;
  2004. }
  2005. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2006. ret = ci_get_dependency_volt_by_clk(rdev,
  2007. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2008. memory_clock, &memory_level->MinMvdd);
  2009. if (ret)
  2010. return ret;
  2011. }
  2012. memory_level->MinVddcPhases = 1;
  2013. if (pi->vddc_phase_shed_control)
  2014. ci_populate_phase_value_based_on_mclk(rdev,
  2015. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2016. memory_clock,
  2017. &memory_level->MinVddcPhases);
  2018. memory_level->EnabledForThrottle = 1;
  2019. memory_level->EnabledForActivity = 1;
  2020. memory_level->UpH = 0;
  2021. memory_level->DownH = 100;
  2022. memory_level->VoltageDownH = 0;
  2023. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2024. memory_level->StutterEnable = false;
  2025. memory_level->StrobeEnable = false;
  2026. memory_level->EdcReadEnable = false;
  2027. memory_level->EdcWriteEnable = false;
  2028. memory_level->RttEnable = false;
  2029. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2030. if (pi->mclk_stutter_mode_threshold &&
  2031. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2032. (pi->uvd_enabled == false) &&
  2033. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2034. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2035. memory_level->StutterEnable = true;
  2036. if (pi->mclk_strobe_mode_threshold &&
  2037. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2038. memory_level->StrobeEnable = 1;
  2039. if (pi->mem_gddr5) {
  2040. memory_level->StrobeRatio =
  2041. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2042. if (pi->mclk_edc_enable_threshold &&
  2043. (memory_clock > pi->mclk_edc_enable_threshold))
  2044. memory_level->EdcReadEnable = true;
  2045. if (pi->mclk_edc_wr_enable_threshold &&
  2046. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2047. memory_level->EdcWriteEnable = true;
  2048. if (memory_level->StrobeEnable) {
  2049. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2050. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2051. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2052. else
  2053. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2054. } else {
  2055. dll_state_on = pi->dll_default_on;
  2056. }
  2057. } else {
  2058. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2059. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2060. }
  2061. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2062. if (ret)
  2063. return ret;
  2064. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2065. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2066. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2067. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2068. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2069. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2070. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2071. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2072. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2073. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2074. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2075. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2076. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2077. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2078. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2079. return 0;
  2080. }
  2081. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2082. SMU7_Discrete_DpmTable *table)
  2083. {
  2084. struct ci_power_info *pi = ci_get_pi(rdev);
  2085. struct atom_clock_dividers dividers;
  2086. SMU7_Discrete_VoltageLevel voltage_level;
  2087. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2088. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2089. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2090. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2091. int ret;
  2092. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2093. if (pi->acpi_vddc)
  2094. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2095. else
  2096. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2097. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2098. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2099. ret = radeon_atom_get_clock_dividers(rdev,
  2100. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2101. table->ACPILevel.SclkFrequency, false, &dividers);
  2102. if (ret)
  2103. return ret;
  2104. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2105. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2106. table->ACPILevel.DeepSleepDivId = 0;
  2107. spll_func_cntl &= ~SPLL_PWRON;
  2108. spll_func_cntl |= SPLL_RESET;
  2109. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2110. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2111. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2112. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2113. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2114. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2115. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2116. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2117. table->ACPILevel.CcPwrDynRm = 0;
  2118. table->ACPILevel.CcPwrDynRm1 = 0;
  2119. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2120. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2121. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2122. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2123. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2124. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2125. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2126. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2127. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2128. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2129. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2130. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2131. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2132. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2133. if (pi->acpi_vddci)
  2134. table->MemoryACPILevel.MinVddci =
  2135. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2136. else
  2137. table->MemoryACPILevel.MinVddci =
  2138. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2139. }
  2140. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2141. table->MemoryACPILevel.MinMvdd = 0;
  2142. else
  2143. table->MemoryACPILevel.MinMvdd =
  2144. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2145. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2146. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2147. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2148. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2149. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2150. table->MemoryACPILevel.MpllAdFuncCntl =
  2151. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2152. table->MemoryACPILevel.MpllDqFuncCntl =
  2153. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2154. table->MemoryACPILevel.MpllFuncCntl =
  2155. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2156. table->MemoryACPILevel.MpllFuncCntl_1 =
  2157. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2158. table->MemoryACPILevel.MpllFuncCntl_2 =
  2159. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2160. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2161. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2162. table->MemoryACPILevel.EnabledForThrottle = 0;
  2163. table->MemoryACPILevel.EnabledForActivity = 0;
  2164. table->MemoryACPILevel.UpH = 0;
  2165. table->MemoryACPILevel.DownH = 100;
  2166. table->MemoryACPILevel.VoltageDownH = 0;
  2167. table->MemoryACPILevel.ActivityLevel =
  2168. cpu_to_be16((u16)pi->mclk_activity_target);
  2169. table->MemoryACPILevel.StutterEnable = false;
  2170. table->MemoryACPILevel.StrobeEnable = false;
  2171. table->MemoryACPILevel.EdcReadEnable = false;
  2172. table->MemoryACPILevel.EdcWriteEnable = false;
  2173. table->MemoryACPILevel.RttEnable = false;
  2174. return 0;
  2175. }
  2176. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2177. {
  2178. struct ci_power_info *pi = ci_get_pi(rdev);
  2179. struct ci_ulv_parm *ulv = &pi->ulv;
  2180. if (ulv->supported) {
  2181. if (enable)
  2182. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2183. 0 : -EINVAL;
  2184. else
  2185. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2186. 0 : -EINVAL;
  2187. }
  2188. return 0;
  2189. }
  2190. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2191. SMU7_Discrete_Ulv *state)
  2192. {
  2193. struct ci_power_info *pi = ci_get_pi(rdev);
  2194. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2195. state->CcPwrDynRm = 0;
  2196. state->CcPwrDynRm1 = 0;
  2197. if (ulv_voltage == 0) {
  2198. pi->ulv.supported = false;
  2199. return 0;
  2200. }
  2201. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2202. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2203. state->VddcOffset = 0;
  2204. else
  2205. state->VddcOffset =
  2206. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2207. } else {
  2208. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2209. state->VddcOffsetVid = 0;
  2210. else
  2211. state->VddcOffsetVid = (u8)
  2212. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2213. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2214. }
  2215. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2216. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2217. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2218. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2219. return 0;
  2220. }
  2221. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2222. u32 engine_clock,
  2223. SMU7_Discrete_GraphicsLevel *sclk)
  2224. {
  2225. struct ci_power_info *pi = ci_get_pi(rdev);
  2226. struct atom_clock_dividers dividers;
  2227. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2228. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2229. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2230. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2231. u32 reference_clock = rdev->clock.spll.reference_freq;
  2232. u32 reference_divider;
  2233. u32 fbdiv;
  2234. int ret;
  2235. ret = radeon_atom_get_clock_dividers(rdev,
  2236. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2237. engine_clock, false, &dividers);
  2238. if (ret)
  2239. return ret;
  2240. reference_divider = 1 + dividers.ref_div;
  2241. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2242. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2243. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2244. spll_func_cntl_3 |= SPLL_DITHEN;
  2245. if (pi->caps_sclk_ss_support) {
  2246. struct radeon_atom_ss ss;
  2247. u32 vco_freq = engine_clock * dividers.post_div;
  2248. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2249. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2250. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2251. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2252. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2253. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2254. cg_spll_spread_spectrum |= SSEN;
  2255. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2256. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2257. }
  2258. }
  2259. sclk->SclkFrequency = engine_clock;
  2260. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2261. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2262. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2263. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2264. sclk->SclkDid = (u8)dividers.post_divider;
  2265. return 0;
  2266. }
  2267. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2268. u32 engine_clock,
  2269. u16 sclk_activity_level_t,
  2270. SMU7_Discrete_GraphicsLevel *graphic_level)
  2271. {
  2272. struct ci_power_info *pi = ci_get_pi(rdev);
  2273. int ret;
  2274. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2275. if (ret)
  2276. return ret;
  2277. ret = ci_get_dependency_volt_by_clk(rdev,
  2278. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2279. engine_clock, &graphic_level->MinVddc);
  2280. if (ret)
  2281. return ret;
  2282. graphic_level->SclkFrequency = engine_clock;
  2283. graphic_level->Flags = 0;
  2284. graphic_level->MinVddcPhases = 1;
  2285. if (pi->vddc_phase_shed_control)
  2286. ci_populate_phase_value_based_on_sclk(rdev,
  2287. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2288. engine_clock,
  2289. &graphic_level->MinVddcPhases);
  2290. graphic_level->ActivityLevel = sclk_activity_level_t;
  2291. graphic_level->CcPwrDynRm = 0;
  2292. graphic_level->CcPwrDynRm1 = 0;
  2293. graphic_level->EnabledForActivity = 1;
  2294. graphic_level->EnabledForThrottle = 1;
  2295. graphic_level->UpH = 0;
  2296. graphic_level->DownH = 0;
  2297. graphic_level->VoltageDownH = 0;
  2298. graphic_level->PowerThrottle = 0;
  2299. if (pi->caps_sclk_ds)
  2300. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2301. engine_clock,
  2302. CISLAND_MINIMUM_ENGINE_CLOCK);
  2303. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2304. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2305. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2306. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2307. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2308. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2309. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2310. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2311. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2312. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2313. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2314. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2315. return 0;
  2316. }
  2317. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2318. {
  2319. struct ci_power_info *pi = ci_get_pi(rdev);
  2320. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2321. u32 level_array_address = pi->dpm_table_start +
  2322. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2323. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2324. SMU7_MAX_LEVELS_GRAPHICS;
  2325. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2326. u32 i, ret;
  2327. memset(levels, 0, level_array_size);
  2328. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2329. ret = ci_populate_single_graphic_level(rdev,
  2330. dpm_table->sclk_table.dpm_levels[i].value,
  2331. (u16)pi->activity_target[i],
  2332. &pi->smc_state_table.GraphicsLevel[i]);
  2333. if (ret)
  2334. return ret;
  2335. if (i == (dpm_table->sclk_table.count - 1))
  2336. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2337. PPSMC_DISPLAY_WATERMARK_HIGH;
  2338. }
  2339. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2340. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2341. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2342. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2343. (u8 *)levels, level_array_size,
  2344. pi->sram_end);
  2345. if (ret)
  2346. return ret;
  2347. return 0;
  2348. }
  2349. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2350. SMU7_Discrete_Ulv *ulv_level)
  2351. {
  2352. return ci_populate_ulv_level(rdev, ulv_level);
  2353. }
  2354. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2355. {
  2356. struct ci_power_info *pi = ci_get_pi(rdev);
  2357. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2358. u32 level_array_address = pi->dpm_table_start +
  2359. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2360. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2361. SMU7_MAX_LEVELS_MEMORY;
  2362. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2363. u32 i, ret;
  2364. memset(levels, 0, level_array_size);
  2365. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2366. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2367. return -EINVAL;
  2368. ret = ci_populate_single_memory_level(rdev,
  2369. dpm_table->mclk_table.dpm_levels[i].value,
  2370. &pi->smc_state_table.MemoryLevel[i]);
  2371. if (ret)
  2372. return ret;
  2373. }
  2374. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2375. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2376. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2377. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2378. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2379. PPSMC_DISPLAY_WATERMARK_HIGH;
  2380. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2381. (u8 *)levels, level_array_size,
  2382. pi->sram_end);
  2383. if (ret)
  2384. return ret;
  2385. return 0;
  2386. }
  2387. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2388. struct ci_single_dpm_table* dpm_table,
  2389. u32 count)
  2390. {
  2391. u32 i;
  2392. dpm_table->count = count;
  2393. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2394. dpm_table->dpm_levels[i].enabled = false;
  2395. }
  2396. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2397. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2398. {
  2399. dpm_table->dpm_levels[index].value = pcie_gen;
  2400. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2401. dpm_table->dpm_levels[index].enabled = true;
  2402. }
  2403. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2404. {
  2405. struct ci_power_info *pi = ci_get_pi(rdev);
  2406. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2407. return -EINVAL;
  2408. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2409. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2410. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2411. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2412. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2413. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2414. }
  2415. ci_reset_single_dpm_table(rdev,
  2416. &pi->dpm_table.pcie_speed_table,
  2417. SMU7_MAX_LEVELS_LINK);
  2418. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2419. pi->pcie_gen_powersaving.min,
  2420. pi->pcie_lane_powersaving.min);
  2421. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2422. pi->pcie_gen_performance.min,
  2423. pi->pcie_lane_performance.min);
  2424. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2425. pi->pcie_gen_powersaving.min,
  2426. pi->pcie_lane_powersaving.max);
  2427. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2428. pi->pcie_gen_performance.min,
  2429. pi->pcie_lane_performance.max);
  2430. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2431. pi->pcie_gen_powersaving.max,
  2432. pi->pcie_lane_powersaving.max);
  2433. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2434. pi->pcie_gen_performance.max,
  2435. pi->pcie_lane_performance.max);
  2436. pi->dpm_table.pcie_speed_table.count = 6;
  2437. return 0;
  2438. }
  2439. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2440. {
  2441. struct ci_power_info *pi = ci_get_pi(rdev);
  2442. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2443. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2444. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2445. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2446. struct radeon_cac_leakage_table *std_voltage_table =
  2447. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2448. u32 i;
  2449. if (allowed_sclk_vddc_table == NULL)
  2450. return -EINVAL;
  2451. if (allowed_sclk_vddc_table->count < 1)
  2452. return -EINVAL;
  2453. if (allowed_mclk_table == NULL)
  2454. return -EINVAL;
  2455. if (allowed_mclk_table->count < 1)
  2456. return -EINVAL;
  2457. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2458. ci_reset_single_dpm_table(rdev,
  2459. &pi->dpm_table.sclk_table,
  2460. SMU7_MAX_LEVELS_GRAPHICS);
  2461. ci_reset_single_dpm_table(rdev,
  2462. &pi->dpm_table.mclk_table,
  2463. SMU7_MAX_LEVELS_MEMORY);
  2464. ci_reset_single_dpm_table(rdev,
  2465. &pi->dpm_table.vddc_table,
  2466. SMU7_MAX_LEVELS_VDDC);
  2467. ci_reset_single_dpm_table(rdev,
  2468. &pi->dpm_table.vddci_table,
  2469. SMU7_MAX_LEVELS_VDDCI);
  2470. ci_reset_single_dpm_table(rdev,
  2471. &pi->dpm_table.mvdd_table,
  2472. SMU7_MAX_LEVELS_MVDD);
  2473. pi->dpm_table.sclk_table.count = 0;
  2474. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2475. if ((i == 0) ||
  2476. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2477. allowed_sclk_vddc_table->entries[i].clk)) {
  2478. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2479. allowed_sclk_vddc_table->entries[i].clk;
  2480. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled = true;
  2481. pi->dpm_table.sclk_table.count++;
  2482. }
  2483. }
  2484. pi->dpm_table.mclk_table.count = 0;
  2485. for (i = 0; i < allowed_mclk_table->count; i++) {
  2486. if ((i==0) ||
  2487. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2488. allowed_mclk_table->entries[i].clk)) {
  2489. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2490. allowed_mclk_table->entries[i].clk;
  2491. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled = true;
  2492. pi->dpm_table.mclk_table.count++;
  2493. }
  2494. }
  2495. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2496. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2497. allowed_sclk_vddc_table->entries[i].v;
  2498. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2499. std_voltage_table->entries[i].leakage;
  2500. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2501. }
  2502. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2503. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2504. if (allowed_mclk_table) {
  2505. for (i = 0; i < allowed_mclk_table->count; i++) {
  2506. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2507. allowed_mclk_table->entries[i].v;
  2508. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2509. }
  2510. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2511. }
  2512. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2513. if (allowed_mclk_table) {
  2514. for (i = 0; i < allowed_mclk_table->count; i++) {
  2515. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2516. allowed_mclk_table->entries[i].v;
  2517. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2518. }
  2519. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2520. }
  2521. ci_setup_default_pcie_tables(rdev);
  2522. return 0;
  2523. }
  2524. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2525. u32 value, u32 *boot_level)
  2526. {
  2527. u32 i;
  2528. int ret = -EINVAL;
  2529. for(i = 0; i < table->count; i++) {
  2530. if (value == table->dpm_levels[i].value) {
  2531. *boot_level = i;
  2532. ret = 0;
  2533. }
  2534. }
  2535. return ret;
  2536. }
  2537. static int ci_init_smc_table(struct radeon_device *rdev)
  2538. {
  2539. struct ci_power_info *pi = ci_get_pi(rdev);
  2540. struct ci_ulv_parm *ulv = &pi->ulv;
  2541. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2542. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2543. int ret;
  2544. ret = ci_setup_default_dpm_tables(rdev);
  2545. if (ret)
  2546. return ret;
  2547. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2548. ci_populate_smc_voltage_tables(rdev, table);
  2549. ci_init_fps_limits(rdev);
  2550. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2551. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2552. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2553. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2554. if (pi->mem_gddr5)
  2555. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2556. if (ulv->supported) {
  2557. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2558. if (ret)
  2559. return ret;
  2560. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2561. }
  2562. ret = ci_populate_all_graphic_levels(rdev);
  2563. if (ret)
  2564. return ret;
  2565. ret = ci_populate_all_memory_levels(rdev);
  2566. if (ret)
  2567. return ret;
  2568. ci_populate_smc_link_level(rdev, table);
  2569. ret = ci_populate_smc_acpi_level(rdev, table);
  2570. if (ret)
  2571. return ret;
  2572. ret = ci_populate_smc_vce_level(rdev, table);
  2573. if (ret)
  2574. return ret;
  2575. ret = ci_populate_smc_acp_level(rdev, table);
  2576. if (ret)
  2577. return ret;
  2578. ret = ci_populate_smc_samu_level(rdev, table);
  2579. if (ret)
  2580. return ret;
  2581. ret = ci_do_program_memory_timing_parameters(rdev);
  2582. if (ret)
  2583. return ret;
  2584. ret = ci_populate_smc_uvd_level(rdev, table);
  2585. if (ret)
  2586. return ret;
  2587. table->UvdBootLevel = 0;
  2588. table->VceBootLevel = 0;
  2589. table->AcpBootLevel = 0;
  2590. table->SamuBootLevel = 0;
  2591. table->GraphicsBootLevel = 0;
  2592. table->MemoryBootLevel = 0;
  2593. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2594. pi->vbios_boot_state.sclk_bootup_value,
  2595. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2596. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2597. pi->vbios_boot_state.mclk_bootup_value,
  2598. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  2599. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  2600. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  2601. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  2602. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  2603. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  2604. if (ret)
  2605. return ret;
  2606. table->UVDInterval = 1;
  2607. table->VCEInterval = 1;
  2608. table->ACPInterval = 1;
  2609. table->SAMUInterval = 1;
  2610. table->GraphicsVoltageChangeEnable = 1;
  2611. table->GraphicsThermThrottleEnable = 1;
  2612. table->GraphicsInterval = 1;
  2613. table->VoltageInterval = 1;
  2614. table->ThermalInterval = 1;
  2615. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  2616. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2617. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  2618. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  2619. table->MemoryVoltageChangeEnable = 1;
  2620. table->MemoryInterval = 1;
  2621. table->VoltageResponseTime = 0;
  2622. table->VddcVddciDelta = 4000;
  2623. table->PhaseResponseTime = 0;
  2624. table->MemoryThermThrottleEnable = 1;
  2625. table->PCIeBootLinkLevel = 0;
  2626. table->PCIeGenInterval = 1;
  2627. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  2628. table->SVI2Enable = 1;
  2629. else
  2630. table->SVI2Enable = 0;
  2631. table->ThermGpio = 17;
  2632. table->SclkStepSize = 0x4000;
  2633. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  2634. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  2635. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  2636. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  2637. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  2638. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  2639. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  2640. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  2641. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  2642. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  2643. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  2644. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  2645. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  2646. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  2647. ret = ci_copy_bytes_to_smc(rdev,
  2648. pi->dpm_table_start +
  2649. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  2650. (u8 *)&table->SystemFlags,
  2651. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  2652. pi->sram_end);
  2653. if (ret)
  2654. return ret;
  2655. return 0;
  2656. }
  2657. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  2658. struct ci_single_dpm_table *dpm_table,
  2659. u32 low_limit, u32 high_limit)
  2660. {
  2661. u32 i;
  2662. for (i = 0; i < dpm_table->count; i++) {
  2663. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  2664. (dpm_table->dpm_levels[i].value > high_limit))
  2665. dpm_table->dpm_levels[i].enabled = false;
  2666. else
  2667. dpm_table->dpm_levels[i].enabled = true;
  2668. }
  2669. }
  2670. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  2671. u32 speed_low, u32 lanes_low,
  2672. u32 speed_high, u32 lanes_high)
  2673. {
  2674. struct ci_power_info *pi = ci_get_pi(rdev);
  2675. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  2676. u32 i, j;
  2677. for (i = 0; i < pcie_table->count; i++) {
  2678. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  2679. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  2680. (pcie_table->dpm_levels[i].value > speed_high) ||
  2681. (pcie_table->dpm_levels[i].param1 > lanes_high))
  2682. pcie_table->dpm_levels[i].enabled = false;
  2683. else
  2684. pcie_table->dpm_levels[i].enabled = true;
  2685. }
  2686. for (i = 0; i < pcie_table->count; i++) {
  2687. if (pcie_table->dpm_levels[i].enabled) {
  2688. for (j = i + 1; j < pcie_table->count; j++) {
  2689. if (pcie_table->dpm_levels[j].enabled) {
  2690. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  2691. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  2692. pcie_table->dpm_levels[j].enabled = false;
  2693. }
  2694. }
  2695. }
  2696. }
  2697. }
  2698. static int ci_trim_dpm_states(struct radeon_device *rdev,
  2699. struct radeon_ps *radeon_state)
  2700. {
  2701. struct ci_ps *state = ci_get_ps(radeon_state);
  2702. struct ci_power_info *pi = ci_get_pi(rdev);
  2703. u32 high_limit_count;
  2704. if (state->performance_level_count < 1)
  2705. return -EINVAL;
  2706. if (state->performance_level_count == 1)
  2707. high_limit_count = 0;
  2708. else
  2709. high_limit_count = 1;
  2710. ci_trim_single_dpm_states(rdev,
  2711. &pi->dpm_table.sclk_table,
  2712. state->performance_levels[0].sclk,
  2713. state->performance_levels[high_limit_count].sclk);
  2714. ci_trim_single_dpm_states(rdev,
  2715. &pi->dpm_table.mclk_table,
  2716. state->performance_levels[0].mclk,
  2717. state->performance_levels[high_limit_count].mclk);
  2718. ci_trim_pcie_dpm_states(rdev,
  2719. state->performance_levels[0].pcie_gen,
  2720. state->performance_levels[0].pcie_lane,
  2721. state->performance_levels[high_limit_count].pcie_gen,
  2722. state->performance_levels[high_limit_count].pcie_lane);
  2723. return 0;
  2724. }
  2725. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  2726. {
  2727. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  2728. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  2729. struct radeon_clock_voltage_dependency_table *vddc_table =
  2730. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2731. u32 requested_voltage = 0;
  2732. u32 i;
  2733. if (disp_voltage_table == NULL)
  2734. return -EINVAL;
  2735. if (!disp_voltage_table->count)
  2736. return -EINVAL;
  2737. for (i = 0; i < disp_voltage_table->count; i++) {
  2738. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  2739. requested_voltage = disp_voltage_table->entries[i].v;
  2740. }
  2741. for (i = 0; i < vddc_table->count; i++) {
  2742. if (requested_voltage <= vddc_table->entries[i].v) {
  2743. requested_voltage = vddc_table->entries[i].v;
  2744. return (ci_send_msg_to_smc_with_parameter(rdev,
  2745. PPSMC_MSG_VddC_Request,
  2746. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  2747. 0 : -EINVAL;
  2748. }
  2749. }
  2750. return -EINVAL;
  2751. }
  2752. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  2753. {
  2754. struct ci_power_info *pi = ci_get_pi(rdev);
  2755. PPSMC_Result result;
  2756. if (!pi->sclk_dpm_key_disabled) {
  2757. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  2758. result = ci_send_msg_to_smc_with_parameter(rdev,
  2759. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  2760. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  2761. if (result != PPSMC_Result_OK)
  2762. return -EINVAL;
  2763. }
  2764. }
  2765. if (!pi->mclk_dpm_key_disabled) {
  2766. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  2767. result = ci_send_msg_to_smc_with_parameter(rdev,
  2768. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2769. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2770. if (result != PPSMC_Result_OK)
  2771. return -EINVAL;
  2772. }
  2773. }
  2774. if (!pi->pcie_dpm_key_disabled) {
  2775. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  2776. result = ci_send_msg_to_smc_with_parameter(rdev,
  2777. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  2778. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  2779. if (result != PPSMC_Result_OK)
  2780. return -EINVAL;
  2781. }
  2782. }
  2783. ci_apply_disp_minimum_voltage_request(rdev);
  2784. return 0;
  2785. }
  2786. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  2787. struct radeon_ps *radeon_state)
  2788. {
  2789. struct ci_power_info *pi = ci_get_pi(rdev);
  2790. struct ci_ps *state = ci_get_ps(radeon_state);
  2791. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  2792. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2793. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  2794. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2795. u32 i;
  2796. pi->need_update_smu7_dpm_table = 0;
  2797. for (i = 0; i < sclk_table->count; i++) {
  2798. if (sclk == sclk_table->dpm_levels[i].value)
  2799. break;
  2800. }
  2801. if (i >= sclk_table->count) {
  2802. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  2803. } else {
  2804. /* XXX check display min clock requirements */
  2805. if (0 != CISLAND_MINIMUM_ENGINE_CLOCK)
  2806. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  2807. }
  2808. for (i = 0; i < mclk_table->count; i++) {
  2809. if (mclk == mclk_table->dpm_levels[i].value)
  2810. break;
  2811. }
  2812. if (i >= mclk_table->count)
  2813. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  2814. if (rdev->pm.dpm.current_active_crtc_count !=
  2815. rdev->pm.dpm.new_active_crtc_count)
  2816. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  2817. }
  2818. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  2819. struct radeon_ps *radeon_state)
  2820. {
  2821. struct ci_power_info *pi = ci_get_pi(rdev);
  2822. struct ci_ps *state = ci_get_ps(radeon_state);
  2823. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  2824. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  2825. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2826. int ret;
  2827. if (!pi->need_update_smu7_dpm_table)
  2828. return 0;
  2829. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  2830. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  2831. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  2832. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  2833. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  2834. ret = ci_populate_all_graphic_levels(rdev);
  2835. if (ret)
  2836. return ret;
  2837. }
  2838. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  2839. ret = ci_populate_all_memory_levels(rdev);
  2840. if (ret)
  2841. return ret;
  2842. }
  2843. return 0;
  2844. }
  2845. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  2846. {
  2847. struct ci_power_info *pi = ci_get_pi(rdev);
  2848. const struct radeon_clock_and_voltage_limits *max_limits;
  2849. int i;
  2850. if (rdev->pm.dpm.ac_power)
  2851. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2852. else
  2853. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2854. if (enable) {
  2855. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  2856. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2857. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2858. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  2859. if (!pi->caps_uvd_dpm)
  2860. break;
  2861. }
  2862. }
  2863. ci_send_msg_to_smc_with_parameter(rdev,
  2864. PPSMC_MSG_UVDDPM_SetEnabledMask,
  2865. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  2866. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2867. pi->uvd_enabled = true;
  2868. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  2869. ci_send_msg_to_smc_with_parameter(rdev,
  2870. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2871. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2872. }
  2873. } else {
  2874. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  2875. pi->uvd_enabled = false;
  2876. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  2877. ci_send_msg_to_smc_with_parameter(rdev,
  2878. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  2879. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  2880. }
  2881. }
  2882. return (ci_send_msg_to_smc(rdev, enable ?
  2883. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  2884. 0 : -EINVAL;
  2885. }
  2886. #if 0
  2887. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  2888. {
  2889. struct ci_power_info *pi = ci_get_pi(rdev);
  2890. const struct radeon_clock_and_voltage_limits *max_limits;
  2891. int i;
  2892. if (rdev->pm.dpm.ac_power)
  2893. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2894. else
  2895. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2896. if (enable) {
  2897. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  2898. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2899. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2900. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  2901. if (!pi->caps_vce_dpm)
  2902. break;
  2903. }
  2904. }
  2905. ci_send_msg_to_smc_with_parameter(rdev,
  2906. PPSMC_MSG_VCEDPM_SetEnabledMask,
  2907. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  2908. }
  2909. return (ci_send_msg_to_smc(rdev, enable ?
  2910. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  2911. 0 : -EINVAL;
  2912. }
  2913. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  2914. {
  2915. struct ci_power_info *pi = ci_get_pi(rdev);
  2916. const struct radeon_clock_and_voltage_limits *max_limits;
  2917. int i;
  2918. if (rdev->pm.dpm.ac_power)
  2919. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2920. else
  2921. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2922. if (enable) {
  2923. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  2924. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2925. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2926. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  2927. if (!pi->caps_samu_dpm)
  2928. break;
  2929. }
  2930. }
  2931. ci_send_msg_to_smc_with_parameter(rdev,
  2932. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  2933. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  2934. }
  2935. return (ci_send_msg_to_smc(rdev, enable ?
  2936. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  2937. 0 : -EINVAL;
  2938. }
  2939. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  2940. {
  2941. struct ci_power_info *pi = ci_get_pi(rdev);
  2942. const struct radeon_clock_and_voltage_limits *max_limits;
  2943. int i;
  2944. if (rdev->pm.dpm.ac_power)
  2945. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2946. else
  2947. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2948. if (enable) {
  2949. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  2950. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  2951. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  2952. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  2953. if (!pi->caps_acp_dpm)
  2954. break;
  2955. }
  2956. }
  2957. ci_send_msg_to_smc_with_parameter(rdev,
  2958. PPSMC_MSG_ACPDPM_SetEnabledMask,
  2959. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  2960. }
  2961. return (ci_send_msg_to_smc(rdev, enable ?
  2962. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  2963. 0 : -EINVAL;
  2964. }
  2965. #endif
  2966. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  2967. {
  2968. struct ci_power_info *pi = ci_get_pi(rdev);
  2969. u32 tmp;
  2970. if (!gate) {
  2971. if (pi->caps_uvd_dpm ||
  2972. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  2973. pi->smc_state_table.UvdBootLevel = 0;
  2974. else
  2975. pi->smc_state_table.UvdBootLevel =
  2976. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  2977. tmp = RREG32_SMC(DPM_TABLE_475);
  2978. tmp &= ~UvdBootLevel_MASK;
  2979. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  2980. WREG32_SMC(DPM_TABLE_475, tmp);
  2981. }
  2982. return ci_enable_uvd_dpm(rdev, !gate);
  2983. }
  2984. #if 0
  2985. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  2986. {
  2987. u8 i;
  2988. u32 min_evclk = 30000; /* ??? */
  2989. struct radeon_vce_clock_voltage_dependency_table *table =
  2990. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2991. for (i = 0; i < table->count; i++) {
  2992. if (table->entries[i].evclk >= min_evclk)
  2993. return i;
  2994. }
  2995. return table->count - 1;
  2996. }
  2997. static int ci_update_vce_dpm(struct radeon_device *rdev,
  2998. struct radeon_ps *radeon_new_state,
  2999. struct radeon_ps *radeon_current_state)
  3000. {
  3001. struct ci_power_info *pi = ci_get_pi(rdev);
  3002. bool new_vce_clock_non_zero = (radeon_new_state->evclk != 0);
  3003. bool old_vce_clock_non_zero = (radeon_current_state->evclk != 0);
  3004. int ret = 0;
  3005. u32 tmp;
  3006. if (new_vce_clock_non_zero != old_vce_clock_non_zero) {
  3007. if (new_vce_clock_non_zero) {
  3008. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3009. tmp = RREG32_SMC(DPM_TABLE_475);
  3010. tmp &= ~VceBootLevel_MASK;
  3011. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3012. WREG32_SMC(DPM_TABLE_475, tmp);
  3013. ret = ci_enable_vce_dpm(rdev, true);
  3014. } else {
  3015. ret = ci_enable_vce_dpm(rdev, false);
  3016. }
  3017. }
  3018. return ret;
  3019. }
  3020. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3021. {
  3022. return ci_enable_samu_dpm(rdev, gate);
  3023. }
  3024. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3025. {
  3026. struct ci_power_info *pi = ci_get_pi(rdev);
  3027. u32 tmp;
  3028. if (!gate) {
  3029. pi->smc_state_table.AcpBootLevel = 0;
  3030. tmp = RREG32_SMC(DPM_TABLE_475);
  3031. tmp &= ~AcpBootLevel_MASK;
  3032. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3033. WREG32_SMC(DPM_TABLE_475, tmp);
  3034. }
  3035. return ci_enable_acp_dpm(rdev, !gate);
  3036. }
  3037. #endif
  3038. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3039. struct radeon_ps *radeon_state)
  3040. {
  3041. struct ci_power_info *pi = ci_get_pi(rdev);
  3042. int ret;
  3043. ret = ci_trim_dpm_states(rdev, radeon_state);
  3044. if (ret)
  3045. return ret;
  3046. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3047. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3048. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3049. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3050. pi->last_mclk_dpm_enable_mask =
  3051. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3052. if (pi->uvd_enabled) {
  3053. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3054. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3055. }
  3056. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3057. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3058. return 0;
  3059. }
  3060. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3061. u32 level_mask)
  3062. {
  3063. u32 level = 0;
  3064. while ((level_mask & (1 << level)) == 0)
  3065. level++;
  3066. return level;
  3067. }
  3068. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3069. enum radeon_dpm_forced_level level)
  3070. {
  3071. struct ci_power_info *pi = ci_get_pi(rdev);
  3072. PPSMC_Result smc_result;
  3073. u32 tmp, levels, i;
  3074. int ret;
  3075. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3076. if ((!pi->sclk_dpm_key_disabled) &&
  3077. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3078. levels = 0;
  3079. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3080. while (tmp >>= 1)
  3081. levels++;
  3082. if (levels) {
  3083. ret = ci_dpm_force_state_sclk(rdev, levels);
  3084. if (ret)
  3085. return ret;
  3086. for (i = 0; i < rdev->usec_timeout; i++) {
  3087. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3088. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3089. if (tmp == levels)
  3090. break;
  3091. udelay(1);
  3092. }
  3093. }
  3094. }
  3095. if ((!pi->mclk_dpm_key_disabled) &&
  3096. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3097. levels = 0;
  3098. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3099. while (tmp >>= 1)
  3100. levels++;
  3101. if (levels) {
  3102. ret = ci_dpm_force_state_mclk(rdev, levels);
  3103. if (ret)
  3104. return ret;
  3105. for (i = 0; i < rdev->usec_timeout; i++) {
  3106. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3107. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3108. if (tmp == levels)
  3109. break;
  3110. udelay(1);
  3111. }
  3112. }
  3113. }
  3114. if ((!pi->pcie_dpm_key_disabled) &&
  3115. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3116. levels = 0;
  3117. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3118. while (tmp >>= 1)
  3119. levels++;
  3120. if (levels) {
  3121. ret = ci_dpm_force_state_pcie(rdev, level);
  3122. if (ret)
  3123. return ret;
  3124. for (i = 0; i < rdev->usec_timeout; i++) {
  3125. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3126. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3127. if (tmp == levels)
  3128. break;
  3129. udelay(1);
  3130. }
  3131. }
  3132. }
  3133. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3134. if ((!pi->sclk_dpm_key_disabled) &&
  3135. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3136. levels = ci_get_lowest_enabled_level(rdev,
  3137. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3138. ret = ci_dpm_force_state_sclk(rdev, levels);
  3139. if (ret)
  3140. return ret;
  3141. for (i = 0; i < rdev->usec_timeout; i++) {
  3142. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3143. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3144. if (tmp == levels)
  3145. break;
  3146. udelay(1);
  3147. }
  3148. }
  3149. if ((!pi->mclk_dpm_key_disabled) &&
  3150. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3151. levels = ci_get_lowest_enabled_level(rdev,
  3152. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3153. ret = ci_dpm_force_state_mclk(rdev, levels);
  3154. if (ret)
  3155. return ret;
  3156. for (i = 0; i < rdev->usec_timeout; i++) {
  3157. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3158. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3159. if (tmp == levels)
  3160. break;
  3161. udelay(1);
  3162. }
  3163. }
  3164. if ((!pi->pcie_dpm_key_disabled) &&
  3165. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3166. levels = ci_get_lowest_enabled_level(rdev,
  3167. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3168. ret = ci_dpm_force_state_pcie(rdev, levels);
  3169. if (ret)
  3170. return ret;
  3171. for (i = 0; i < rdev->usec_timeout; i++) {
  3172. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3173. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3174. if (tmp == levels)
  3175. break;
  3176. udelay(1);
  3177. }
  3178. }
  3179. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3180. if (!pi->sclk_dpm_key_disabled) {
  3181. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel);
  3182. if (smc_result != PPSMC_Result_OK)
  3183. return -EINVAL;
  3184. }
  3185. if (!pi->mclk_dpm_key_disabled) {
  3186. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_NoForcedLevel);
  3187. if (smc_result != PPSMC_Result_OK)
  3188. return -EINVAL;
  3189. }
  3190. if (!pi->pcie_dpm_key_disabled) {
  3191. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  3192. if (smc_result != PPSMC_Result_OK)
  3193. return -EINVAL;
  3194. }
  3195. }
  3196. rdev->pm.dpm.forced_level = level;
  3197. return 0;
  3198. }
  3199. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3200. struct ci_mc_reg_table *table)
  3201. {
  3202. struct ci_power_info *pi = ci_get_pi(rdev);
  3203. u8 i, j, k;
  3204. u32 temp_reg;
  3205. for (i = 0, j = table->last; i < table->last; i++) {
  3206. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3207. return -EINVAL;
  3208. switch(table->mc_reg_address[i].s1 << 2) {
  3209. case MC_SEQ_MISC1:
  3210. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3211. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3212. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3213. for (k = 0; k < table->num_entries; k++) {
  3214. table->mc_reg_table_entry[k].mc_data[j] =
  3215. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3216. }
  3217. j++;
  3218. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3219. return -EINVAL;
  3220. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3221. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3222. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3223. for (k = 0; k < table->num_entries; k++) {
  3224. table->mc_reg_table_entry[k].mc_data[j] =
  3225. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3226. if (!pi->mem_gddr5)
  3227. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3228. }
  3229. j++;
  3230. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3231. return -EINVAL;
  3232. if (!pi->mem_gddr5) {
  3233. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3234. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3235. for (k = 0; k < table->num_entries; k++) {
  3236. table->mc_reg_table_entry[k].mc_data[j] =
  3237. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3238. }
  3239. j++;
  3240. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3241. return -EINVAL;
  3242. }
  3243. break;
  3244. case MC_SEQ_RESERVE_M:
  3245. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3246. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3247. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3248. for (k = 0; k < table->num_entries; k++) {
  3249. table->mc_reg_table_entry[k].mc_data[j] =
  3250. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3251. }
  3252. j++;
  3253. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3254. return -EINVAL;
  3255. break;
  3256. default:
  3257. break;
  3258. }
  3259. }
  3260. table->last = j;
  3261. return 0;
  3262. }
  3263. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3264. {
  3265. bool result = true;
  3266. switch(in_reg) {
  3267. case MC_SEQ_RAS_TIMING >> 2:
  3268. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3269. break;
  3270. case MC_SEQ_DLL_STBY >> 2:
  3271. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3272. break;
  3273. case MC_SEQ_G5PDX_CMD0 >> 2:
  3274. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3275. break;
  3276. case MC_SEQ_G5PDX_CMD1 >> 2:
  3277. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3278. break;
  3279. case MC_SEQ_G5PDX_CTRL >> 2:
  3280. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3281. break;
  3282. case MC_SEQ_CAS_TIMING >> 2:
  3283. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3284. break;
  3285. case MC_SEQ_MISC_TIMING >> 2:
  3286. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3287. break;
  3288. case MC_SEQ_MISC_TIMING2 >> 2:
  3289. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3290. break;
  3291. case MC_SEQ_PMG_DVS_CMD >> 2:
  3292. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3293. break;
  3294. case MC_SEQ_PMG_DVS_CTL >> 2:
  3295. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3296. break;
  3297. case MC_SEQ_RD_CTL_D0 >> 2:
  3298. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3299. break;
  3300. case MC_SEQ_RD_CTL_D1 >> 2:
  3301. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3302. break;
  3303. case MC_SEQ_WR_CTL_D0 >> 2:
  3304. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3305. break;
  3306. case MC_SEQ_WR_CTL_D1 >> 2:
  3307. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3308. break;
  3309. case MC_PMG_CMD_EMRS >> 2:
  3310. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3311. break;
  3312. case MC_PMG_CMD_MRS >> 2:
  3313. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3314. break;
  3315. case MC_PMG_CMD_MRS1 >> 2:
  3316. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3317. break;
  3318. case MC_SEQ_PMG_TIMING >> 2:
  3319. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3320. break;
  3321. case MC_PMG_CMD_MRS2 >> 2:
  3322. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3323. break;
  3324. case MC_SEQ_WR_CTL_2 >> 2:
  3325. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3326. break;
  3327. default:
  3328. result = false;
  3329. break;
  3330. }
  3331. return result;
  3332. }
  3333. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3334. {
  3335. u8 i, j;
  3336. for (i = 0; i < table->last; i++) {
  3337. for (j = 1; j < table->num_entries; j++) {
  3338. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3339. table->mc_reg_table_entry[j].mc_data[i]) {
  3340. table->valid_flag |= 1 << i;
  3341. break;
  3342. }
  3343. }
  3344. }
  3345. }
  3346. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3347. {
  3348. u32 i;
  3349. u16 address;
  3350. for (i = 0; i < table->last; i++) {
  3351. table->mc_reg_address[i].s0 =
  3352. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3353. address : table->mc_reg_address[i].s1;
  3354. }
  3355. }
  3356. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3357. struct ci_mc_reg_table *ci_table)
  3358. {
  3359. u8 i, j;
  3360. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3361. return -EINVAL;
  3362. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3363. return -EINVAL;
  3364. for (i = 0; i < table->last; i++)
  3365. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3366. ci_table->last = table->last;
  3367. for (i = 0; i < table->num_entries; i++) {
  3368. ci_table->mc_reg_table_entry[i].mclk_max =
  3369. table->mc_reg_table_entry[i].mclk_max;
  3370. for (j = 0; j < table->last; j++)
  3371. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3372. table->mc_reg_table_entry[i].mc_data[j];
  3373. }
  3374. ci_table->num_entries = table->num_entries;
  3375. return 0;
  3376. }
  3377. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3378. {
  3379. struct ci_power_info *pi = ci_get_pi(rdev);
  3380. struct atom_mc_reg_table *table;
  3381. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3382. u8 module_index = rv770_get_memory_module_index(rdev);
  3383. int ret;
  3384. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3385. if (!table)
  3386. return -ENOMEM;
  3387. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3388. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3389. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3390. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3391. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3392. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3393. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3394. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3395. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3396. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3397. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3398. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3399. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3400. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3401. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3402. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3403. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3404. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3405. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3406. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3407. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3408. if (ret)
  3409. goto init_mc_done;
  3410. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3411. if (ret)
  3412. goto init_mc_done;
  3413. ci_set_s0_mc_reg_index(ci_table);
  3414. ret = ci_set_mc_special_registers(rdev, ci_table);
  3415. if (ret)
  3416. goto init_mc_done;
  3417. ci_set_valid_flag(ci_table);
  3418. init_mc_done:
  3419. kfree(table);
  3420. return ret;
  3421. }
  3422. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3423. SMU7_Discrete_MCRegisters *mc_reg_table)
  3424. {
  3425. struct ci_power_info *pi = ci_get_pi(rdev);
  3426. u32 i, j;
  3427. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3428. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3429. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3430. return -EINVAL;
  3431. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3432. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3433. i++;
  3434. }
  3435. }
  3436. mc_reg_table->last = (u8)i;
  3437. return 0;
  3438. }
  3439. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3440. SMU7_Discrete_MCRegisterSet *data,
  3441. u32 num_entries, u32 valid_flag)
  3442. {
  3443. u32 i, j;
  3444. for (i = 0, j = 0; j < num_entries; j++) {
  3445. if (valid_flag & (1 << j)) {
  3446. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3447. i++;
  3448. }
  3449. }
  3450. }
  3451. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3452. const u32 memory_clock,
  3453. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3454. {
  3455. struct ci_power_info *pi = ci_get_pi(rdev);
  3456. u32 i = 0;
  3457. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3458. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3459. break;
  3460. }
  3461. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3462. --i;
  3463. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3464. mc_reg_table_data, pi->mc_reg_table.last,
  3465. pi->mc_reg_table.valid_flag);
  3466. }
  3467. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3468. SMU7_Discrete_MCRegisters *mc_reg_table)
  3469. {
  3470. struct ci_power_info *pi = ci_get_pi(rdev);
  3471. u32 i;
  3472. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3473. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3474. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3475. &mc_reg_table->data[i]);
  3476. }
  3477. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3478. {
  3479. struct ci_power_info *pi = ci_get_pi(rdev);
  3480. int ret;
  3481. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3482. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3483. if (ret)
  3484. return ret;
  3485. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3486. return ci_copy_bytes_to_smc(rdev,
  3487. pi->mc_reg_table_start,
  3488. (u8 *)&pi->smc_mc_reg_table,
  3489. sizeof(SMU7_Discrete_MCRegisters),
  3490. pi->sram_end);
  3491. }
  3492. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3493. {
  3494. struct ci_power_info *pi = ci_get_pi(rdev);
  3495. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3496. return 0;
  3497. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3498. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3499. return ci_copy_bytes_to_smc(rdev,
  3500. pi->mc_reg_table_start +
  3501. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3502. (u8 *)&pi->smc_mc_reg_table.data[0],
  3503. sizeof(SMU7_Discrete_MCRegisterSet) *
  3504. pi->dpm_table.mclk_table.count,
  3505. pi->sram_end);
  3506. }
  3507. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3508. {
  3509. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  3510. tmp |= VOLT_PWRMGT_EN;
  3511. WREG32_SMC(GENERAL_PWRMGT, tmp);
  3512. }
  3513. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  3514. struct radeon_ps *radeon_state)
  3515. {
  3516. struct ci_ps *state = ci_get_ps(radeon_state);
  3517. int i;
  3518. u16 pcie_speed, max_speed = 0;
  3519. for (i = 0; i < state->performance_level_count; i++) {
  3520. pcie_speed = state->performance_levels[i].pcie_gen;
  3521. if (max_speed < pcie_speed)
  3522. max_speed = pcie_speed;
  3523. }
  3524. return max_speed;
  3525. }
  3526. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  3527. {
  3528. u32 speed_cntl = 0;
  3529. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  3530. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  3531. return (u16)speed_cntl;
  3532. }
  3533. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  3534. {
  3535. u32 link_width = 0;
  3536. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  3537. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  3538. switch (link_width) {
  3539. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3540. return 1;
  3541. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3542. return 2;
  3543. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3544. return 4;
  3545. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3546. return 8;
  3547. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3548. /* not actually supported */
  3549. return 12;
  3550. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3551. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3552. default:
  3553. return 16;
  3554. }
  3555. }
  3556. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  3557. struct radeon_ps *radeon_new_state,
  3558. struct radeon_ps *radeon_current_state)
  3559. {
  3560. struct ci_power_info *pi = ci_get_pi(rdev);
  3561. enum radeon_pcie_gen target_link_speed =
  3562. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3563. enum radeon_pcie_gen current_link_speed;
  3564. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  3565. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  3566. else
  3567. current_link_speed = pi->force_pcie_gen;
  3568. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  3569. pi->pspp_notify_required = false;
  3570. if (target_link_speed > current_link_speed) {
  3571. switch (target_link_speed) {
  3572. #ifdef CONFIG_ACPI
  3573. case RADEON_PCIE_GEN3:
  3574. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  3575. break;
  3576. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  3577. if (current_link_speed == RADEON_PCIE_GEN2)
  3578. break;
  3579. case RADEON_PCIE_GEN2:
  3580. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  3581. break;
  3582. #endif
  3583. default:
  3584. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  3585. break;
  3586. }
  3587. } else {
  3588. if (target_link_speed < current_link_speed)
  3589. pi->pspp_notify_required = true;
  3590. }
  3591. }
  3592. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  3593. struct radeon_ps *radeon_new_state,
  3594. struct radeon_ps *radeon_current_state)
  3595. {
  3596. struct ci_power_info *pi = ci_get_pi(rdev);
  3597. enum radeon_pcie_gen target_link_speed =
  3598. ci_get_maximum_link_speed(rdev, radeon_new_state);
  3599. u8 request;
  3600. if (pi->pspp_notify_required) {
  3601. if (target_link_speed == RADEON_PCIE_GEN3)
  3602. request = PCIE_PERF_REQ_PECI_GEN3;
  3603. else if (target_link_speed == RADEON_PCIE_GEN2)
  3604. request = PCIE_PERF_REQ_PECI_GEN2;
  3605. else
  3606. request = PCIE_PERF_REQ_PECI_GEN1;
  3607. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  3608. (ci_get_current_pcie_speed(rdev) > 0))
  3609. return;
  3610. #ifdef CONFIG_ACPI
  3611. radeon_acpi_pcie_performance_request(rdev, request, false);
  3612. #endif
  3613. }
  3614. }
  3615. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  3616. {
  3617. struct ci_power_info *pi = ci_get_pi(rdev);
  3618. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  3619. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3620. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  3621. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  3622. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  3623. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3624. if (allowed_sclk_vddc_table == NULL)
  3625. return -EINVAL;
  3626. if (allowed_sclk_vddc_table->count < 1)
  3627. return -EINVAL;
  3628. if (allowed_mclk_vddc_table == NULL)
  3629. return -EINVAL;
  3630. if (allowed_mclk_vddc_table->count < 1)
  3631. return -EINVAL;
  3632. if (allowed_mclk_vddci_table == NULL)
  3633. return -EINVAL;
  3634. if (allowed_mclk_vddci_table->count < 1)
  3635. return -EINVAL;
  3636. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  3637. pi->max_vddc_in_pp_table =
  3638. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3639. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  3640. pi->max_vddci_in_pp_table =
  3641. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3642. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  3643. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3644. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  3645. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  3646. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  3647. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  3648. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  3649. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  3650. return 0;
  3651. }
  3652. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  3653. {
  3654. struct ci_power_info *pi = ci_get_pi(rdev);
  3655. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  3656. u32 leakage_index;
  3657. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3658. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  3659. *vddc = leakage_table->actual_voltage[leakage_index];
  3660. break;
  3661. }
  3662. }
  3663. }
  3664. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  3665. {
  3666. struct ci_power_info *pi = ci_get_pi(rdev);
  3667. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  3668. u32 leakage_index;
  3669. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  3670. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  3671. *vddci = leakage_table->actual_voltage[leakage_index];
  3672. break;
  3673. }
  3674. }
  3675. }
  3676. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3677. struct radeon_clock_voltage_dependency_table *table)
  3678. {
  3679. u32 i;
  3680. if (table) {
  3681. for (i = 0; i < table->count; i++)
  3682. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3683. }
  3684. }
  3685. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  3686. struct radeon_clock_voltage_dependency_table *table)
  3687. {
  3688. u32 i;
  3689. if (table) {
  3690. for (i = 0; i < table->count; i++)
  3691. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  3692. }
  3693. }
  3694. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3695. struct radeon_vce_clock_voltage_dependency_table *table)
  3696. {
  3697. u32 i;
  3698. if (table) {
  3699. for (i = 0; i < table->count; i++)
  3700. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3701. }
  3702. }
  3703. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  3704. struct radeon_uvd_clock_voltage_dependency_table *table)
  3705. {
  3706. u32 i;
  3707. if (table) {
  3708. for (i = 0; i < table->count; i++)
  3709. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  3710. }
  3711. }
  3712. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  3713. struct radeon_phase_shedding_limits_table *table)
  3714. {
  3715. u32 i;
  3716. if (table) {
  3717. for (i = 0; i < table->count; i++)
  3718. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  3719. }
  3720. }
  3721. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  3722. struct radeon_clock_and_voltage_limits *table)
  3723. {
  3724. if (table) {
  3725. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  3726. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  3727. }
  3728. }
  3729. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  3730. struct radeon_cac_leakage_table *table)
  3731. {
  3732. u32 i;
  3733. if (table) {
  3734. for (i = 0; i < table->count; i++)
  3735. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  3736. }
  3737. }
  3738. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  3739. {
  3740. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3741. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  3742. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3743. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  3744. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3745. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  3746. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  3747. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  3748. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3749. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  3750. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3751. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  3752. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3753. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  3754. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  3755. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  3756. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  3757. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  3758. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3759. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  3760. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  3761. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  3762. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  3763. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  3764. }
  3765. static void ci_get_memory_type(struct radeon_device *rdev)
  3766. {
  3767. struct ci_power_info *pi = ci_get_pi(rdev);
  3768. u32 tmp;
  3769. tmp = RREG32(MC_SEQ_MISC0);
  3770. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  3771. MC_SEQ_MISC0_GDDR5_VALUE)
  3772. pi->mem_gddr5 = true;
  3773. else
  3774. pi->mem_gddr5 = false;
  3775. }
  3776. void ci_update_current_ps(struct radeon_device *rdev,
  3777. struct radeon_ps *rps)
  3778. {
  3779. struct ci_ps *new_ps = ci_get_ps(rps);
  3780. struct ci_power_info *pi = ci_get_pi(rdev);
  3781. pi->current_rps = *rps;
  3782. pi->current_ps = *new_ps;
  3783. pi->current_rps.ps_priv = &pi->current_ps;
  3784. }
  3785. void ci_update_requested_ps(struct radeon_device *rdev,
  3786. struct radeon_ps *rps)
  3787. {
  3788. struct ci_ps *new_ps = ci_get_ps(rps);
  3789. struct ci_power_info *pi = ci_get_pi(rdev);
  3790. pi->requested_rps = *rps;
  3791. pi->requested_ps = *new_ps;
  3792. pi->requested_rps.ps_priv = &pi->requested_ps;
  3793. }
  3794. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  3795. {
  3796. struct ci_power_info *pi = ci_get_pi(rdev);
  3797. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3798. struct radeon_ps *new_ps = &requested_ps;
  3799. ci_update_requested_ps(rdev, new_ps);
  3800. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  3801. return 0;
  3802. }
  3803. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  3804. {
  3805. struct ci_power_info *pi = ci_get_pi(rdev);
  3806. struct radeon_ps *new_ps = &pi->requested_rps;
  3807. ci_update_current_ps(rdev, new_ps);
  3808. }
  3809. void ci_dpm_setup_asic(struct radeon_device *rdev)
  3810. {
  3811. ci_read_clock_registers(rdev);
  3812. ci_get_memory_type(rdev);
  3813. ci_enable_acpi_power_management(rdev);
  3814. ci_init_sclk_t(rdev);
  3815. }
  3816. int ci_dpm_enable(struct radeon_device *rdev)
  3817. {
  3818. struct ci_power_info *pi = ci_get_pi(rdev);
  3819. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3820. int ret;
  3821. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3822. RADEON_CG_BLOCK_MC |
  3823. RADEON_CG_BLOCK_SDMA |
  3824. RADEON_CG_BLOCK_BIF |
  3825. RADEON_CG_BLOCK_UVD |
  3826. RADEON_CG_BLOCK_HDP), false);
  3827. if (ci_is_smc_running(rdev))
  3828. return -EINVAL;
  3829. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  3830. ci_enable_voltage_control(rdev);
  3831. ret = ci_construct_voltage_tables(rdev);
  3832. if (ret) {
  3833. DRM_ERROR("ci_construct_voltage_tables failed\n");
  3834. return ret;
  3835. }
  3836. }
  3837. if (pi->caps_dynamic_ac_timing) {
  3838. ret = ci_initialize_mc_reg_table(rdev);
  3839. if (ret)
  3840. pi->caps_dynamic_ac_timing = false;
  3841. }
  3842. if (pi->dynamic_ss)
  3843. ci_enable_spread_spectrum(rdev, true);
  3844. if (pi->thermal_protection)
  3845. ci_enable_thermal_protection(rdev, true);
  3846. ci_program_sstp(rdev);
  3847. ci_enable_display_gap(rdev);
  3848. ci_program_vc(rdev);
  3849. ret = ci_upload_firmware(rdev);
  3850. if (ret) {
  3851. DRM_ERROR("ci_upload_firmware failed\n");
  3852. return ret;
  3853. }
  3854. ret = ci_process_firmware_header(rdev);
  3855. if (ret) {
  3856. DRM_ERROR("ci_process_firmware_header failed\n");
  3857. return ret;
  3858. }
  3859. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  3860. if (ret) {
  3861. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  3862. return ret;
  3863. }
  3864. ret = ci_init_smc_table(rdev);
  3865. if (ret) {
  3866. DRM_ERROR("ci_init_smc_table failed\n");
  3867. return ret;
  3868. }
  3869. ret = ci_init_arb_table_index(rdev);
  3870. if (ret) {
  3871. DRM_ERROR("ci_init_arb_table_index failed\n");
  3872. return ret;
  3873. }
  3874. if (pi->caps_dynamic_ac_timing) {
  3875. ret = ci_populate_initial_mc_reg_table(rdev);
  3876. if (ret) {
  3877. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  3878. return ret;
  3879. }
  3880. }
  3881. ret = ci_populate_pm_base(rdev);
  3882. if (ret) {
  3883. DRM_ERROR("ci_populate_pm_base failed\n");
  3884. return ret;
  3885. }
  3886. ci_dpm_start_smc(rdev);
  3887. ci_enable_vr_hot_gpio_interrupt(rdev);
  3888. ret = ci_notify_smc_display_change(rdev, false);
  3889. if (ret) {
  3890. DRM_ERROR("ci_notify_smc_display_change failed\n");
  3891. return ret;
  3892. }
  3893. ci_enable_sclk_control(rdev, true);
  3894. ret = ci_enable_ulv(rdev, true);
  3895. if (ret) {
  3896. DRM_ERROR("ci_enable_ulv failed\n");
  3897. return ret;
  3898. }
  3899. ret = ci_enable_ds_master_switch(rdev, true);
  3900. if (ret) {
  3901. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  3902. return ret;
  3903. }
  3904. ret = ci_start_dpm(rdev);
  3905. if (ret) {
  3906. DRM_ERROR("ci_start_dpm failed\n");
  3907. return ret;
  3908. }
  3909. ret = ci_enable_didt(rdev, true);
  3910. if (ret) {
  3911. DRM_ERROR("ci_enable_didt failed\n");
  3912. return ret;
  3913. }
  3914. ret = ci_enable_smc_cac(rdev, true);
  3915. if (ret) {
  3916. DRM_ERROR("ci_enable_smc_cac failed\n");
  3917. return ret;
  3918. }
  3919. ret = ci_enable_power_containment(rdev, true);
  3920. if (ret) {
  3921. DRM_ERROR("ci_enable_power_containment failed\n");
  3922. return ret;
  3923. }
  3924. if (rdev->irq.installed &&
  3925. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3926. #if 0
  3927. PPSMC_Result result;
  3928. #endif
  3929. ret = ci_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  3930. if (ret) {
  3931. DRM_ERROR("ci_set_thermal_temperature_range failed\n");
  3932. return ret;
  3933. }
  3934. rdev->irq.dpm_thermal = true;
  3935. radeon_irq_set(rdev);
  3936. #if 0
  3937. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3938. if (result != PPSMC_Result_OK)
  3939. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3940. #endif
  3941. }
  3942. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3943. ci_dpm_powergate_uvd(rdev, true);
  3944. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3945. RADEON_CG_BLOCK_MC |
  3946. RADEON_CG_BLOCK_SDMA |
  3947. RADEON_CG_BLOCK_BIF |
  3948. RADEON_CG_BLOCK_UVD |
  3949. RADEON_CG_BLOCK_HDP), true);
  3950. ci_update_current_ps(rdev, boot_ps);
  3951. return 0;
  3952. }
  3953. void ci_dpm_disable(struct radeon_device *rdev)
  3954. {
  3955. struct ci_power_info *pi = ci_get_pi(rdev);
  3956. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3957. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3958. RADEON_CG_BLOCK_MC |
  3959. RADEON_CG_BLOCK_SDMA |
  3960. RADEON_CG_BLOCK_UVD |
  3961. RADEON_CG_BLOCK_HDP), false);
  3962. ci_dpm_powergate_uvd(rdev, false);
  3963. if (!ci_is_smc_running(rdev))
  3964. return;
  3965. if (pi->thermal_protection)
  3966. ci_enable_thermal_protection(rdev, false);
  3967. ci_enable_power_containment(rdev, false);
  3968. ci_enable_smc_cac(rdev, false);
  3969. ci_enable_didt(rdev, false);
  3970. ci_enable_spread_spectrum(rdev, false);
  3971. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3972. ci_stop_dpm(rdev);
  3973. ci_enable_ds_master_switch(rdev, true);
  3974. ci_enable_ulv(rdev, false);
  3975. ci_clear_vc(rdev);
  3976. ci_reset_to_default(rdev);
  3977. ci_dpm_stop_smc(rdev);
  3978. ci_force_switch_to_arb_f0(rdev);
  3979. ci_update_current_ps(rdev, boot_ps);
  3980. }
  3981. int ci_dpm_set_power_state(struct radeon_device *rdev)
  3982. {
  3983. struct ci_power_info *pi = ci_get_pi(rdev);
  3984. struct radeon_ps *new_ps = &pi->requested_rps;
  3985. struct radeon_ps *old_ps = &pi->current_rps;
  3986. int ret;
  3987. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  3988. RADEON_CG_BLOCK_MC |
  3989. RADEON_CG_BLOCK_SDMA |
  3990. RADEON_CG_BLOCK_BIF |
  3991. RADEON_CG_BLOCK_UVD |
  3992. RADEON_CG_BLOCK_HDP), false);
  3993. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  3994. if (pi->pcie_performance_request)
  3995. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  3996. ret = ci_freeze_sclk_mclk_dpm(rdev);
  3997. if (ret) {
  3998. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  3999. return ret;
  4000. }
  4001. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  4002. if (ret) {
  4003. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4004. return ret;
  4005. }
  4006. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4007. if (ret) {
  4008. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4009. return ret;
  4010. }
  4011. #if 0
  4012. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4013. if (ret) {
  4014. DRM_ERROR("ci_update_vce_dpm failed\n");
  4015. return ret;
  4016. }
  4017. #endif
  4018. ret = ci_update_sclk_t(rdev);
  4019. if (ret) {
  4020. DRM_ERROR("ci_update_sclk_t failed\n");
  4021. return ret;
  4022. }
  4023. if (pi->caps_dynamic_ac_timing) {
  4024. ret = ci_update_and_upload_mc_reg_table(rdev);
  4025. if (ret) {
  4026. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4027. return ret;
  4028. }
  4029. }
  4030. ret = ci_program_memory_timing_parameters(rdev);
  4031. if (ret) {
  4032. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4033. return ret;
  4034. }
  4035. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4036. if (ret) {
  4037. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4038. return ret;
  4039. }
  4040. ret = ci_upload_dpm_level_enable_mask(rdev);
  4041. if (ret) {
  4042. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4043. return ret;
  4044. }
  4045. if (pi->pcie_performance_request)
  4046. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4047. cik_update_cg(rdev, (RADEON_CG_BLOCK_GFX |
  4048. RADEON_CG_BLOCK_MC |
  4049. RADEON_CG_BLOCK_SDMA |
  4050. RADEON_CG_BLOCK_BIF |
  4051. RADEON_CG_BLOCK_UVD |
  4052. RADEON_CG_BLOCK_HDP), true);
  4053. return 0;
  4054. }
  4055. int ci_dpm_power_control_set_level(struct radeon_device *rdev)
  4056. {
  4057. return ci_power_control_set_level(rdev);
  4058. }
  4059. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4060. {
  4061. ci_set_boot_state(rdev);
  4062. }
  4063. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4064. {
  4065. ci_program_display_gap(rdev);
  4066. }
  4067. union power_info {
  4068. struct _ATOM_POWERPLAY_INFO info;
  4069. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4070. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4071. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4072. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4073. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4074. };
  4075. union pplib_clock_info {
  4076. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4077. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4078. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4079. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4080. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4081. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4082. };
  4083. union pplib_power_state {
  4084. struct _ATOM_PPLIB_STATE v1;
  4085. struct _ATOM_PPLIB_STATE_V2 v2;
  4086. };
  4087. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4088. struct radeon_ps *rps,
  4089. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4090. u8 table_rev)
  4091. {
  4092. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4093. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4094. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4095. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4096. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4097. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4098. } else {
  4099. rps->vclk = 0;
  4100. rps->dclk = 0;
  4101. }
  4102. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4103. rdev->pm.dpm.boot_ps = rps;
  4104. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4105. rdev->pm.dpm.uvd_ps = rps;
  4106. }
  4107. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4108. struct radeon_ps *rps, int index,
  4109. union pplib_clock_info *clock_info)
  4110. {
  4111. struct ci_power_info *pi = ci_get_pi(rdev);
  4112. struct ci_ps *ps = ci_get_ps(rps);
  4113. struct ci_pl *pl = &ps->performance_levels[index];
  4114. ps->performance_level_count = index + 1;
  4115. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4116. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4117. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4118. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4119. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4120. pi->sys_pcie_mask,
  4121. pi->vbios_boot_state.pcie_gen_bootup_value,
  4122. clock_info->ci.ucPCIEGen);
  4123. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4124. pi->vbios_boot_state.pcie_lane_bootup_value,
  4125. le16_to_cpu(clock_info->ci.usPCIELane));
  4126. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4127. pi->acpi_pcie_gen = pl->pcie_gen;
  4128. }
  4129. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4130. pi->ulv.supported = true;
  4131. pi->ulv.pl = *pl;
  4132. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4133. }
  4134. /* patch up boot state */
  4135. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4136. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4137. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4138. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4139. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4140. }
  4141. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4142. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4143. pi->use_pcie_powersaving_levels = true;
  4144. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4145. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4146. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4147. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4148. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4149. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4150. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4151. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4152. break;
  4153. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4154. pi->use_pcie_performance_levels = true;
  4155. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4156. pi->pcie_gen_performance.max = pl->pcie_gen;
  4157. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4158. pi->pcie_gen_performance.min = pl->pcie_gen;
  4159. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4160. pi->pcie_lane_performance.max = pl->pcie_lane;
  4161. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4162. pi->pcie_lane_performance.min = pl->pcie_lane;
  4163. break;
  4164. default:
  4165. break;
  4166. }
  4167. }
  4168. static int ci_parse_power_table(struct radeon_device *rdev)
  4169. {
  4170. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4171. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4172. union pplib_power_state *power_state;
  4173. int i, j, k, non_clock_array_index, clock_array_index;
  4174. union pplib_clock_info *clock_info;
  4175. struct _StateArray *state_array;
  4176. struct _ClockInfoArray *clock_info_array;
  4177. struct _NonClockInfoArray *non_clock_info_array;
  4178. union power_info *power_info;
  4179. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4180. u16 data_offset;
  4181. u8 frev, crev;
  4182. u8 *power_state_offset;
  4183. struct ci_ps *ps;
  4184. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4185. &frev, &crev, &data_offset))
  4186. return -EINVAL;
  4187. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4188. state_array = (struct _StateArray *)
  4189. (mode_info->atom_context->bios + data_offset +
  4190. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4191. clock_info_array = (struct _ClockInfoArray *)
  4192. (mode_info->atom_context->bios + data_offset +
  4193. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4194. non_clock_info_array = (struct _NonClockInfoArray *)
  4195. (mode_info->atom_context->bios + data_offset +
  4196. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4197. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  4198. state_array->ucNumEntries, GFP_KERNEL);
  4199. if (!rdev->pm.dpm.ps)
  4200. return -ENOMEM;
  4201. power_state_offset = (u8 *)state_array->states;
  4202. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  4203. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  4204. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  4205. for (i = 0; i < state_array->ucNumEntries; i++) {
  4206. u8 *idx;
  4207. power_state = (union pplib_power_state *)power_state_offset;
  4208. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4209. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4210. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4211. if (!rdev->pm.power_state[i].clock_info)
  4212. return -EINVAL;
  4213. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4214. if (ps == NULL) {
  4215. kfree(rdev->pm.dpm.ps);
  4216. return -ENOMEM;
  4217. }
  4218. rdev->pm.dpm.ps[i].ps_priv = ps;
  4219. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4220. non_clock_info,
  4221. non_clock_info_array->ucEntrySize);
  4222. k = 0;
  4223. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4224. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4225. clock_array_index = idx[j];
  4226. if (clock_array_index >= clock_info_array->ucNumEntries)
  4227. continue;
  4228. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4229. break;
  4230. clock_info = (union pplib_clock_info *)
  4231. ((u8 *)&clock_info_array->clockInfo[0] +
  4232. (clock_array_index * clock_info_array->ucEntrySize));
  4233. ci_parse_pplib_clock_info(rdev,
  4234. &rdev->pm.dpm.ps[i], k,
  4235. clock_info);
  4236. k++;
  4237. }
  4238. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4239. }
  4240. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  4241. return 0;
  4242. }
  4243. int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4244. struct ci_vbios_boot_state *boot_state)
  4245. {
  4246. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4247. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4248. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4249. u8 frev, crev;
  4250. u16 data_offset;
  4251. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4252. &frev, &crev, &data_offset)) {
  4253. firmware_info =
  4254. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4255. data_offset);
  4256. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4257. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4258. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4259. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4260. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4261. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4262. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4263. return 0;
  4264. }
  4265. return -EINVAL;
  4266. }
  4267. void ci_dpm_fini(struct radeon_device *rdev)
  4268. {
  4269. int i;
  4270. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4271. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4272. }
  4273. kfree(rdev->pm.dpm.ps);
  4274. kfree(rdev->pm.dpm.priv);
  4275. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4276. r600_free_extended_power_table(rdev);
  4277. }
  4278. int ci_dpm_init(struct radeon_device *rdev)
  4279. {
  4280. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4281. u16 data_offset, size;
  4282. u8 frev, crev;
  4283. struct ci_power_info *pi;
  4284. int ret;
  4285. u32 mask;
  4286. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4287. if (pi == NULL)
  4288. return -ENOMEM;
  4289. rdev->pm.dpm.priv = pi;
  4290. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4291. if (ret)
  4292. pi->sys_pcie_mask = 0;
  4293. else
  4294. pi->sys_pcie_mask = mask;
  4295. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4296. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4297. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4298. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4299. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4300. pi->pcie_lane_performance.max = 0;
  4301. pi->pcie_lane_performance.min = 16;
  4302. pi->pcie_lane_powersaving.max = 0;
  4303. pi->pcie_lane_powersaving.min = 16;
  4304. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4305. if (ret) {
  4306. ci_dpm_fini(rdev);
  4307. return ret;
  4308. }
  4309. ret = ci_parse_power_table(rdev);
  4310. if (ret) {
  4311. ci_dpm_fini(rdev);
  4312. return ret;
  4313. }
  4314. ret = r600_parse_extended_power_table(rdev);
  4315. if (ret) {
  4316. ci_dpm_fini(rdev);
  4317. return ret;
  4318. }
  4319. pi->dll_default_on = false;
  4320. pi->sram_end = SMC_RAM_END;
  4321. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4322. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4323. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4324. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4325. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4326. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4327. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4328. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4329. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4330. pi->sclk_dpm_key_disabled = 0;
  4331. pi->mclk_dpm_key_disabled = 0;
  4332. pi->pcie_dpm_key_disabled = 0;
  4333. pi->caps_sclk_ds = true;
  4334. pi->mclk_strobe_mode_threshold = 40000;
  4335. pi->mclk_stutter_mode_threshold = 40000;
  4336. pi->mclk_edc_enable_threshold = 40000;
  4337. pi->mclk_edc_wr_enable_threshold = 40000;
  4338. ci_initialize_powertune_defaults(rdev);
  4339. pi->caps_fps = false;
  4340. pi->caps_sclk_throttle_low_notification = false;
  4341. pi->caps_uvd_dpm = true;
  4342. ci_get_leakage_voltages(rdev);
  4343. ci_patch_dependency_tables_with_leakage(rdev);
  4344. ci_set_private_data_variables_based_on_pptable(rdev);
  4345. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4346. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  4347. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4348. ci_dpm_fini(rdev);
  4349. return -ENOMEM;
  4350. }
  4351. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4352. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4353. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4354. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4355. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4356. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4357. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4358. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4359. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4360. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4361. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4362. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4363. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4364. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4365. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4366. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4367. if (rdev->family == CHIP_HAWAII) {
  4368. pi->thermal_temp_setting.temperature_low = 94500;
  4369. pi->thermal_temp_setting.temperature_high = 95000;
  4370. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4371. } else {
  4372. pi->thermal_temp_setting.temperature_low = 99500;
  4373. pi->thermal_temp_setting.temperature_high = 100000;
  4374. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4375. }
  4376. pi->uvd_enabled = false;
  4377. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4378. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4379. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4380. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4381. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4382. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4383. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4384. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4385. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4386. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4387. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4388. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4389. else
  4390. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4391. }
  4392. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4393. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4394. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4395. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4396. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4397. else
  4398. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4399. }
  4400. pi->vddc_phase_shed_control = true;
  4401. #if defined(CONFIG_ACPI)
  4402. pi->pcie_performance_request =
  4403. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4404. #else
  4405. pi->pcie_performance_request = false;
  4406. #endif
  4407. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4408. &frev, &crev, &data_offset)) {
  4409. pi->caps_sclk_ss_support = true;
  4410. pi->caps_mclk_ss_support = true;
  4411. pi->dynamic_ss = true;
  4412. } else {
  4413. pi->caps_sclk_ss_support = false;
  4414. pi->caps_mclk_ss_support = false;
  4415. pi->dynamic_ss = true;
  4416. }
  4417. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4418. pi->thermal_protection = true;
  4419. else
  4420. pi->thermal_protection = false;
  4421. pi->caps_dynamic_ac_timing = true;
  4422. pi->uvd_power_gated = false;
  4423. /* make sure dc limits are valid */
  4424. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4425. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4426. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4427. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4428. return 0;
  4429. }
  4430. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4431. struct seq_file *m)
  4432. {
  4433. u32 sclk = ci_get_average_sclk_freq(rdev);
  4434. u32 mclk = ci_get_average_mclk_freq(rdev);
  4435. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  4436. sclk, mclk);
  4437. }
  4438. void ci_dpm_print_power_state(struct radeon_device *rdev,
  4439. struct radeon_ps *rps)
  4440. {
  4441. struct ci_ps *ps = ci_get_ps(rps);
  4442. struct ci_pl *pl;
  4443. int i;
  4444. r600_dpm_print_class_info(rps->class, rps->class2);
  4445. r600_dpm_print_cap_info(rps->caps);
  4446. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  4447. for (i = 0; i < ps->performance_level_count; i++) {
  4448. pl = &ps->performance_levels[i];
  4449. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  4450. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  4451. }
  4452. r600_dpm_print_ps_status(rdev, rps);
  4453. }
  4454. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  4455. {
  4456. struct ci_power_info *pi = ci_get_pi(rdev);
  4457. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4458. if (low)
  4459. return requested_state->performance_levels[0].sclk;
  4460. else
  4461. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  4462. }
  4463. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  4464. {
  4465. struct ci_power_info *pi = ci_get_pi(rdev);
  4466. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  4467. if (low)
  4468. return requested_state->performance_levels[0].mclk;
  4469. else
  4470. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  4471. }