exynos_drm_g2d.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors: Joonyoung Shim <jy0922.shim@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundationr
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/clk.h>
  11. #include <linux/err.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/slab.h>
  17. #include <linux/workqueue.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/dma-attrs.h>
  20. #include <linux/of.h>
  21. #include <drm/drmP.h>
  22. #include <drm/exynos_drm.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_g2d.h"
  25. #include "exynos_drm_gem.h"
  26. #include "exynos_drm_iommu.h"
  27. #define G2D_HW_MAJOR_VER 4
  28. #define G2D_HW_MINOR_VER 1
  29. /* vaild register range set from user: 0x0104 ~ 0x0880 */
  30. #define G2D_VALID_START 0x0104
  31. #define G2D_VALID_END 0x0880
  32. /* general registers */
  33. #define G2D_SOFT_RESET 0x0000
  34. #define G2D_INTEN 0x0004
  35. #define G2D_INTC_PEND 0x000C
  36. #define G2D_DMA_SFR_BASE_ADDR 0x0080
  37. #define G2D_DMA_COMMAND 0x0084
  38. #define G2D_DMA_STATUS 0x008C
  39. #define G2D_DMA_HOLD_CMD 0x0090
  40. /* command registers */
  41. #define G2D_BITBLT_START 0x0100
  42. /* registers for base address */
  43. #define G2D_SRC_BASE_ADDR 0x0304
  44. #define G2D_SRC_COLOR_MODE 0x030C
  45. #define G2D_SRC_LEFT_TOP 0x0310
  46. #define G2D_SRC_RIGHT_BOTTOM 0x0314
  47. #define G2D_SRC_PLANE2_BASE_ADDR 0x0318
  48. #define G2D_DST_BASE_ADDR 0x0404
  49. #define G2D_DST_COLOR_MODE 0x040C
  50. #define G2D_DST_LEFT_TOP 0x0410
  51. #define G2D_DST_RIGHT_BOTTOM 0x0414
  52. #define G2D_DST_PLANE2_BASE_ADDR 0x0418
  53. #define G2D_PAT_BASE_ADDR 0x0500
  54. #define G2D_MSK_BASE_ADDR 0x0520
  55. /* G2D_SOFT_RESET */
  56. #define G2D_SFRCLEAR (1 << 1)
  57. #define G2D_R (1 << 0)
  58. /* G2D_INTEN */
  59. #define G2D_INTEN_ACF (1 << 3)
  60. #define G2D_INTEN_UCF (1 << 2)
  61. #define G2D_INTEN_GCF (1 << 1)
  62. #define G2D_INTEN_SCF (1 << 0)
  63. /* G2D_INTC_PEND */
  64. #define G2D_INTP_ACMD_FIN (1 << 3)
  65. #define G2D_INTP_UCMD_FIN (1 << 2)
  66. #define G2D_INTP_GCMD_FIN (1 << 1)
  67. #define G2D_INTP_SCMD_FIN (1 << 0)
  68. /* G2D_DMA_COMMAND */
  69. #define G2D_DMA_HALT (1 << 2)
  70. #define G2D_DMA_CONTINUE (1 << 1)
  71. #define G2D_DMA_START (1 << 0)
  72. /* G2D_DMA_STATUS */
  73. #define G2D_DMA_LIST_DONE_COUNT (0xFF << 17)
  74. #define G2D_DMA_BITBLT_DONE_COUNT (0xFFFF << 1)
  75. #define G2D_DMA_DONE (1 << 0)
  76. #define G2D_DMA_LIST_DONE_COUNT_OFFSET 17
  77. /* G2D_DMA_HOLD_CMD */
  78. #define G2D_USER_HOLD (1 << 2)
  79. #define G2D_LIST_HOLD (1 << 1)
  80. #define G2D_BITBLT_HOLD (1 << 0)
  81. /* G2D_BITBLT_START */
  82. #define G2D_START_CASESEL (1 << 2)
  83. #define G2D_START_NHOLT (1 << 1)
  84. #define G2D_START_BITBLT (1 << 0)
  85. /* buffer color format */
  86. #define G2D_FMT_XRGB8888 0
  87. #define G2D_FMT_ARGB8888 1
  88. #define G2D_FMT_RGB565 2
  89. #define G2D_FMT_XRGB1555 3
  90. #define G2D_FMT_ARGB1555 4
  91. #define G2D_FMT_XRGB4444 5
  92. #define G2D_FMT_ARGB4444 6
  93. #define G2D_FMT_PACKED_RGB888 7
  94. #define G2D_FMT_A8 11
  95. #define G2D_FMT_L8 12
  96. /* buffer valid length */
  97. #define G2D_LEN_MIN 1
  98. #define G2D_LEN_MAX 8000
  99. #define G2D_CMDLIST_SIZE (PAGE_SIZE / 4)
  100. #define G2D_CMDLIST_NUM 64
  101. #define G2D_CMDLIST_POOL_SIZE (G2D_CMDLIST_SIZE * G2D_CMDLIST_NUM)
  102. #define G2D_CMDLIST_DATA_NUM (G2D_CMDLIST_SIZE / sizeof(u32) - 2)
  103. /* maximum buffer pool size of userptr is 64MB as default */
  104. #define MAX_POOL (64 * 1024 * 1024)
  105. enum {
  106. BUF_TYPE_GEM = 1,
  107. BUF_TYPE_USERPTR,
  108. };
  109. enum g2d_reg_type {
  110. REG_TYPE_NONE = -1,
  111. REG_TYPE_SRC,
  112. REG_TYPE_SRC_PLANE2,
  113. REG_TYPE_DST,
  114. REG_TYPE_DST_PLANE2,
  115. REG_TYPE_PAT,
  116. REG_TYPE_MSK,
  117. MAX_REG_TYPE_NR
  118. };
  119. /* cmdlist data structure */
  120. struct g2d_cmdlist {
  121. u32 head;
  122. unsigned long data[G2D_CMDLIST_DATA_NUM];
  123. u32 last; /* last data offset */
  124. };
  125. /*
  126. * A structure of buffer description
  127. *
  128. * @format: color format
  129. * @left_x: the x coordinates of left top corner
  130. * @top_y: the y coordinates of left top corner
  131. * @right_x: the x coordinates of right bottom corner
  132. * @bottom_y: the y coordinates of right bottom corner
  133. *
  134. */
  135. struct g2d_buf_desc {
  136. unsigned int format;
  137. unsigned int left_x;
  138. unsigned int top_y;
  139. unsigned int right_x;
  140. unsigned int bottom_y;
  141. };
  142. /*
  143. * A structure of buffer information
  144. *
  145. * @map_nr: manages the number of mapped buffers
  146. * @reg_types: stores regitster type in the order of requested command
  147. * @handles: stores buffer handle in its reg_type position
  148. * @types: stores buffer type in its reg_type position
  149. * @descs: stores buffer description in its reg_type position
  150. *
  151. */
  152. struct g2d_buf_info {
  153. unsigned int map_nr;
  154. enum g2d_reg_type reg_types[MAX_REG_TYPE_NR];
  155. unsigned long handles[MAX_REG_TYPE_NR];
  156. unsigned int types[MAX_REG_TYPE_NR];
  157. struct g2d_buf_desc descs[MAX_REG_TYPE_NR];
  158. };
  159. struct drm_exynos_pending_g2d_event {
  160. struct drm_pending_event base;
  161. struct drm_exynos_g2d_event event;
  162. };
  163. struct g2d_cmdlist_userptr {
  164. struct list_head list;
  165. dma_addr_t dma_addr;
  166. unsigned long userptr;
  167. unsigned long size;
  168. struct page **pages;
  169. unsigned int npages;
  170. struct sg_table *sgt;
  171. struct vm_area_struct *vma;
  172. atomic_t refcount;
  173. bool in_pool;
  174. bool out_of_list;
  175. };
  176. struct g2d_cmdlist_node {
  177. struct list_head list;
  178. struct g2d_cmdlist *cmdlist;
  179. dma_addr_t dma_addr;
  180. struct g2d_buf_info buf_info;
  181. struct drm_exynos_pending_g2d_event *event;
  182. };
  183. struct g2d_runqueue_node {
  184. struct list_head list;
  185. struct list_head run_cmdlist;
  186. struct list_head event_list;
  187. struct drm_file *filp;
  188. pid_t pid;
  189. struct completion complete;
  190. int async;
  191. };
  192. struct g2d_data {
  193. struct device *dev;
  194. struct clk *gate_clk;
  195. void __iomem *regs;
  196. int irq;
  197. struct workqueue_struct *g2d_workq;
  198. struct work_struct runqueue_work;
  199. struct exynos_drm_subdrv subdrv;
  200. bool suspended;
  201. /* cmdlist */
  202. struct g2d_cmdlist_node *cmdlist_node;
  203. struct list_head free_cmdlist;
  204. struct mutex cmdlist_mutex;
  205. dma_addr_t cmdlist_pool;
  206. void *cmdlist_pool_virt;
  207. struct dma_attrs cmdlist_dma_attrs;
  208. /* runqueue*/
  209. struct g2d_runqueue_node *runqueue_node;
  210. struct list_head runqueue;
  211. struct mutex runqueue_mutex;
  212. struct kmem_cache *runqueue_slab;
  213. unsigned long current_pool;
  214. unsigned long max_pool;
  215. };
  216. static int g2d_init_cmdlist(struct g2d_data *g2d)
  217. {
  218. struct device *dev = g2d->dev;
  219. struct g2d_cmdlist_node *node = g2d->cmdlist_node;
  220. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  221. int nr;
  222. int ret;
  223. struct g2d_buf_info *buf_info;
  224. init_dma_attrs(&g2d->cmdlist_dma_attrs);
  225. dma_set_attr(DMA_ATTR_WRITE_COMBINE, &g2d->cmdlist_dma_attrs);
  226. g2d->cmdlist_pool_virt = dma_alloc_attrs(subdrv->drm_dev->dev,
  227. G2D_CMDLIST_POOL_SIZE,
  228. &g2d->cmdlist_pool, GFP_KERNEL,
  229. &g2d->cmdlist_dma_attrs);
  230. if (!g2d->cmdlist_pool_virt) {
  231. dev_err(dev, "failed to allocate dma memory\n");
  232. return -ENOMEM;
  233. }
  234. node = kcalloc(G2D_CMDLIST_NUM, sizeof(*node), GFP_KERNEL);
  235. if (!node) {
  236. dev_err(dev, "failed to allocate memory\n");
  237. ret = -ENOMEM;
  238. goto err;
  239. }
  240. for (nr = 0; nr < G2D_CMDLIST_NUM; nr++) {
  241. unsigned int i;
  242. node[nr].cmdlist =
  243. g2d->cmdlist_pool_virt + nr * G2D_CMDLIST_SIZE;
  244. node[nr].dma_addr =
  245. g2d->cmdlist_pool + nr * G2D_CMDLIST_SIZE;
  246. buf_info = &node[nr].buf_info;
  247. for (i = 0; i < MAX_REG_TYPE_NR; i++)
  248. buf_info->reg_types[i] = REG_TYPE_NONE;
  249. list_add_tail(&node[nr].list, &g2d->free_cmdlist);
  250. }
  251. return 0;
  252. err:
  253. dma_free_attrs(subdrv->drm_dev->dev, G2D_CMDLIST_POOL_SIZE,
  254. g2d->cmdlist_pool_virt,
  255. g2d->cmdlist_pool, &g2d->cmdlist_dma_attrs);
  256. return ret;
  257. }
  258. static void g2d_fini_cmdlist(struct g2d_data *g2d)
  259. {
  260. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  261. kfree(g2d->cmdlist_node);
  262. dma_free_attrs(subdrv->drm_dev->dev, G2D_CMDLIST_POOL_SIZE,
  263. g2d->cmdlist_pool_virt,
  264. g2d->cmdlist_pool, &g2d->cmdlist_dma_attrs);
  265. }
  266. static struct g2d_cmdlist_node *g2d_get_cmdlist(struct g2d_data *g2d)
  267. {
  268. struct device *dev = g2d->dev;
  269. struct g2d_cmdlist_node *node;
  270. mutex_lock(&g2d->cmdlist_mutex);
  271. if (list_empty(&g2d->free_cmdlist)) {
  272. dev_err(dev, "there is no free cmdlist\n");
  273. mutex_unlock(&g2d->cmdlist_mutex);
  274. return NULL;
  275. }
  276. node = list_first_entry(&g2d->free_cmdlist, struct g2d_cmdlist_node,
  277. list);
  278. list_del_init(&node->list);
  279. mutex_unlock(&g2d->cmdlist_mutex);
  280. return node;
  281. }
  282. static void g2d_put_cmdlist(struct g2d_data *g2d, struct g2d_cmdlist_node *node)
  283. {
  284. mutex_lock(&g2d->cmdlist_mutex);
  285. list_move_tail(&node->list, &g2d->free_cmdlist);
  286. mutex_unlock(&g2d->cmdlist_mutex);
  287. }
  288. static void g2d_add_cmdlist_to_inuse(struct exynos_drm_g2d_private *g2d_priv,
  289. struct g2d_cmdlist_node *node)
  290. {
  291. struct g2d_cmdlist_node *lnode;
  292. if (list_empty(&g2d_priv->inuse_cmdlist))
  293. goto add_to_list;
  294. /* this links to base address of new cmdlist */
  295. lnode = list_entry(g2d_priv->inuse_cmdlist.prev,
  296. struct g2d_cmdlist_node, list);
  297. lnode->cmdlist->data[lnode->cmdlist->last] = node->dma_addr;
  298. add_to_list:
  299. list_add_tail(&node->list, &g2d_priv->inuse_cmdlist);
  300. if (node->event)
  301. list_add_tail(&node->event->base.link, &g2d_priv->event_list);
  302. }
  303. static void g2d_userptr_put_dma_addr(struct drm_device *drm_dev,
  304. unsigned long obj,
  305. bool force)
  306. {
  307. struct g2d_cmdlist_userptr *g2d_userptr =
  308. (struct g2d_cmdlist_userptr *)obj;
  309. if (!obj)
  310. return;
  311. if (force)
  312. goto out;
  313. atomic_dec(&g2d_userptr->refcount);
  314. if (atomic_read(&g2d_userptr->refcount) > 0)
  315. return;
  316. if (g2d_userptr->in_pool)
  317. return;
  318. out:
  319. exynos_gem_unmap_sgt_from_dma(drm_dev, g2d_userptr->sgt,
  320. DMA_BIDIRECTIONAL);
  321. exynos_gem_put_pages_to_userptr(g2d_userptr->pages,
  322. g2d_userptr->npages,
  323. g2d_userptr->vma);
  324. exynos_gem_put_vma(g2d_userptr->vma);
  325. if (!g2d_userptr->out_of_list)
  326. list_del_init(&g2d_userptr->list);
  327. sg_free_table(g2d_userptr->sgt);
  328. kfree(g2d_userptr->sgt);
  329. drm_free_large(g2d_userptr->pages);
  330. kfree(g2d_userptr);
  331. }
  332. static dma_addr_t *g2d_userptr_get_dma_addr(struct drm_device *drm_dev,
  333. unsigned long userptr,
  334. unsigned long size,
  335. struct drm_file *filp,
  336. unsigned long *obj)
  337. {
  338. struct drm_exynos_file_private *file_priv = filp->driver_priv;
  339. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  340. struct g2d_cmdlist_userptr *g2d_userptr;
  341. struct g2d_data *g2d;
  342. struct page **pages;
  343. struct sg_table *sgt;
  344. struct vm_area_struct *vma;
  345. unsigned long start, end;
  346. unsigned int npages, offset;
  347. int ret;
  348. if (!size) {
  349. DRM_ERROR("invalid userptr size.\n");
  350. return ERR_PTR(-EINVAL);
  351. }
  352. g2d = dev_get_drvdata(g2d_priv->dev);
  353. /* check if userptr already exists in userptr_list. */
  354. list_for_each_entry(g2d_userptr, &g2d_priv->userptr_list, list) {
  355. if (g2d_userptr->userptr == userptr) {
  356. /*
  357. * also check size because there could be same address
  358. * and different size.
  359. */
  360. if (g2d_userptr->size == size) {
  361. atomic_inc(&g2d_userptr->refcount);
  362. *obj = (unsigned long)g2d_userptr;
  363. return &g2d_userptr->dma_addr;
  364. }
  365. /*
  366. * at this moment, maybe g2d dma is accessing this
  367. * g2d_userptr memory region so just remove this
  368. * g2d_userptr object from userptr_list not to be
  369. * referred again and also except it the userptr
  370. * pool to be released after the dma access completion.
  371. */
  372. g2d_userptr->out_of_list = true;
  373. g2d_userptr->in_pool = false;
  374. list_del_init(&g2d_userptr->list);
  375. break;
  376. }
  377. }
  378. g2d_userptr = kzalloc(sizeof(*g2d_userptr), GFP_KERNEL);
  379. if (!g2d_userptr)
  380. return ERR_PTR(-ENOMEM);
  381. atomic_set(&g2d_userptr->refcount, 1);
  382. start = userptr & PAGE_MASK;
  383. offset = userptr & ~PAGE_MASK;
  384. end = PAGE_ALIGN(userptr + size);
  385. npages = (end - start) >> PAGE_SHIFT;
  386. g2d_userptr->npages = npages;
  387. pages = drm_calloc_large(npages, sizeof(struct page *));
  388. if (!pages) {
  389. DRM_ERROR("failed to allocate pages.\n");
  390. ret = -ENOMEM;
  391. goto err_free;
  392. }
  393. vma = find_vma(current->mm, userptr);
  394. if (!vma) {
  395. DRM_ERROR("failed to get vm region.\n");
  396. ret = -EFAULT;
  397. goto err_free_pages;
  398. }
  399. if (vma->vm_end < userptr + size) {
  400. DRM_ERROR("vma is too small.\n");
  401. ret = -EFAULT;
  402. goto err_free_pages;
  403. }
  404. g2d_userptr->vma = exynos_gem_get_vma(vma);
  405. if (!g2d_userptr->vma) {
  406. DRM_ERROR("failed to copy vma.\n");
  407. ret = -ENOMEM;
  408. goto err_free_pages;
  409. }
  410. g2d_userptr->size = size;
  411. ret = exynos_gem_get_pages_from_userptr(start & PAGE_MASK,
  412. npages, pages, vma);
  413. if (ret < 0) {
  414. DRM_ERROR("failed to get user pages from userptr.\n");
  415. goto err_put_vma;
  416. }
  417. g2d_userptr->pages = pages;
  418. sgt = kzalloc(sizeof(*sgt), GFP_KERNEL);
  419. if (!sgt) {
  420. ret = -ENOMEM;
  421. goto err_free_userptr;
  422. }
  423. ret = sg_alloc_table_from_pages(sgt, pages, npages, offset,
  424. size, GFP_KERNEL);
  425. if (ret < 0) {
  426. DRM_ERROR("failed to get sgt from pages.\n");
  427. goto err_free_sgt;
  428. }
  429. g2d_userptr->sgt = sgt;
  430. ret = exynos_gem_map_sgt_with_dma(drm_dev, g2d_userptr->sgt,
  431. DMA_BIDIRECTIONAL);
  432. if (ret < 0) {
  433. DRM_ERROR("failed to map sgt with dma region.\n");
  434. goto err_sg_free_table;
  435. }
  436. g2d_userptr->dma_addr = sgt->sgl[0].dma_address;
  437. g2d_userptr->userptr = userptr;
  438. list_add_tail(&g2d_userptr->list, &g2d_priv->userptr_list);
  439. if (g2d->current_pool + (npages << PAGE_SHIFT) < g2d->max_pool) {
  440. g2d->current_pool += npages << PAGE_SHIFT;
  441. g2d_userptr->in_pool = true;
  442. }
  443. *obj = (unsigned long)g2d_userptr;
  444. return &g2d_userptr->dma_addr;
  445. err_sg_free_table:
  446. sg_free_table(sgt);
  447. err_free_sgt:
  448. kfree(sgt);
  449. err_free_userptr:
  450. exynos_gem_put_pages_to_userptr(g2d_userptr->pages,
  451. g2d_userptr->npages,
  452. g2d_userptr->vma);
  453. err_put_vma:
  454. exynos_gem_put_vma(g2d_userptr->vma);
  455. err_free_pages:
  456. drm_free_large(pages);
  457. err_free:
  458. kfree(g2d_userptr);
  459. return ERR_PTR(ret);
  460. }
  461. static void g2d_userptr_free_all(struct drm_device *drm_dev,
  462. struct g2d_data *g2d,
  463. struct drm_file *filp)
  464. {
  465. struct drm_exynos_file_private *file_priv = filp->driver_priv;
  466. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  467. struct g2d_cmdlist_userptr *g2d_userptr, *n;
  468. list_for_each_entry_safe(g2d_userptr, n, &g2d_priv->userptr_list, list)
  469. if (g2d_userptr->in_pool)
  470. g2d_userptr_put_dma_addr(drm_dev,
  471. (unsigned long)g2d_userptr,
  472. true);
  473. g2d->current_pool = 0;
  474. }
  475. static enum g2d_reg_type g2d_get_reg_type(int reg_offset)
  476. {
  477. enum g2d_reg_type reg_type;
  478. switch (reg_offset) {
  479. case G2D_SRC_BASE_ADDR:
  480. case G2D_SRC_COLOR_MODE:
  481. case G2D_SRC_LEFT_TOP:
  482. case G2D_SRC_RIGHT_BOTTOM:
  483. reg_type = REG_TYPE_SRC;
  484. break;
  485. case G2D_SRC_PLANE2_BASE_ADDR:
  486. reg_type = REG_TYPE_SRC_PLANE2;
  487. break;
  488. case G2D_DST_BASE_ADDR:
  489. case G2D_DST_COLOR_MODE:
  490. case G2D_DST_LEFT_TOP:
  491. case G2D_DST_RIGHT_BOTTOM:
  492. reg_type = REG_TYPE_DST;
  493. break;
  494. case G2D_DST_PLANE2_BASE_ADDR:
  495. reg_type = REG_TYPE_DST_PLANE2;
  496. break;
  497. case G2D_PAT_BASE_ADDR:
  498. reg_type = REG_TYPE_PAT;
  499. break;
  500. case G2D_MSK_BASE_ADDR:
  501. reg_type = REG_TYPE_MSK;
  502. break;
  503. default:
  504. reg_type = REG_TYPE_NONE;
  505. DRM_ERROR("Unknown register offset![%d]\n", reg_offset);
  506. break;
  507. };
  508. return reg_type;
  509. }
  510. static unsigned long g2d_get_buf_bpp(unsigned int format)
  511. {
  512. unsigned long bpp;
  513. switch (format) {
  514. case G2D_FMT_XRGB8888:
  515. case G2D_FMT_ARGB8888:
  516. bpp = 4;
  517. break;
  518. case G2D_FMT_RGB565:
  519. case G2D_FMT_XRGB1555:
  520. case G2D_FMT_ARGB1555:
  521. case G2D_FMT_XRGB4444:
  522. case G2D_FMT_ARGB4444:
  523. bpp = 2;
  524. break;
  525. case G2D_FMT_PACKED_RGB888:
  526. bpp = 3;
  527. break;
  528. default:
  529. bpp = 1;
  530. break;
  531. }
  532. return bpp;
  533. }
  534. static bool g2d_check_buf_desc_is_valid(struct g2d_buf_desc *buf_desc,
  535. enum g2d_reg_type reg_type,
  536. unsigned long size)
  537. {
  538. unsigned int width, height;
  539. unsigned long area;
  540. /*
  541. * check source and destination buffers only.
  542. * so the others are always valid.
  543. */
  544. if (reg_type != REG_TYPE_SRC && reg_type != REG_TYPE_DST)
  545. return true;
  546. width = buf_desc->right_x - buf_desc->left_x;
  547. if (width < G2D_LEN_MIN || width > G2D_LEN_MAX) {
  548. DRM_ERROR("width[%u] is out of range!\n", width);
  549. return false;
  550. }
  551. height = buf_desc->bottom_y - buf_desc->top_y;
  552. if (height < G2D_LEN_MIN || height > G2D_LEN_MAX) {
  553. DRM_ERROR("height[%u] is out of range!\n", height);
  554. return false;
  555. }
  556. area = (unsigned long)width * (unsigned long)height *
  557. g2d_get_buf_bpp(buf_desc->format);
  558. if (area > size) {
  559. DRM_ERROR("area[%lu] is out of range[%lu]!\n", area, size);
  560. return false;
  561. }
  562. return true;
  563. }
  564. static int g2d_map_cmdlist_gem(struct g2d_data *g2d,
  565. struct g2d_cmdlist_node *node,
  566. struct drm_device *drm_dev,
  567. struct drm_file *file)
  568. {
  569. struct g2d_cmdlist *cmdlist = node->cmdlist;
  570. struct g2d_buf_info *buf_info = &node->buf_info;
  571. int offset;
  572. int ret;
  573. int i;
  574. for (i = 0; i < buf_info->map_nr; i++) {
  575. struct g2d_buf_desc *buf_desc;
  576. enum g2d_reg_type reg_type;
  577. int reg_pos;
  578. unsigned long handle;
  579. dma_addr_t *addr;
  580. reg_pos = cmdlist->last - 2 * (i + 1);
  581. offset = cmdlist->data[reg_pos];
  582. handle = cmdlist->data[reg_pos + 1];
  583. reg_type = g2d_get_reg_type(offset);
  584. if (reg_type == REG_TYPE_NONE) {
  585. ret = -EFAULT;
  586. goto err;
  587. }
  588. buf_desc = &buf_info->descs[reg_type];
  589. if (buf_info->types[reg_type] == BUF_TYPE_GEM) {
  590. unsigned long size;
  591. size = exynos_drm_gem_get_size(drm_dev, handle, file);
  592. if (!size) {
  593. ret = -EFAULT;
  594. goto err;
  595. }
  596. if (!g2d_check_buf_desc_is_valid(buf_desc, reg_type,
  597. size)) {
  598. ret = -EFAULT;
  599. goto err;
  600. }
  601. addr = exynos_drm_gem_get_dma_addr(drm_dev, handle,
  602. file);
  603. if (IS_ERR(addr)) {
  604. ret = -EFAULT;
  605. goto err;
  606. }
  607. } else {
  608. struct drm_exynos_g2d_userptr g2d_userptr;
  609. if (copy_from_user(&g2d_userptr, (void __user *)handle,
  610. sizeof(struct drm_exynos_g2d_userptr))) {
  611. ret = -EFAULT;
  612. goto err;
  613. }
  614. if (!g2d_check_buf_desc_is_valid(buf_desc, reg_type,
  615. g2d_userptr.size)) {
  616. ret = -EFAULT;
  617. goto err;
  618. }
  619. addr = g2d_userptr_get_dma_addr(drm_dev,
  620. g2d_userptr.userptr,
  621. g2d_userptr.size,
  622. file,
  623. &handle);
  624. if (IS_ERR(addr)) {
  625. ret = -EFAULT;
  626. goto err;
  627. }
  628. }
  629. cmdlist->data[reg_pos + 1] = *addr;
  630. buf_info->reg_types[i] = reg_type;
  631. buf_info->handles[reg_type] = handle;
  632. }
  633. return 0;
  634. err:
  635. buf_info->map_nr = i;
  636. return ret;
  637. }
  638. static void g2d_unmap_cmdlist_gem(struct g2d_data *g2d,
  639. struct g2d_cmdlist_node *node,
  640. struct drm_file *filp)
  641. {
  642. struct exynos_drm_subdrv *subdrv = &g2d->subdrv;
  643. struct g2d_buf_info *buf_info = &node->buf_info;
  644. int i;
  645. for (i = 0; i < buf_info->map_nr; i++) {
  646. struct g2d_buf_desc *buf_desc;
  647. enum g2d_reg_type reg_type;
  648. unsigned long handle;
  649. reg_type = buf_info->reg_types[i];
  650. buf_desc = &buf_info->descs[reg_type];
  651. handle = buf_info->handles[reg_type];
  652. if (buf_info->types[reg_type] == BUF_TYPE_GEM)
  653. exynos_drm_gem_put_dma_addr(subdrv->drm_dev, handle,
  654. filp);
  655. else
  656. g2d_userptr_put_dma_addr(subdrv->drm_dev, handle,
  657. false);
  658. buf_info->reg_types[i] = REG_TYPE_NONE;
  659. buf_info->handles[reg_type] = 0;
  660. buf_info->types[reg_type] = 0;
  661. memset(buf_desc, 0x00, sizeof(*buf_desc));
  662. }
  663. buf_info->map_nr = 0;
  664. }
  665. static void g2d_dma_start(struct g2d_data *g2d,
  666. struct g2d_runqueue_node *runqueue_node)
  667. {
  668. struct g2d_cmdlist_node *node =
  669. list_first_entry(&runqueue_node->run_cmdlist,
  670. struct g2d_cmdlist_node, list);
  671. int ret;
  672. ret = pm_runtime_get_sync(g2d->dev);
  673. if (ret < 0)
  674. return;
  675. writel_relaxed(node->dma_addr, g2d->regs + G2D_DMA_SFR_BASE_ADDR);
  676. writel_relaxed(G2D_DMA_START, g2d->regs + G2D_DMA_COMMAND);
  677. }
  678. static struct g2d_runqueue_node *g2d_get_runqueue_node(struct g2d_data *g2d)
  679. {
  680. struct g2d_runqueue_node *runqueue_node;
  681. if (list_empty(&g2d->runqueue))
  682. return NULL;
  683. runqueue_node = list_first_entry(&g2d->runqueue,
  684. struct g2d_runqueue_node, list);
  685. list_del_init(&runqueue_node->list);
  686. return runqueue_node;
  687. }
  688. static void g2d_free_runqueue_node(struct g2d_data *g2d,
  689. struct g2d_runqueue_node *runqueue_node)
  690. {
  691. struct g2d_cmdlist_node *node;
  692. if (!runqueue_node)
  693. return;
  694. mutex_lock(&g2d->cmdlist_mutex);
  695. /*
  696. * commands in run_cmdlist have been completed so unmap all gem
  697. * objects in each command node so that they are unreferenced.
  698. */
  699. list_for_each_entry(node, &runqueue_node->run_cmdlist, list)
  700. g2d_unmap_cmdlist_gem(g2d, node, runqueue_node->filp);
  701. list_splice_tail_init(&runqueue_node->run_cmdlist, &g2d->free_cmdlist);
  702. mutex_unlock(&g2d->cmdlist_mutex);
  703. kmem_cache_free(g2d->runqueue_slab, runqueue_node);
  704. }
  705. static void g2d_exec_runqueue(struct g2d_data *g2d)
  706. {
  707. g2d->runqueue_node = g2d_get_runqueue_node(g2d);
  708. if (g2d->runqueue_node)
  709. g2d_dma_start(g2d, g2d->runqueue_node);
  710. }
  711. static void g2d_runqueue_worker(struct work_struct *work)
  712. {
  713. struct g2d_data *g2d = container_of(work, struct g2d_data,
  714. runqueue_work);
  715. mutex_lock(&g2d->runqueue_mutex);
  716. pm_runtime_put_sync(g2d->dev);
  717. complete(&g2d->runqueue_node->complete);
  718. if (g2d->runqueue_node->async)
  719. g2d_free_runqueue_node(g2d, g2d->runqueue_node);
  720. if (g2d->suspended)
  721. g2d->runqueue_node = NULL;
  722. else
  723. g2d_exec_runqueue(g2d);
  724. mutex_unlock(&g2d->runqueue_mutex);
  725. }
  726. static void g2d_finish_event(struct g2d_data *g2d, u32 cmdlist_no)
  727. {
  728. struct drm_device *drm_dev = g2d->subdrv.drm_dev;
  729. struct g2d_runqueue_node *runqueue_node = g2d->runqueue_node;
  730. struct drm_exynos_pending_g2d_event *e;
  731. struct timeval now;
  732. unsigned long flags;
  733. if (list_empty(&runqueue_node->event_list))
  734. return;
  735. e = list_first_entry(&runqueue_node->event_list,
  736. struct drm_exynos_pending_g2d_event, base.link);
  737. do_gettimeofday(&now);
  738. e->event.tv_sec = now.tv_sec;
  739. e->event.tv_usec = now.tv_usec;
  740. e->event.cmdlist_no = cmdlist_no;
  741. spin_lock_irqsave(&drm_dev->event_lock, flags);
  742. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  743. wake_up_interruptible(&e->base.file_priv->event_wait);
  744. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  745. }
  746. static irqreturn_t g2d_irq_handler(int irq, void *dev_id)
  747. {
  748. struct g2d_data *g2d = dev_id;
  749. u32 pending;
  750. pending = readl_relaxed(g2d->regs + G2D_INTC_PEND);
  751. if (pending)
  752. writel_relaxed(pending, g2d->regs + G2D_INTC_PEND);
  753. if (pending & G2D_INTP_GCMD_FIN) {
  754. u32 cmdlist_no = readl_relaxed(g2d->regs + G2D_DMA_STATUS);
  755. cmdlist_no = (cmdlist_no & G2D_DMA_LIST_DONE_COUNT) >>
  756. G2D_DMA_LIST_DONE_COUNT_OFFSET;
  757. g2d_finish_event(g2d, cmdlist_no);
  758. writel_relaxed(0, g2d->regs + G2D_DMA_HOLD_CMD);
  759. if (!(pending & G2D_INTP_ACMD_FIN)) {
  760. writel_relaxed(G2D_DMA_CONTINUE,
  761. g2d->regs + G2D_DMA_COMMAND);
  762. }
  763. }
  764. if (pending & G2D_INTP_ACMD_FIN)
  765. queue_work(g2d->g2d_workq, &g2d->runqueue_work);
  766. return IRQ_HANDLED;
  767. }
  768. static int g2d_check_reg_offset(struct device *dev,
  769. struct g2d_cmdlist_node *node,
  770. int nr, bool for_addr)
  771. {
  772. struct g2d_cmdlist *cmdlist = node->cmdlist;
  773. int reg_offset;
  774. int index;
  775. int i;
  776. for (i = 0; i < nr; i++) {
  777. struct g2d_buf_info *buf_info = &node->buf_info;
  778. struct g2d_buf_desc *buf_desc;
  779. enum g2d_reg_type reg_type;
  780. unsigned long value;
  781. index = cmdlist->last - 2 * (i + 1);
  782. reg_offset = cmdlist->data[index] & ~0xfffff000;
  783. if (reg_offset < G2D_VALID_START || reg_offset > G2D_VALID_END)
  784. goto err;
  785. if (reg_offset % 4)
  786. goto err;
  787. switch (reg_offset) {
  788. case G2D_SRC_BASE_ADDR:
  789. case G2D_SRC_PLANE2_BASE_ADDR:
  790. case G2D_DST_BASE_ADDR:
  791. case G2D_DST_PLANE2_BASE_ADDR:
  792. case G2D_PAT_BASE_ADDR:
  793. case G2D_MSK_BASE_ADDR:
  794. if (!for_addr)
  795. goto err;
  796. reg_type = g2d_get_reg_type(reg_offset);
  797. if (reg_type == REG_TYPE_NONE)
  798. goto err;
  799. /* check userptr buffer type. */
  800. if ((cmdlist->data[index] & ~0x7fffffff) >> 31) {
  801. buf_info->types[reg_type] = BUF_TYPE_USERPTR;
  802. cmdlist->data[index] &= ~G2D_BUF_USERPTR;
  803. } else
  804. buf_info->types[reg_type] = BUF_TYPE_GEM;
  805. break;
  806. case G2D_SRC_COLOR_MODE:
  807. case G2D_DST_COLOR_MODE:
  808. if (for_addr)
  809. goto err;
  810. reg_type = g2d_get_reg_type(reg_offset);
  811. if (reg_type == REG_TYPE_NONE)
  812. goto err;
  813. buf_desc = &buf_info->descs[reg_type];
  814. value = cmdlist->data[index + 1];
  815. buf_desc->format = value & 0xf;
  816. break;
  817. case G2D_SRC_LEFT_TOP:
  818. case G2D_DST_LEFT_TOP:
  819. if (for_addr)
  820. goto err;
  821. reg_type = g2d_get_reg_type(reg_offset);
  822. if (reg_type == REG_TYPE_NONE)
  823. goto err;
  824. buf_desc = &buf_info->descs[reg_type];
  825. value = cmdlist->data[index + 1];
  826. buf_desc->left_x = value & 0x1fff;
  827. buf_desc->top_y = (value & 0x1fff0000) >> 16;
  828. break;
  829. case G2D_SRC_RIGHT_BOTTOM:
  830. case G2D_DST_RIGHT_BOTTOM:
  831. if (for_addr)
  832. goto err;
  833. reg_type = g2d_get_reg_type(reg_offset);
  834. if (reg_type == REG_TYPE_NONE)
  835. goto err;
  836. buf_desc = &buf_info->descs[reg_type];
  837. value = cmdlist->data[index + 1];
  838. buf_desc->right_x = value & 0x1fff;
  839. buf_desc->bottom_y = (value & 0x1fff0000) >> 16;
  840. break;
  841. default:
  842. if (for_addr)
  843. goto err;
  844. break;
  845. }
  846. }
  847. return 0;
  848. err:
  849. dev_err(dev, "Bad register offset: 0x%lx\n", cmdlist->data[index]);
  850. return -EINVAL;
  851. }
  852. /* ioctl functions */
  853. int exynos_g2d_get_ver_ioctl(struct drm_device *drm_dev, void *data,
  854. struct drm_file *file)
  855. {
  856. struct drm_exynos_g2d_get_ver *ver = data;
  857. ver->major = G2D_HW_MAJOR_VER;
  858. ver->minor = G2D_HW_MINOR_VER;
  859. return 0;
  860. }
  861. EXPORT_SYMBOL_GPL(exynos_g2d_get_ver_ioctl);
  862. int exynos_g2d_set_cmdlist_ioctl(struct drm_device *drm_dev, void *data,
  863. struct drm_file *file)
  864. {
  865. struct drm_exynos_file_private *file_priv = file->driver_priv;
  866. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  867. struct device *dev = g2d_priv->dev;
  868. struct g2d_data *g2d;
  869. struct drm_exynos_g2d_set_cmdlist *req = data;
  870. struct drm_exynos_g2d_cmd *cmd;
  871. struct drm_exynos_pending_g2d_event *e;
  872. struct g2d_cmdlist_node *node;
  873. struct g2d_cmdlist *cmdlist;
  874. unsigned long flags;
  875. int size;
  876. int ret;
  877. if (!dev)
  878. return -ENODEV;
  879. g2d = dev_get_drvdata(dev);
  880. if (!g2d)
  881. return -EFAULT;
  882. node = g2d_get_cmdlist(g2d);
  883. if (!node)
  884. return -ENOMEM;
  885. node->event = NULL;
  886. if (req->event_type != G2D_EVENT_NOT) {
  887. spin_lock_irqsave(&drm_dev->event_lock, flags);
  888. if (file->event_space < sizeof(e->event)) {
  889. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  890. ret = -ENOMEM;
  891. goto err;
  892. }
  893. file->event_space -= sizeof(e->event);
  894. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  895. e = kzalloc(sizeof(*node->event), GFP_KERNEL);
  896. if (!e) {
  897. spin_lock_irqsave(&drm_dev->event_lock, flags);
  898. file->event_space += sizeof(e->event);
  899. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  900. ret = -ENOMEM;
  901. goto err;
  902. }
  903. e->event.base.type = DRM_EXYNOS_G2D_EVENT;
  904. e->event.base.length = sizeof(e->event);
  905. e->event.user_data = req->user_data;
  906. e->base.event = &e->event.base;
  907. e->base.file_priv = file;
  908. e->base.destroy = (void (*) (struct drm_pending_event *)) kfree;
  909. node->event = e;
  910. }
  911. cmdlist = node->cmdlist;
  912. cmdlist->last = 0;
  913. /*
  914. * If don't clear SFR registers, the cmdlist is affected by register
  915. * values of previous cmdlist. G2D hw executes SFR clear command and
  916. * a next command at the same time then the next command is ignored and
  917. * is executed rightly from next next command, so needs a dummy command
  918. * to next command of SFR clear command.
  919. */
  920. cmdlist->data[cmdlist->last++] = G2D_SOFT_RESET;
  921. cmdlist->data[cmdlist->last++] = G2D_SFRCLEAR;
  922. cmdlist->data[cmdlist->last++] = G2D_SRC_BASE_ADDR;
  923. cmdlist->data[cmdlist->last++] = 0;
  924. /*
  925. * 'LIST_HOLD' command should be set to the DMA_HOLD_CMD_REG
  926. * and GCF bit should be set to INTEN register if user wants
  927. * G2D interrupt event once current command list execution is
  928. * finished.
  929. * Otherwise only ACF bit should be set to INTEN register so
  930. * that one interrupt is occured after all command lists
  931. * have been completed.
  932. */
  933. if (node->event) {
  934. cmdlist->data[cmdlist->last++] = G2D_INTEN;
  935. cmdlist->data[cmdlist->last++] = G2D_INTEN_ACF | G2D_INTEN_GCF;
  936. cmdlist->data[cmdlist->last++] = G2D_DMA_HOLD_CMD;
  937. cmdlist->data[cmdlist->last++] = G2D_LIST_HOLD;
  938. } else {
  939. cmdlist->data[cmdlist->last++] = G2D_INTEN;
  940. cmdlist->data[cmdlist->last++] = G2D_INTEN_ACF;
  941. }
  942. /* Check size of cmdlist: last 2 is about G2D_BITBLT_START */
  943. size = cmdlist->last + req->cmd_nr * 2 + req->cmd_buf_nr * 2 + 2;
  944. if (size > G2D_CMDLIST_DATA_NUM) {
  945. dev_err(dev, "cmdlist size is too big\n");
  946. ret = -EINVAL;
  947. goto err_free_event;
  948. }
  949. cmd = (struct drm_exynos_g2d_cmd *)(uint32_t)req->cmd;
  950. if (copy_from_user(cmdlist->data + cmdlist->last,
  951. (void __user *)cmd,
  952. sizeof(*cmd) * req->cmd_nr)) {
  953. ret = -EFAULT;
  954. goto err_free_event;
  955. }
  956. cmdlist->last += req->cmd_nr * 2;
  957. ret = g2d_check_reg_offset(dev, node, req->cmd_nr, false);
  958. if (ret < 0)
  959. goto err_free_event;
  960. node->buf_info.map_nr = req->cmd_buf_nr;
  961. if (req->cmd_buf_nr) {
  962. struct drm_exynos_g2d_cmd *cmd_buf;
  963. cmd_buf = (struct drm_exynos_g2d_cmd *)(uint32_t)req->cmd_buf;
  964. if (copy_from_user(cmdlist->data + cmdlist->last,
  965. (void __user *)cmd_buf,
  966. sizeof(*cmd_buf) * req->cmd_buf_nr)) {
  967. ret = -EFAULT;
  968. goto err_free_event;
  969. }
  970. cmdlist->last += req->cmd_buf_nr * 2;
  971. ret = g2d_check_reg_offset(dev, node, req->cmd_buf_nr, true);
  972. if (ret < 0)
  973. goto err_free_event;
  974. ret = g2d_map_cmdlist_gem(g2d, node, drm_dev, file);
  975. if (ret < 0)
  976. goto err_unmap;
  977. }
  978. cmdlist->data[cmdlist->last++] = G2D_BITBLT_START;
  979. cmdlist->data[cmdlist->last++] = G2D_START_BITBLT;
  980. /* head */
  981. cmdlist->head = cmdlist->last / 2;
  982. /* tail */
  983. cmdlist->data[cmdlist->last] = 0;
  984. g2d_add_cmdlist_to_inuse(g2d_priv, node);
  985. return 0;
  986. err_unmap:
  987. g2d_unmap_cmdlist_gem(g2d, node, file);
  988. err_free_event:
  989. if (node->event) {
  990. spin_lock_irqsave(&drm_dev->event_lock, flags);
  991. file->event_space += sizeof(e->event);
  992. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  993. kfree(node->event);
  994. }
  995. err:
  996. g2d_put_cmdlist(g2d, node);
  997. return ret;
  998. }
  999. EXPORT_SYMBOL_GPL(exynos_g2d_set_cmdlist_ioctl);
  1000. int exynos_g2d_exec_ioctl(struct drm_device *drm_dev, void *data,
  1001. struct drm_file *file)
  1002. {
  1003. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1004. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  1005. struct device *dev = g2d_priv->dev;
  1006. struct g2d_data *g2d;
  1007. struct drm_exynos_g2d_exec *req = data;
  1008. struct g2d_runqueue_node *runqueue_node;
  1009. struct list_head *run_cmdlist;
  1010. struct list_head *event_list;
  1011. if (!dev)
  1012. return -ENODEV;
  1013. g2d = dev_get_drvdata(dev);
  1014. if (!g2d)
  1015. return -EFAULT;
  1016. runqueue_node = kmem_cache_alloc(g2d->runqueue_slab, GFP_KERNEL);
  1017. if (!runqueue_node) {
  1018. dev_err(dev, "failed to allocate memory\n");
  1019. return -ENOMEM;
  1020. }
  1021. run_cmdlist = &runqueue_node->run_cmdlist;
  1022. event_list = &runqueue_node->event_list;
  1023. INIT_LIST_HEAD(run_cmdlist);
  1024. INIT_LIST_HEAD(event_list);
  1025. init_completion(&runqueue_node->complete);
  1026. runqueue_node->async = req->async;
  1027. list_splice_init(&g2d_priv->inuse_cmdlist, run_cmdlist);
  1028. list_splice_init(&g2d_priv->event_list, event_list);
  1029. if (list_empty(run_cmdlist)) {
  1030. dev_err(dev, "there is no inuse cmdlist\n");
  1031. kmem_cache_free(g2d->runqueue_slab, runqueue_node);
  1032. return -EPERM;
  1033. }
  1034. mutex_lock(&g2d->runqueue_mutex);
  1035. runqueue_node->pid = current->pid;
  1036. runqueue_node->filp = file;
  1037. list_add_tail(&runqueue_node->list, &g2d->runqueue);
  1038. if (!g2d->runqueue_node)
  1039. g2d_exec_runqueue(g2d);
  1040. mutex_unlock(&g2d->runqueue_mutex);
  1041. if (runqueue_node->async)
  1042. goto out;
  1043. wait_for_completion(&runqueue_node->complete);
  1044. g2d_free_runqueue_node(g2d, runqueue_node);
  1045. out:
  1046. return 0;
  1047. }
  1048. EXPORT_SYMBOL_GPL(exynos_g2d_exec_ioctl);
  1049. static int g2d_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  1050. {
  1051. struct g2d_data *g2d;
  1052. int ret;
  1053. g2d = dev_get_drvdata(dev);
  1054. if (!g2d)
  1055. return -EFAULT;
  1056. /* allocate dma-aware cmdlist buffer. */
  1057. ret = g2d_init_cmdlist(g2d);
  1058. if (ret < 0) {
  1059. dev_err(dev, "cmdlist init failed\n");
  1060. return ret;
  1061. }
  1062. if (!is_drm_iommu_supported(drm_dev))
  1063. return 0;
  1064. ret = drm_iommu_attach_device(drm_dev, dev);
  1065. if (ret < 0) {
  1066. dev_err(dev, "failed to enable iommu.\n");
  1067. g2d_fini_cmdlist(g2d);
  1068. }
  1069. return ret;
  1070. }
  1071. static void g2d_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  1072. {
  1073. if (!is_drm_iommu_supported(drm_dev))
  1074. return;
  1075. drm_iommu_detach_device(drm_dev, dev);
  1076. }
  1077. static int g2d_open(struct drm_device *drm_dev, struct device *dev,
  1078. struct drm_file *file)
  1079. {
  1080. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1081. struct exynos_drm_g2d_private *g2d_priv;
  1082. g2d_priv = kzalloc(sizeof(*g2d_priv), GFP_KERNEL);
  1083. if (!g2d_priv)
  1084. return -ENOMEM;
  1085. g2d_priv->dev = dev;
  1086. file_priv->g2d_priv = g2d_priv;
  1087. INIT_LIST_HEAD(&g2d_priv->inuse_cmdlist);
  1088. INIT_LIST_HEAD(&g2d_priv->event_list);
  1089. INIT_LIST_HEAD(&g2d_priv->userptr_list);
  1090. return 0;
  1091. }
  1092. static void g2d_close(struct drm_device *drm_dev, struct device *dev,
  1093. struct drm_file *file)
  1094. {
  1095. struct drm_exynos_file_private *file_priv = file->driver_priv;
  1096. struct exynos_drm_g2d_private *g2d_priv = file_priv->g2d_priv;
  1097. struct g2d_data *g2d;
  1098. struct g2d_cmdlist_node *node, *n;
  1099. if (!dev)
  1100. return;
  1101. g2d = dev_get_drvdata(dev);
  1102. if (!g2d)
  1103. return;
  1104. mutex_lock(&g2d->cmdlist_mutex);
  1105. list_for_each_entry_safe(node, n, &g2d_priv->inuse_cmdlist, list) {
  1106. /*
  1107. * unmap all gem objects not completed.
  1108. *
  1109. * P.S. if current process was terminated forcely then
  1110. * there may be some commands in inuse_cmdlist so unmap
  1111. * them.
  1112. */
  1113. g2d_unmap_cmdlist_gem(g2d, node, file);
  1114. list_move_tail(&node->list, &g2d->free_cmdlist);
  1115. }
  1116. mutex_unlock(&g2d->cmdlist_mutex);
  1117. /* release all g2d_userptr in pool. */
  1118. g2d_userptr_free_all(drm_dev, g2d, file);
  1119. kfree(file_priv->g2d_priv);
  1120. }
  1121. static int g2d_probe(struct platform_device *pdev)
  1122. {
  1123. struct device *dev = &pdev->dev;
  1124. struct resource *res;
  1125. struct g2d_data *g2d;
  1126. struct exynos_drm_subdrv *subdrv;
  1127. int ret;
  1128. g2d = devm_kzalloc(dev, sizeof(*g2d), GFP_KERNEL);
  1129. if (!g2d)
  1130. return -ENOMEM;
  1131. g2d->runqueue_slab = kmem_cache_create("g2d_runqueue_slab",
  1132. sizeof(struct g2d_runqueue_node), 0, 0, NULL);
  1133. if (!g2d->runqueue_slab)
  1134. return -ENOMEM;
  1135. g2d->dev = dev;
  1136. g2d->g2d_workq = create_singlethread_workqueue("g2d");
  1137. if (!g2d->g2d_workq) {
  1138. dev_err(dev, "failed to create workqueue\n");
  1139. ret = -EINVAL;
  1140. goto err_destroy_slab;
  1141. }
  1142. INIT_WORK(&g2d->runqueue_work, g2d_runqueue_worker);
  1143. INIT_LIST_HEAD(&g2d->free_cmdlist);
  1144. INIT_LIST_HEAD(&g2d->runqueue);
  1145. mutex_init(&g2d->cmdlist_mutex);
  1146. mutex_init(&g2d->runqueue_mutex);
  1147. g2d->gate_clk = devm_clk_get(dev, "fimg2d");
  1148. if (IS_ERR(g2d->gate_clk)) {
  1149. dev_err(dev, "failed to get gate clock\n");
  1150. ret = PTR_ERR(g2d->gate_clk);
  1151. goto err_destroy_workqueue;
  1152. }
  1153. pm_runtime_enable(dev);
  1154. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1155. g2d->regs = devm_ioremap_resource(dev, res);
  1156. if (IS_ERR(g2d->regs)) {
  1157. ret = PTR_ERR(g2d->regs);
  1158. goto err_put_clk;
  1159. }
  1160. g2d->irq = platform_get_irq(pdev, 0);
  1161. if (g2d->irq < 0) {
  1162. dev_err(dev, "failed to get irq\n");
  1163. ret = g2d->irq;
  1164. goto err_put_clk;
  1165. }
  1166. ret = devm_request_irq(dev, g2d->irq, g2d_irq_handler, 0,
  1167. "drm_g2d", g2d);
  1168. if (ret < 0) {
  1169. dev_err(dev, "irq request failed\n");
  1170. goto err_put_clk;
  1171. }
  1172. g2d->max_pool = MAX_POOL;
  1173. platform_set_drvdata(pdev, g2d);
  1174. subdrv = &g2d->subdrv;
  1175. subdrv->dev = dev;
  1176. subdrv->probe = g2d_subdrv_probe;
  1177. subdrv->remove = g2d_subdrv_remove;
  1178. subdrv->open = g2d_open;
  1179. subdrv->close = g2d_close;
  1180. ret = exynos_drm_subdrv_register(subdrv);
  1181. if (ret < 0) {
  1182. dev_err(dev, "failed to register drm g2d device\n");
  1183. goto err_put_clk;
  1184. }
  1185. dev_info(dev, "The exynos g2d(ver %d.%d) successfully probed\n",
  1186. G2D_HW_MAJOR_VER, G2D_HW_MINOR_VER);
  1187. return 0;
  1188. err_put_clk:
  1189. pm_runtime_disable(dev);
  1190. err_destroy_workqueue:
  1191. destroy_workqueue(g2d->g2d_workq);
  1192. err_destroy_slab:
  1193. kmem_cache_destroy(g2d->runqueue_slab);
  1194. return ret;
  1195. }
  1196. static int g2d_remove(struct platform_device *pdev)
  1197. {
  1198. struct g2d_data *g2d = platform_get_drvdata(pdev);
  1199. cancel_work_sync(&g2d->runqueue_work);
  1200. exynos_drm_subdrv_unregister(&g2d->subdrv);
  1201. while (g2d->runqueue_node) {
  1202. g2d_free_runqueue_node(g2d, g2d->runqueue_node);
  1203. g2d->runqueue_node = g2d_get_runqueue_node(g2d);
  1204. }
  1205. pm_runtime_disable(&pdev->dev);
  1206. g2d_fini_cmdlist(g2d);
  1207. destroy_workqueue(g2d->g2d_workq);
  1208. kmem_cache_destroy(g2d->runqueue_slab);
  1209. return 0;
  1210. }
  1211. #ifdef CONFIG_PM_SLEEP
  1212. static int g2d_suspend(struct device *dev)
  1213. {
  1214. struct g2d_data *g2d = dev_get_drvdata(dev);
  1215. mutex_lock(&g2d->runqueue_mutex);
  1216. g2d->suspended = true;
  1217. mutex_unlock(&g2d->runqueue_mutex);
  1218. while (g2d->runqueue_node)
  1219. /* FIXME: good range? */
  1220. usleep_range(500, 1000);
  1221. flush_work(&g2d->runqueue_work);
  1222. return 0;
  1223. }
  1224. static int g2d_resume(struct device *dev)
  1225. {
  1226. struct g2d_data *g2d = dev_get_drvdata(dev);
  1227. g2d->suspended = false;
  1228. g2d_exec_runqueue(g2d);
  1229. return 0;
  1230. }
  1231. #endif
  1232. #ifdef CONFIG_PM_RUNTIME
  1233. static int g2d_runtime_suspend(struct device *dev)
  1234. {
  1235. struct g2d_data *g2d = dev_get_drvdata(dev);
  1236. clk_disable_unprepare(g2d->gate_clk);
  1237. return 0;
  1238. }
  1239. static int g2d_runtime_resume(struct device *dev)
  1240. {
  1241. struct g2d_data *g2d = dev_get_drvdata(dev);
  1242. int ret;
  1243. ret = clk_prepare_enable(g2d->gate_clk);
  1244. if (ret < 0)
  1245. dev_warn(dev, "failed to enable clock.\n");
  1246. return ret;
  1247. }
  1248. #endif
  1249. static const struct dev_pm_ops g2d_pm_ops = {
  1250. SET_SYSTEM_SLEEP_PM_OPS(g2d_suspend, g2d_resume)
  1251. SET_RUNTIME_PM_OPS(g2d_runtime_suspend, g2d_runtime_resume, NULL)
  1252. };
  1253. static const struct of_device_id exynos_g2d_match[] = {
  1254. { .compatible = "samsung,exynos5250-g2d" },
  1255. {},
  1256. };
  1257. struct platform_driver g2d_driver = {
  1258. .probe = g2d_probe,
  1259. .remove = g2d_remove,
  1260. .driver = {
  1261. .name = "s5p-g2d",
  1262. .owner = THIS_MODULE,
  1263. .pm = &g2d_pm_ops,
  1264. .of_match_table = exynos_g2d_match,
  1265. },
  1266. };