i915_drv.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. int i915_enable_psr __read_mostly = 0;
  105. module_param_named(enable_psr, i915_enable_psr, int, 0600);
  106. MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
  107. unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
  108. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  109. MODULE_PARM_DESC(preliminary_hw_support,
  110. "Enable preliminary hardware support.");
  111. int i915_disable_power_well __read_mostly = 1;
  112. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  113. MODULE_PARM_DESC(disable_power_well,
  114. "Disable the power well when possible (default: true)");
  115. int i915_enable_ips __read_mostly = 1;
  116. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  117. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  118. bool i915_fastboot __read_mostly = 0;
  119. module_param_named(fastboot, i915_fastboot, bool, 0600);
  120. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  121. "(default: false)");
  122. int i915_enable_pc8 __read_mostly = 1;
  123. module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
  124. MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
  125. int i915_pc8_timeout __read_mostly = 5000;
  126. module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
  127. MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
  128. bool i915_prefault_disable __read_mostly;
  129. module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
  130. MODULE_PARM_DESC(prefault_disable,
  131. "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
  132. static struct drm_driver driver;
  133. extern int intel_agp_enabled;
  134. #define INTEL_VGA_DEVICE(id, info) { \
  135. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  136. .class_mask = 0xff0000, \
  137. .vendor = 0x8086, \
  138. .device = id, \
  139. .subvendor = PCI_ANY_ID, \
  140. .subdevice = PCI_ANY_ID, \
  141. .driver_data = (unsigned long) info }
  142. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  143. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  144. .class_mask = 0xff0000, \
  145. .vendor = 0x8086, \
  146. .device = 0x16a, \
  147. .subvendor = 0x152d, \
  148. .subdevice = 0x8990, \
  149. .driver_data = (unsigned long) info }
  150. static const struct intel_device_info intel_i830_info = {
  151. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. };
  154. static const struct intel_device_info intel_845g_info = {
  155. .gen = 2, .num_pipes = 1,
  156. .has_overlay = 1, .overlay_needs_physical = 1,
  157. };
  158. static const struct intel_device_info intel_i85x_info = {
  159. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  160. .cursor_needs_physical = 1,
  161. .has_overlay = 1, .overlay_needs_physical = 1,
  162. };
  163. static const struct intel_device_info intel_i865g_info = {
  164. .gen = 2, .num_pipes = 1,
  165. .has_overlay = 1, .overlay_needs_physical = 1,
  166. };
  167. static const struct intel_device_info intel_i915g_info = {
  168. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  169. .has_overlay = 1, .overlay_needs_physical = 1,
  170. };
  171. static const struct intel_device_info intel_i915gm_info = {
  172. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  173. .cursor_needs_physical = 1,
  174. .has_overlay = 1, .overlay_needs_physical = 1,
  175. .supports_tv = 1,
  176. };
  177. static const struct intel_device_info intel_i945g_info = {
  178. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  179. .has_overlay = 1, .overlay_needs_physical = 1,
  180. };
  181. static const struct intel_device_info intel_i945gm_info = {
  182. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  183. .has_hotplug = 1, .cursor_needs_physical = 1,
  184. .has_overlay = 1, .overlay_needs_physical = 1,
  185. .supports_tv = 1,
  186. };
  187. static const struct intel_device_info intel_i965g_info = {
  188. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  189. .has_hotplug = 1,
  190. .has_overlay = 1,
  191. };
  192. static const struct intel_device_info intel_i965gm_info = {
  193. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  194. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  195. .has_overlay = 1,
  196. .supports_tv = 1,
  197. };
  198. static const struct intel_device_info intel_g33_info = {
  199. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  200. .need_gfx_hws = 1, .has_hotplug = 1,
  201. .has_overlay = 1,
  202. };
  203. static const struct intel_device_info intel_g45_info = {
  204. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  205. .has_pipe_cxsr = 1, .has_hotplug = 1,
  206. .has_bsd_ring = 1,
  207. };
  208. static const struct intel_device_info intel_gm45_info = {
  209. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  210. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  211. .has_pipe_cxsr = 1, .has_hotplug = 1,
  212. .supports_tv = 1,
  213. .has_bsd_ring = 1,
  214. };
  215. static const struct intel_device_info intel_pineview_info = {
  216. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  217. .need_gfx_hws = 1, .has_hotplug = 1,
  218. .has_overlay = 1,
  219. };
  220. static const struct intel_device_info intel_ironlake_d_info = {
  221. .gen = 5, .num_pipes = 2,
  222. .need_gfx_hws = 1, .has_hotplug = 1,
  223. .has_bsd_ring = 1,
  224. };
  225. static const struct intel_device_info intel_ironlake_m_info = {
  226. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  227. .need_gfx_hws = 1, .has_hotplug = 1,
  228. .has_fbc = 1,
  229. .has_bsd_ring = 1,
  230. };
  231. static const struct intel_device_info intel_sandybridge_d_info = {
  232. .gen = 6, .num_pipes = 2,
  233. .need_gfx_hws = 1, .has_hotplug = 1,
  234. .has_bsd_ring = 1,
  235. .has_blt_ring = 1,
  236. .has_llc = 1,
  237. .has_force_wake = 1,
  238. };
  239. static const struct intel_device_info intel_sandybridge_m_info = {
  240. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 1,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .has_llc = 1,
  246. .has_force_wake = 1,
  247. };
  248. #define GEN7_FEATURES \
  249. .gen = 7, .num_pipes = 3, \
  250. .need_gfx_hws = 1, .has_hotplug = 1, \
  251. .has_bsd_ring = 1, \
  252. .has_blt_ring = 1, \
  253. .has_llc = 1, \
  254. .has_force_wake = 1
  255. static const struct intel_device_info intel_ivybridge_d_info = {
  256. GEN7_FEATURES,
  257. .is_ivybridge = 1,
  258. };
  259. static const struct intel_device_info intel_ivybridge_m_info = {
  260. GEN7_FEATURES,
  261. .is_ivybridge = 1,
  262. .is_mobile = 1,
  263. .has_fbc = 1,
  264. };
  265. static const struct intel_device_info intel_ivybridge_q_info = {
  266. GEN7_FEATURES,
  267. .is_ivybridge = 1,
  268. .num_pipes = 0, /* legal, last one wins */
  269. };
  270. static const struct intel_device_info intel_valleyview_m_info = {
  271. GEN7_FEATURES,
  272. .is_mobile = 1,
  273. .num_pipes = 2,
  274. .is_valleyview = 1,
  275. .display_mmio_offset = VLV_DISPLAY_BASE,
  276. .has_llc = 0, /* legal, last one wins */
  277. };
  278. static const struct intel_device_info intel_valleyview_d_info = {
  279. GEN7_FEATURES,
  280. .num_pipes = 2,
  281. .is_valleyview = 1,
  282. .display_mmio_offset = VLV_DISPLAY_BASE,
  283. .has_llc = 0, /* legal, last one wins */
  284. };
  285. static const struct intel_device_info intel_haswell_d_info = {
  286. GEN7_FEATURES,
  287. .is_haswell = 1,
  288. .has_ddi = 1,
  289. .has_fpga_dbg = 1,
  290. .has_vebox_ring = 1,
  291. };
  292. static const struct intel_device_info intel_haswell_m_info = {
  293. GEN7_FEATURES,
  294. .is_haswell = 1,
  295. .is_mobile = 1,
  296. .has_ddi = 1,
  297. .has_fpga_dbg = 1,
  298. .has_fbc = 1,
  299. .has_vebox_ring = 1,
  300. };
  301. static const struct pci_device_id pciidlist[] = { /* aka */
  302. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  303. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  304. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  305. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  306. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  307. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  308. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  309. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  310. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  311. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  312. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  313. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  314. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  315. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  316. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  317. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  318. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  319. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  320. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  321. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  322. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  323. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  324. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  325. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  326. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  327. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  328. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  329. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  330. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  331. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  332. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  333. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  334. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  335. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  336. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  337. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  338. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  339. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  340. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  341. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  343. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  344. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  345. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  346. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  347. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  348. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  349. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
  350. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  351. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  352. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
  353. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  354. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  355. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  356. INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
  357. INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
  358. INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
  359. INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
  360. INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
  361. INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
  362. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  363. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  364. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
  365. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  366. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  367. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
  368. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  369. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  370. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
  371. INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
  372. INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
  373. INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
  374. INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
  375. INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
  376. INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
  377. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  378. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  379. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
  380. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  381. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  382. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
  383. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  384. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  385. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
  386. INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
  387. INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
  388. INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
  389. INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
  390. INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
  391. INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
  392. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  393. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  394. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
  395. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  396. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  397. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
  398. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  399. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  400. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
  401. INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
  402. INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
  403. INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
  404. INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
  405. INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
  406. INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
  407. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  408. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  409. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  410. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  411. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  412. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  413. {0, 0, 0}
  414. };
  415. #if defined(CONFIG_DRM_I915_KMS)
  416. MODULE_DEVICE_TABLE(pci, pciidlist);
  417. #endif
  418. void intel_detect_pch(struct drm_device *dev)
  419. {
  420. struct drm_i915_private *dev_priv = dev->dev_private;
  421. struct pci_dev *pch;
  422. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  423. * (which really amounts to a PCH but no South Display).
  424. */
  425. if (INTEL_INFO(dev)->num_pipes == 0) {
  426. dev_priv->pch_type = PCH_NOP;
  427. return;
  428. }
  429. /*
  430. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  431. * make graphics device passthrough work easy for VMM, that only
  432. * need to expose ISA bridge to let driver know the real hardware
  433. * underneath. This is a requirement from virtualization team.
  434. *
  435. * In some virtualized environments (e.g. XEN), there is irrelevant
  436. * ISA bridge in the system. To work reliably, we should scan trhough
  437. * all the ISA bridge devices and check for the first match, instead
  438. * of only checking the first one.
  439. */
  440. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  441. while (pch) {
  442. struct pci_dev *curr = pch;
  443. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  444. unsigned short id;
  445. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  446. dev_priv->pch_id = id;
  447. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  448. dev_priv->pch_type = PCH_IBX;
  449. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  450. WARN_ON(!IS_GEN5(dev));
  451. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  452. dev_priv->pch_type = PCH_CPT;
  453. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  454. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  455. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  456. /* PantherPoint is CPT compatible */
  457. dev_priv->pch_type = PCH_CPT;
  458. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  459. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  460. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  461. dev_priv->pch_type = PCH_LPT;
  462. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  463. WARN_ON(!IS_HASWELL(dev));
  464. WARN_ON(IS_ULT(dev));
  465. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  466. dev_priv->pch_type = PCH_LPT;
  467. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  468. WARN_ON(!IS_HASWELL(dev));
  469. WARN_ON(!IS_ULT(dev));
  470. } else {
  471. goto check_next;
  472. }
  473. pci_dev_put(pch);
  474. break;
  475. }
  476. check_next:
  477. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  478. pci_dev_put(curr);
  479. }
  480. if (!pch)
  481. DRM_DEBUG_KMS("No PCH found?\n");
  482. }
  483. bool i915_semaphore_is_enabled(struct drm_device *dev)
  484. {
  485. if (INTEL_INFO(dev)->gen < 6)
  486. return 0;
  487. if (i915_semaphores >= 0)
  488. return i915_semaphores;
  489. #ifdef CONFIG_INTEL_IOMMU
  490. /* Enable semaphores on SNB when IO remapping is off */
  491. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  492. return false;
  493. #endif
  494. return 1;
  495. }
  496. static int i915_drm_freeze(struct drm_device *dev)
  497. {
  498. struct drm_i915_private *dev_priv = dev->dev_private;
  499. struct drm_crtc *crtc;
  500. /* ignore lid events during suspend */
  501. mutex_lock(&dev_priv->modeset_restore_lock);
  502. dev_priv->modeset_restore = MODESET_SUSPENDED;
  503. mutex_unlock(&dev_priv->modeset_restore_lock);
  504. /* We do a lot of poking in a lot of registers, make sure they work
  505. * properly. */
  506. hsw_disable_package_c8(dev_priv);
  507. intel_set_power_well(dev, true);
  508. drm_kms_helper_poll_disable(dev);
  509. pci_save_state(dev->pdev);
  510. /* If KMS is active, we do the leavevt stuff here */
  511. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  512. int error;
  513. mutex_lock(&dev->struct_mutex);
  514. error = i915_gem_idle(dev);
  515. mutex_unlock(&dev->struct_mutex);
  516. if (error) {
  517. dev_err(&dev->pdev->dev,
  518. "GEM idle failed, resume might fail\n");
  519. return error;
  520. }
  521. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  522. drm_irq_uninstall(dev);
  523. dev_priv->enable_hotplug_processing = false;
  524. /*
  525. * Disable CRTCs directly since we want to preserve sw state
  526. * for _thaw.
  527. */
  528. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  529. dev_priv->display.crtc_disable(crtc);
  530. intel_modeset_suspend_hw(dev);
  531. }
  532. i915_save_state(dev);
  533. intel_opregion_fini(dev);
  534. console_lock();
  535. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  536. console_unlock();
  537. return 0;
  538. }
  539. int i915_suspend(struct drm_device *dev, pm_message_t state)
  540. {
  541. int error;
  542. if (!dev || !dev->dev_private) {
  543. DRM_ERROR("dev: %p\n", dev);
  544. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  545. return -ENODEV;
  546. }
  547. if (state.event == PM_EVENT_PRETHAW)
  548. return 0;
  549. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  550. return 0;
  551. error = i915_drm_freeze(dev);
  552. if (error)
  553. return error;
  554. if (state.event == PM_EVENT_SUSPEND) {
  555. /* Shut down the device */
  556. pci_disable_device(dev->pdev);
  557. pci_set_power_state(dev->pdev, PCI_D3hot);
  558. }
  559. return 0;
  560. }
  561. void intel_console_resume(struct work_struct *work)
  562. {
  563. struct drm_i915_private *dev_priv =
  564. container_of(work, struct drm_i915_private,
  565. console_resume_work);
  566. struct drm_device *dev = dev_priv->dev;
  567. console_lock();
  568. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  569. console_unlock();
  570. }
  571. static void intel_resume_hotplug(struct drm_device *dev)
  572. {
  573. struct drm_mode_config *mode_config = &dev->mode_config;
  574. struct intel_encoder *encoder;
  575. mutex_lock(&mode_config->mutex);
  576. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  577. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  578. if (encoder->hot_plug)
  579. encoder->hot_plug(encoder);
  580. mutex_unlock(&mode_config->mutex);
  581. /* Just fire off a uevent and let userspace tell us what to do */
  582. drm_helper_hpd_irq_event(dev);
  583. }
  584. static int __i915_drm_thaw(struct drm_device *dev)
  585. {
  586. struct drm_i915_private *dev_priv = dev->dev_private;
  587. int error = 0;
  588. i915_restore_state(dev);
  589. intel_opregion_setup(dev);
  590. /* KMS EnterVT equivalent */
  591. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  592. intel_init_pch_refclk(dev);
  593. mutex_lock(&dev->struct_mutex);
  594. error = i915_gem_init_hw(dev);
  595. mutex_unlock(&dev->struct_mutex);
  596. /* We need working interrupts for modeset enabling ... */
  597. drm_irq_install(dev);
  598. intel_modeset_init_hw(dev);
  599. drm_modeset_lock_all(dev);
  600. intel_modeset_setup_hw_state(dev, true);
  601. drm_modeset_unlock_all(dev);
  602. /*
  603. * ... but also need to make sure that hotplug processing
  604. * doesn't cause havoc. Like in the driver load code we don't
  605. * bother with the tiny race here where we might loose hotplug
  606. * notifications.
  607. * */
  608. intel_hpd_init(dev);
  609. dev_priv->enable_hotplug_processing = true;
  610. /* Config may have changed between suspend and resume */
  611. intel_resume_hotplug(dev);
  612. }
  613. intel_opregion_init(dev);
  614. /*
  615. * The console lock can be pretty contented on resume due
  616. * to all the printk activity. Try to keep it out of the hot
  617. * path of resume if possible.
  618. */
  619. if (console_trylock()) {
  620. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  621. console_unlock();
  622. } else {
  623. schedule_work(&dev_priv->console_resume_work);
  624. }
  625. /* Undo what we did at i915_drm_freeze so the refcount goes back to the
  626. * expected level. */
  627. hsw_enable_package_c8(dev_priv);
  628. mutex_lock(&dev_priv->modeset_restore_lock);
  629. dev_priv->modeset_restore = MODESET_DONE;
  630. mutex_unlock(&dev_priv->modeset_restore_lock);
  631. return error;
  632. }
  633. static int i915_drm_thaw(struct drm_device *dev)
  634. {
  635. int error = 0;
  636. intel_uncore_sanitize(dev);
  637. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  638. mutex_lock(&dev->struct_mutex);
  639. i915_gem_restore_gtt_mappings(dev);
  640. mutex_unlock(&dev->struct_mutex);
  641. }
  642. __i915_drm_thaw(dev);
  643. return error;
  644. }
  645. int i915_resume(struct drm_device *dev)
  646. {
  647. struct drm_i915_private *dev_priv = dev->dev_private;
  648. int ret;
  649. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  650. return 0;
  651. if (pci_enable_device(dev->pdev))
  652. return -EIO;
  653. pci_set_master(dev->pdev);
  654. intel_uncore_sanitize(dev);
  655. /*
  656. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  657. * earlier) need this since the BIOS might clear all our scratch PTEs.
  658. */
  659. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  660. !dev_priv->opregion.header) {
  661. mutex_lock(&dev->struct_mutex);
  662. i915_gem_restore_gtt_mappings(dev);
  663. mutex_unlock(&dev->struct_mutex);
  664. }
  665. ret = __i915_drm_thaw(dev);
  666. if (ret)
  667. return ret;
  668. drm_kms_helper_poll_enable(dev);
  669. return 0;
  670. }
  671. /**
  672. * i915_reset - reset chip after a hang
  673. * @dev: drm device to reset
  674. *
  675. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  676. * reset or otherwise an error code.
  677. *
  678. * Procedure is fairly simple:
  679. * - reset the chip using the reset reg
  680. * - re-init context state
  681. * - re-init hardware status page
  682. * - re-init ring buffer
  683. * - re-init interrupt state
  684. * - re-init display
  685. */
  686. int i915_reset(struct drm_device *dev)
  687. {
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. bool simulated;
  690. int ret;
  691. if (!i915_try_reset)
  692. return 0;
  693. mutex_lock(&dev->struct_mutex);
  694. i915_gem_reset(dev);
  695. simulated = dev_priv->gpu_error.stop_rings != 0;
  696. if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
  697. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  698. ret = -ENODEV;
  699. } else {
  700. ret = intel_gpu_reset(dev);
  701. /* Also reset the gpu hangman. */
  702. if (simulated) {
  703. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  704. dev_priv->gpu_error.stop_rings = 0;
  705. if (ret == -ENODEV) {
  706. DRM_ERROR("Reset not implemented, but ignoring "
  707. "error for simulated gpu hangs\n");
  708. ret = 0;
  709. }
  710. } else
  711. dev_priv->gpu_error.last_reset = get_seconds();
  712. }
  713. if (ret) {
  714. DRM_ERROR("Failed to reset chip.\n");
  715. mutex_unlock(&dev->struct_mutex);
  716. return ret;
  717. }
  718. /* Ok, now get things going again... */
  719. /*
  720. * Everything depends on having the GTT running, so we need to start
  721. * there. Fortunately we don't need to do this unless we reset the
  722. * chip at a PCI level.
  723. *
  724. * Next we need to restore the context, but we don't use those
  725. * yet either...
  726. *
  727. * Ring buffer needs to be re-initialized in the KMS case, or if X
  728. * was running at the time of the reset (i.e. we weren't VT
  729. * switched away).
  730. */
  731. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  732. !dev_priv->ums.mm_suspended) {
  733. struct intel_ring_buffer *ring;
  734. int i;
  735. dev_priv->ums.mm_suspended = 0;
  736. i915_gem_init_swizzling(dev);
  737. for_each_ring(ring, dev_priv, i)
  738. ring->init(ring);
  739. i915_gem_context_init(dev);
  740. if (dev_priv->mm.aliasing_ppgtt) {
  741. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  742. if (ret)
  743. i915_gem_cleanup_aliasing_ppgtt(dev);
  744. }
  745. /*
  746. * It would make sense to re-init all the other hw state, at
  747. * least the rps/rc6/emon init done within modeset_init_hw. For
  748. * some unknown reason, this blows up my ilk, so don't.
  749. */
  750. mutex_unlock(&dev->struct_mutex);
  751. drm_irq_uninstall(dev);
  752. drm_irq_install(dev);
  753. intel_hpd_init(dev);
  754. } else {
  755. mutex_unlock(&dev->struct_mutex);
  756. }
  757. return 0;
  758. }
  759. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  760. {
  761. struct intel_device_info *intel_info =
  762. (struct intel_device_info *) ent->driver_data;
  763. /* Only bind to function 0 of the device. Early generations
  764. * used function 1 as a placeholder for multi-head. This causes
  765. * us confusion instead, especially on the systems where both
  766. * functions have the same PCI-ID!
  767. */
  768. if (PCI_FUNC(pdev->devfn))
  769. return -ENODEV;
  770. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  771. * implementation for gen3 (and only gen3) that used legacy drm maps
  772. * (gasp!) to share buffers between X and the client. Hence we need to
  773. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  774. if (intel_info->gen != 3) {
  775. driver.driver_features &=
  776. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  777. } else if (!intel_agp_enabled) {
  778. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  779. return -ENODEV;
  780. }
  781. return drm_get_pci_dev(pdev, ent, &driver);
  782. }
  783. static void
  784. i915_pci_remove(struct pci_dev *pdev)
  785. {
  786. struct drm_device *dev = pci_get_drvdata(pdev);
  787. drm_put_dev(dev);
  788. }
  789. static int i915_pm_suspend(struct device *dev)
  790. {
  791. struct pci_dev *pdev = to_pci_dev(dev);
  792. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  793. int error;
  794. if (!drm_dev || !drm_dev->dev_private) {
  795. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  796. return -ENODEV;
  797. }
  798. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  799. return 0;
  800. error = i915_drm_freeze(drm_dev);
  801. if (error)
  802. return error;
  803. pci_disable_device(pdev);
  804. pci_set_power_state(pdev, PCI_D3hot);
  805. return 0;
  806. }
  807. static int i915_pm_resume(struct device *dev)
  808. {
  809. struct pci_dev *pdev = to_pci_dev(dev);
  810. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  811. return i915_resume(drm_dev);
  812. }
  813. static int i915_pm_freeze(struct device *dev)
  814. {
  815. struct pci_dev *pdev = to_pci_dev(dev);
  816. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  817. if (!drm_dev || !drm_dev->dev_private) {
  818. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  819. return -ENODEV;
  820. }
  821. return i915_drm_freeze(drm_dev);
  822. }
  823. static int i915_pm_thaw(struct device *dev)
  824. {
  825. struct pci_dev *pdev = to_pci_dev(dev);
  826. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  827. return i915_drm_thaw(drm_dev);
  828. }
  829. static int i915_pm_poweroff(struct device *dev)
  830. {
  831. struct pci_dev *pdev = to_pci_dev(dev);
  832. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  833. return i915_drm_freeze(drm_dev);
  834. }
  835. static const struct dev_pm_ops i915_pm_ops = {
  836. .suspend = i915_pm_suspend,
  837. .resume = i915_pm_resume,
  838. .freeze = i915_pm_freeze,
  839. .thaw = i915_pm_thaw,
  840. .poweroff = i915_pm_poweroff,
  841. .restore = i915_pm_resume,
  842. };
  843. static const struct vm_operations_struct i915_gem_vm_ops = {
  844. .fault = i915_gem_fault,
  845. .open = drm_gem_vm_open,
  846. .close = drm_gem_vm_close,
  847. };
  848. static const struct file_operations i915_driver_fops = {
  849. .owner = THIS_MODULE,
  850. .open = drm_open,
  851. .release = drm_release,
  852. .unlocked_ioctl = drm_ioctl,
  853. .mmap = drm_gem_mmap,
  854. .poll = drm_poll,
  855. .read = drm_read,
  856. #ifdef CONFIG_COMPAT
  857. .compat_ioctl = i915_compat_ioctl,
  858. #endif
  859. .llseek = noop_llseek,
  860. };
  861. static struct drm_driver driver = {
  862. /* Don't use MTRRs here; the Xserver or userspace app should
  863. * deal with them for Intel hardware.
  864. */
  865. .driver_features =
  866. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
  867. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
  868. DRIVER_RENDER,
  869. .load = i915_driver_load,
  870. .unload = i915_driver_unload,
  871. .open = i915_driver_open,
  872. .lastclose = i915_driver_lastclose,
  873. .preclose = i915_driver_preclose,
  874. .postclose = i915_driver_postclose,
  875. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  876. .suspend = i915_suspend,
  877. .resume = i915_resume,
  878. .device_is_agp = i915_driver_device_is_agp,
  879. .master_create = i915_master_create,
  880. .master_destroy = i915_master_destroy,
  881. #if defined(CONFIG_DEBUG_FS)
  882. .debugfs_init = i915_debugfs_init,
  883. .debugfs_cleanup = i915_debugfs_cleanup,
  884. #endif
  885. .gem_init_object = i915_gem_init_object,
  886. .gem_free_object = i915_gem_free_object,
  887. .gem_vm_ops = &i915_gem_vm_ops,
  888. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  889. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  890. .gem_prime_export = i915_gem_prime_export,
  891. .gem_prime_import = i915_gem_prime_import,
  892. .dumb_create = i915_gem_dumb_create,
  893. .dumb_map_offset = i915_gem_mmap_gtt,
  894. .dumb_destroy = drm_gem_dumb_destroy,
  895. .ioctls = i915_ioctls,
  896. .fops = &i915_driver_fops,
  897. .name = DRIVER_NAME,
  898. .desc = DRIVER_DESC,
  899. .date = DRIVER_DATE,
  900. .major = DRIVER_MAJOR,
  901. .minor = DRIVER_MINOR,
  902. .patchlevel = DRIVER_PATCHLEVEL,
  903. };
  904. static struct pci_driver i915_pci_driver = {
  905. .name = DRIVER_NAME,
  906. .id_table = pciidlist,
  907. .probe = i915_pci_probe,
  908. .remove = i915_pci_remove,
  909. .driver.pm = &i915_pm_ops,
  910. };
  911. static int __init i915_init(void)
  912. {
  913. driver.num_ioctls = i915_max_ioctl;
  914. /*
  915. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  916. * explicitly disabled with the module pararmeter.
  917. *
  918. * Otherwise, just follow the parameter (defaulting to off).
  919. *
  920. * Allow optional vga_text_mode_force boot option to override
  921. * the default behavior.
  922. */
  923. #if defined(CONFIG_DRM_I915_KMS)
  924. if (i915_modeset != 0)
  925. driver.driver_features |= DRIVER_MODESET;
  926. #endif
  927. if (i915_modeset == 1)
  928. driver.driver_features |= DRIVER_MODESET;
  929. #ifdef CONFIG_VGA_CONSOLE
  930. if (vgacon_text_force() && i915_modeset == -1)
  931. driver.driver_features &= ~DRIVER_MODESET;
  932. #endif
  933. if (!(driver.driver_features & DRIVER_MODESET))
  934. driver.get_vblank_timestamp = NULL;
  935. return drm_pci_init(&driver, &i915_pci_driver);
  936. }
  937. static void __exit i915_exit(void)
  938. {
  939. drm_pci_exit(&driver, &i915_pci_driver);
  940. }
  941. module_init(i915_init);
  942. module_exit(i915_exit);
  943. MODULE_AUTHOR(DRIVER_AUTHOR);
  944. MODULE_DESCRIPTION(DRIVER_DESC);
  945. MODULE_LICENSE("GPL and additional rights");