pata_hpt3x2n.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
  12. *
  13. *
  14. * TODO
  15. * Work out best PLL policy
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3.4"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
  43. * DMA. cycles = value + 1
  44. * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
  45. * DMA. cycles = value + 1
  46. * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
  51. * during task file register access.
  52. * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
  53. * xfer.
  54. * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
  55. * register access.
  56. * 28 UDMA enable
  57. * 29 DMA enable
  58. * 30 PIO_MST enable. if set, the chip is in bus master mode during
  59. * PIO.
  60. * 31 FIFO enable.
  61. */
  62. /* 66MHz DPLL clocks */
  63. static struct hpt_clock hpt3x2n_clocks[] = {
  64. { XFER_UDMA_7, 0x1c869c62 },
  65. { XFER_UDMA_6, 0x1c869c62 },
  66. { XFER_UDMA_5, 0x1c8a9c62 },
  67. { XFER_UDMA_4, 0x1c8a9c62 },
  68. { XFER_UDMA_3, 0x1c8e9c62 },
  69. { XFER_UDMA_2, 0x1c929c62 },
  70. { XFER_UDMA_1, 0x1c9a9c62 },
  71. { XFER_UDMA_0, 0x1c829c62 },
  72. { XFER_MW_DMA_2, 0x2c829c62 },
  73. { XFER_MW_DMA_1, 0x2c829c66 },
  74. { XFER_MW_DMA_0, 0x2c829d2c },
  75. { XFER_PIO_4, 0x0c829c62 },
  76. { XFER_PIO_3, 0x0c829c84 },
  77. { XFER_PIO_2, 0x0c829ca6 },
  78. { XFER_PIO_1, 0x0d029d26 },
  79. { XFER_PIO_0, 0x0d029d5e },
  80. { 0, 0x0d029d5e }
  81. };
  82. /**
  83. * hpt3x2n_find_mode - reset the hpt3x2n bus
  84. * @ap: ATA port
  85. * @speed: transfer mode
  86. *
  87. * Return the 32bit register programming information for this channel
  88. * that matches the speed provided. For the moment the clocks table
  89. * is hard coded but easy to change. This will be needed if we use
  90. * different DPLLs
  91. */
  92. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  93. {
  94. struct hpt_clock *clocks = hpt3x2n_clocks;
  95. while(clocks->xfer_speed) {
  96. if (clocks->xfer_speed == speed)
  97. return clocks->timing;
  98. clocks++;
  99. }
  100. BUG();
  101. return 0xffffffffU; /* silence compiler warning */
  102. }
  103. /**
  104. * hpt3x2n_cable_detect - Detect the cable type
  105. * @ap: ATA port to detect on
  106. *
  107. * Return the cable type attached to this port
  108. */
  109. static int hpt3x2n_cable_detect(struct ata_port *ap)
  110. {
  111. u8 scr2, ata66;
  112. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  113. pci_read_config_byte(pdev, 0x5B, &scr2);
  114. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  115. udelay(10); /* debounce */
  116. /* Cable register now active */
  117. pci_read_config_byte(pdev, 0x5A, &ata66);
  118. /* Restore state */
  119. pci_write_config_byte(pdev, 0x5B, scr2);
  120. if (ata66 & (2 >> ap->port_no))
  121. return ATA_CBL_PATA40;
  122. else
  123. return ATA_CBL_PATA80;
  124. }
  125. /**
  126. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  127. * @link: ATA link to reset
  128. * @deadline: deadline jiffies for the operation
  129. *
  130. * Perform the initial reset handling for the 3x2n series controllers.
  131. * Reset the hardware and state machine,
  132. */
  133. static int hpt3x2n_pre_reset(struct ata_link *link, unsigned long deadline)
  134. {
  135. struct ata_port *ap = link->ap;
  136. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  137. /* Reset the state machine */
  138. pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
  139. udelay(100);
  140. return ata_sff_prereset(link, deadline);
  141. }
  142. /**
  143. * hpt3x2n_set_piomode - PIO setup
  144. * @ap: ATA interface
  145. * @adev: device on the interface
  146. *
  147. * Perform PIO mode setup.
  148. */
  149. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  150. {
  151. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  152. u32 addr1, addr2;
  153. u32 reg;
  154. u32 mode;
  155. u8 fast;
  156. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  157. addr2 = 0x51 + 4 * ap->port_no;
  158. /* Fast interrupt prediction disable, hold off interrupt disable */
  159. pci_read_config_byte(pdev, addr2, &fast);
  160. fast &= ~0x07;
  161. pci_write_config_byte(pdev, addr2, fast);
  162. pci_read_config_dword(pdev, addr1, &reg);
  163. mode = hpt3x2n_find_mode(ap, adev->pio_mode);
  164. mode &= ~0x8000000; /* No FIFO in PIO */
  165. mode &= ~0x30070000; /* Leave config bits alone */
  166. reg &= 0x30070000; /* Strip timing bits */
  167. pci_write_config_dword(pdev, addr1, reg | mode);
  168. }
  169. /**
  170. * hpt3x2n_set_dmamode - DMA timing setup
  171. * @ap: ATA interface
  172. * @adev: Device being configured
  173. *
  174. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  175. * PIO, load the mode number and then set MWDMA or UDMA flag.
  176. */
  177. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  178. {
  179. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  180. u32 addr1, addr2;
  181. u32 reg;
  182. u32 mode;
  183. u8 fast;
  184. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  185. addr2 = 0x51 + 4 * ap->port_no;
  186. /* Fast interrupt prediction disable, hold off interrupt disable */
  187. pci_read_config_byte(pdev, addr2, &fast);
  188. fast &= ~0x07;
  189. pci_write_config_byte(pdev, addr2, fast);
  190. pci_read_config_dword(pdev, addr1, &reg);
  191. mode = hpt3x2n_find_mode(ap, adev->dma_mode);
  192. mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
  193. mode &= ~0xC0000000; /* Leave config bits alone */
  194. reg &= 0xC0000000; /* Strip timing bits */
  195. pci_write_config_dword(pdev, addr1, reg | mode);
  196. }
  197. /**
  198. * hpt3x2n_bmdma_end - DMA engine stop
  199. * @qc: ATA command
  200. *
  201. * Clean up after the HPT3x2n and later DMA engine
  202. */
  203. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  204. {
  205. struct ata_port *ap = qc->ap;
  206. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  207. int mscreg = 0x50 + 2 * ap->port_no;
  208. u8 bwsr_stat, msc_stat;
  209. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  210. pci_read_config_byte(pdev, mscreg, &msc_stat);
  211. if (bwsr_stat & (1 << ap->port_no))
  212. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  213. ata_bmdma_stop(qc);
  214. }
  215. /**
  216. * hpt3x2n_set_clock - clock control
  217. * @ap: ATA port
  218. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  219. *
  220. * Switch the ATA bus clock between the PLL and PCI clock sources
  221. * while correctly isolating the bus and resetting internal logic
  222. *
  223. * We must use the DPLL for
  224. * - writing
  225. * - second channel UDMA7 (SATA ports) or higher
  226. * - 66MHz PCI
  227. *
  228. * or we will underclock the device and get reduced performance.
  229. */
  230. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  231. {
  232. void __iomem *bmdma = ap->ioaddr.bmdma_addr;
  233. /* Tristate the bus */
  234. iowrite8(0x80, bmdma+0x73);
  235. iowrite8(0x80, bmdma+0x77);
  236. /* Switch clock and reset channels */
  237. iowrite8(source, bmdma+0x7B);
  238. iowrite8(0xC0, bmdma+0x79);
  239. /* Reset state machines */
  240. iowrite8(0x37, bmdma+0x70);
  241. iowrite8(0x37, bmdma+0x74);
  242. /* Complete reset */
  243. iowrite8(0x00, bmdma+0x79);
  244. /* Reconnect channels to bus */
  245. iowrite8(0x00, bmdma+0x73);
  246. iowrite8(0x00, bmdma+0x77);
  247. }
  248. /* Check if our partner interface is busy */
  249. static int hpt3x2n_pair_idle(struct ata_port *ap)
  250. {
  251. struct ata_host *host = ap->host;
  252. struct ata_port *pair = host->ports[ap->port_no ^ 1];
  253. if (pair->hsm_task_state == HSM_ST_IDLE)
  254. return 1;
  255. return 0;
  256. }
  257. static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
  258. {
  259. long flags = (long)ap->host->private_data;
  260. /* See if we should use the DPLL */
  261. if (writing)
  262. return USE_DPLL; /* Needed for write */
  263. if (flags & PCI66)
  264. return USE_DPLL; /* Needed at 66Mhz */
  265. return 0;
  266. }
  267. static unsigned int hpt3x2n_qc_issue(struct ata_queued_cmd *qc)
  268. {
  269. struct ata_taskfile *tf = &qc->tf;
  270. struct ata_port *ap = qc->ap;
  271. int flags = (long)ap->host->private_data;
  272. if (hpt3x2n_pair_idle(ap)) {
  273. int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
  274. if ((flags & USE_DPLL) != dpll) {
  275. if (dpll == 1)
  276. hpt3x2n_set_clock(ap, 0x21);
  277. else
  278. hpt3x2n_set_clock(ap, 0x23);
  279. }
  280. }
  281. return ata_sff_qc_issue(qc);
  282. }
  283. static struct scsi_host_template hpt3x2n_sht = {
  284. ATA_BMDMA_SHT(DRV_NAME),
  285. };
  286. /*
  287. * Configuration for HPT3x2n.
  288. */
  289. static struct ata_port_operations hpt3x2n_port_ops = {
  290. .inherits = &ata_bmdma_port_ops,
  291. .bmdma_stop = hpt3x2n_bmdma_stop,
  292. .qc_issue = hpt3x2n_qc_issue,
  293. .cable_detect = hpt3x2n_cable_detect,
  294. .set_piomode = hpt3x2n_set_piomode,
  295. .set_dmamode = hpt3x2n_set_dmamode,
  296. .prereset = hpt3x2n_pre_reset,
  297. };
  298. /**
  299. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  300. * @dev: PCI device
  301. *
  302. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  303. * succeeds
  304. */
  305. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  306. {
  307. u8 reg5b;
  308. u32 reg5c;
  309. int tries;
  310. for(tries = 0; tries < 0x5000; tries++) {
  311. udelay(50);
  312. pci_read_config_byte(dev, 0x5b, &reg5b);
  313. if (reg5b & 0x80) {
  314. /* See if it stays set */
  315. for(tries = 0; tries < 0x1000; tries ++) {
  316. pci_read_config_byte(dev, 0x5b, &reg5b);
  317. /* Failed ? */
  318. if ((reg5b & 0x80) == 0)
  319. return 0;
  320. }
  321. /* Turn off tuning, we have the DPLL set */
  322. pci_read_config_dword(dev, 0x5c, &reg5c);
  323. pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
  324. return 1;
  325. }
  326. }
  327. /* Never went stable */
  328. return 0;
  329. }
  330. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  331. {
  332. unsigned long freq;
  333. u32 fcnt;
  334. unsigned long iobase = pci_resource_start(pdev, 4);
  335. fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
  336. if ((fcnt >> 12) != 0xABCDE) {
  337. printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
  338. return 33; /* Not BIOS set */
  339. }
  340. fcnt &= 0x1FF;
  341. freq = (fcnt * 77) / 192;
  342. /* Clamp to bands */
  343. if (freq < 40)
  344. return 33;
  345. if (freq < 45)
  346. return 40;
  347. if (freq < 55)
  348. return 50;
  349. return 66;
  350. }
  351. /**
  352. * hpt3x2n_init_one - Initialise an HPT37X/302
  353. * @dev: PCI device
  354. * @id: Entry in match table
  355. *
  356. * Initialise an HPT3x2n device. There are some interesting complications
  357. * here. Firstly the chip may report 366 and be one of several variants.
  358. * Secondly all the timings depend on the clock for the chip which we must
  359. * detect and look up
  360. *
  361. * This is the known chip mappings. It may be missing a couple of later
  362. * releases.
  363. *
  364. * Chip version PCI Rev Notes
  365. * HPT372 4 (HPT366) 5 Other driver
  366. * HPT372N 4 (HPT366) 6 UDMA133
  367. * HPT372 5 (HPT372) 1 Other driver
  368. * HPT372N 5 (HPT372) 2 UDMA133
  369. * HPT302 6 (HPT302) * Other driver
  370. * HPT302N 6 (HPT302) > 1 UDMA133
  371. * HPT371 7 (HPT371) * Other driver
  372. * HPT371N 7 (HPT371) > 1 UDMA133
  373. * HPT374 8 (HPT374) * Other driver
  374. * HPT372N 9 (HPT372N) * UDMA133
  375. *
  376. * (1) UDMA133 support depends on the bus clock
  377. *
  378. * To pin down HPT371N
  379. */
  380. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  381. {
  382. /* HPT372N and friends - UDMA133 */
  383. static const struct ata_port_info info = {
  384. .flags = ATA_FLAG_SLAVE_POSS,
  385. .pio_mask = ATA_PIO4,
  386. .mwdma_mask = ATA_MWDMA2,
  387. .udma_mask = ATA_UDMA6,
  388. .port_ops = &hpt3x2n_port_ops
  389. };
  390. const struct ata_port_info *ppi[] = { &info, NULL };
  391. u8 irqmask;
  392. u32 class_rev;
  393. unsigned int pci_mhz;
  394. unsigned int f_low, f_high;
  395. int adjust;
  396. unsigned long iobase = pci_resource_start(dev, 4);
  397. void *hpriv = NULL;
  398. int rc;
  399. rc = pcim_enable_device(dev);
  400. if (rc)
  401. return rc;
  402. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  403. class_rev &= 0xFF;
  404. switch(dev->device) {
  405. case PCI_DEVICE_ID_TTI_HPT366:
  406. if (class_rev < 6)
  407. return -ENODEV;
  408. break;
  409. case PCI_DEVICE_ID_TTI_HPT371:
  410. if (class_rev < 2)
  411. return -ENODEV;
  412. /* 371N if rev > 1 */
  413. break;
  414. case PCI_DEVICE_ID_TTI_HPT372:
  415. /* 372N if rev >= 2*/
  416. if (class_rev < 2)
  417. return -ENODEV;
  418. break;
  419. case PCI_DEVICE_ID_TTI_HPT302:
  420. if (class_rev < 2)
  421. return -ENODEV;
  422. break;
  423. case PCI_DEVICE_ID_TTI_HPT372N:
  424. break;
  425. default:
  426. printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
  427. return -ENODEV;
  428. }
  429. /* Ok so this is a chip we support */
  430. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  431. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  432. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  433. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  434. pci_read_config_byte(dev, 0x5A, &irqmask);
  435. irqmask &= ~0x10;
  436. pci_write_config_byte(dev, 0x5a, irqmask);
  437. /*
  438. * HPT371 chips physically have only one channel, the secondary one,
  439. * but the primary channel registers do exist! Go figure...
  440. * So, we manually disable the non-existing channel here
  441. * (if the BIOS hasn't done this already).
  442. */
  443. if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
  444. u8 mcr1;
  445. pci_read_config_byte(dev, 0x50, &mcr1);
  446. mcr1 &= ~0x04;
  447. pci_write_config_byte(dev, 0x50, mcr1);
  448. }
  449. /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  450. 50 for UDMA100. Right now we always use 66 */
  451. pci_mhz = hpt3x2n_pci_clock(dev);
  452. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  453. f_high = f_low + 2; /* Tolerance */
  454. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  455. /* PLL clock */
  456. pci_write_config_byte(dev, 0x5B, 0x21);
  457. /* Unlike the 37x we don't try jiggling the frequency */
  458. for(adjust = 0; adjust < 8; adjust++) {
  459. if (hpt3xn_calibrate_dpll(dev))
  460. break;
  461. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  462. }
  463. if (adjust == 8) {
  464. printk(KERN_ERR "pata_hpt3x2n: DPLL did not stabilize!\n");
  465. return -ENODEV;
  466. }
  467. printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using 66MHz DPLL.\n",
  468. pci_mhz);
  469. /* Set our private data up. We only need a few flags so we use
  470. it directly */
  471. if (pci_mhz > 60) {
  472. hpriv = (void *)PCI66;
  473. /*
  474. * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
  475. * the MISC. register to stretch the UltraDMA Tss timing.
  476. * NOTE: This register is only writeable via I/O space.
  477. */
  478. if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
  479. outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
  480. }
  481. /* Now kick off ATA set up */
  482. return ata_pci_sff_init_one(dev, ppi, &hpt3x2n_sht, hpriv);
  483. }
  484. static const struct pci_device_id hpt3x2n[] = {
  485. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  486. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
  487. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  488. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  489. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  490. { },
  491. };
  492. static struct pci_driver hpt3x2n_pci_driver = {
  493. .name = DRV_NAME,
  494. .id_table = hpt3x2n,
  495. .probe = hpt3x2n_init_one,
  496. .remove = ata_pci_remove_one
  497. };
  498. static int __init hpt3x2n_init(void)
  499. {
  500. return pci_register_driver(&hpt3x2n_pci_driver);
  501. }
  502. static void __exit hpt3x2n_exit(void)
  503. {
  504. pci_unregister_driver(&hpt3x2n_pci_driver);
  505. }
  506. MODULE_AUTHOR("Alan Cox");
  507. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
  508. MODULE_LICENSE("GPL");
  509. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  510. MODULE_VERSION(DRV_VERSION);
  511. module_init(hpt3x2n_init);
  512. module_exit(hpt3x2n_exit);