cevt-gt641xx.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * GT641xx clockevent routines.
  3. *
  4. * Copyright (C) 2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/clockchips.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/spinlock.h>
  24. #include <asm/gt64120.h>
  25. #include <asm/time.h>
  26. #include <irq.h>
  27. static DEFINE_SPINLOCK(gt641xx_timer_lock);
  28. static unsigned int gt641xx_base_clock;
  29. void gt641xx_set_base_clock(unsigned int clock)
  30. {
  31. gt641xx_base_clock = clock;
  32. }
  33. int gt641xx_timer0_state(void)
  34. {
  35. if (GT_READ(GT_TC0_OFS))
  36. return 0;
  37. GT_WRITE(GT_TC0_OFS, gt641xx_base_clock / HZ);
  38. GT_WRITE(GT_TC_CONTROL_OFS, GT_TC_CONTROL_ENTC0_MSK);
  39. return 1;
  40. }
  41. static int gt641xx_timer0_set_next_event(unsigned long delta,
  42. struct clock_event_device *evt)
  43. {
  44. unsigned long flags;
  45. u32 ctrl;
  46. spin_lock_irqsave(&gt641xx_timer_lock, flags);
  47. ctrl = GT_READ(GT_TC_CONTROL_OFS);
  48. ctrl &= ~(GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK);
  49. ctrl |= GT_TC_CONTROL_ENTC0_MSK;
  50. GT_WRITE(GT_TC0_OFS, delta);
  51. GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
  52. spin_unlock_irqrestore(&gt641xx_timer_lock, flags);
  53. return 0;
  54. }
  55. static void gt641xx_timer0_set_mode(enum clock_event_mode mode,
  56. struct clock_event_device *evt)
  57. {
  58. unsigned long flags;
  59. u32 ctrl;
  60. spin_lock_irqsave(&gt641xx_timer_lock, flags);
  61. ctrl = GT_READ(GT_TC_CONTROL_OFS);
  62. ctrl &= ~(GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK);
  63. switch (mode) {
  64. case CLOCK_EVT_MODE_PERIODIC:
  65. ctrl |= GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK;
  66. break;
  67. case CLOCK_EVT_MODE_ONESHOT:
  68. ctrl |= GT_TC_CONTROL_ENTC0_MSK;
  69. break;
  70. default:
  71. break;
  72. }
  73. GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
  74. spin_unlock_irqrestore(&gt641xx_timer_lock, flags);
  75. }
  76. static void gt641xx_timer0_event_handler(struct clock_event_device *dev)
  77. {
  78. }
  79. static struct clock_event_device gt641xx_timer0_clockevent = {
  80. .name = "gt641xx-timer0",
  81. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  82. .cpumask = CPU_MASK_CPU0,
  83. .irq = GT641XX_TIMER0_IRQ,
  84. .set_next_event = gt641xx_timer0_set_next_event,
  85. .set_mode = gt641xx_timer0_set_mode,
  86. .event_handler = gt641xx_timer0_event_handler,
  87. };
  88. static irqreturn_t gt641xx_timer0_interrupt(int irq, void *dev_id)
  89. {
  90. struct clock_event_device *cd = &gt641xx_timer0_clockevent;
  91. cd->event_handler(cd);
  92. return IRQ_HANDLED;
  93. }
  94. static struct irqaction gt641xx_timer0_irqaction = {
  95. .handler = gt641xx_timer0_interrupt,
  96. .flags = IRQF_DISABLED | IRQF_PERCPU,
  97. .name = "gt641xx_timer0",
  98. };
  99. static int __init gt641xx_timer0_clockevent_init(void)
  100. {
  101. struct clock_event_device *cd;
  102. if (!gt641xx_base_clock)
  103. return 0;
  104. GT_WRITE(GT_TC0_OFS, gt641xx_base_clock / HZ);
  105. cd = &gt641xx_timer0_clockevent;
  106. cd->rating = 200 + gt641xx_base_clock / 10000000;
  107. cd->max_delta_ns = clockevent_delta2ns(0x7fffffff, cd);
  108. cd->min_delta_ns = clockevent_delta2ns(0x300, cd);
  109. clockevent_set_clock(cd, gt641xx_base_clock);
  110. clockevents_register_device(&gt641xx_timer0_clockevent);
  111. return setup_irq(GT641XX_TIMER0_IRQ, &gt641xx_timer0_irqaction);
  112. }
  113. arch_initcall(gt641xx_timer0_clockevent_init);