lgdt3305.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216
  1. /*
  2. * Support for LG Electronics LGDT3304 and LGDT3305 - VSB/QAM
  3. *
  4. * Copyright (C) 2008, 2009 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. *
  20. */
  21. #include <asm/div64.h>
  22. #include <linux/dvb/frontend.h>
  23. #include <linux/slab.h>
  24. #include "dvb_math.h"
  25. #include "lgdt3305.h"
  26. static int debug;
  27. module_param(debug, int, 0644);
  28. MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
  29. #define DBG_INFO 1
  30. #define DBG_REG 2
  31. #define lg_printk(kern, fmt, arg...) \
  32. printk(kern "%s: " fmt, __func__, ##arg)
  33. #define lg_info(fmt, arg...) printk(KERN_INFO "lgdt3305: " fmt, ##arg)
  34. #define lg_warn(fmt, arg...) lg_printk(KERN_WARNING, fmt, ##arg)
  35. #define lg_err(fmt, arg...) lg_printk(KERN_ERR, fmt, ##arg)
  36. #define lg_dbg(fmt, arg...) if (debug & DBG_INFO) \
  37. lg_printk(KERN_DEBUG, fmt, ##arg)
  38. #define lg_reg(fmt, arg...) if (debug & DBG_REG) \
  39. lg_printk(KERN_DEBUG, fmt, ##arg)
  40. #define lg_fail(ret) \
  41. ({ \
  42. int __ret; \
  43. __ret = (ret < 0); \
  44. if (__ret) \
  45. lg_err("error %d on line %d\n", ret, __LINE__); \
  46. __ret; \
  47. })
  48. struct lgdt3305_state {
  49. struct i2c_adapter *i2c_adap;
  50. const struct lgdt3305_config *cfg;
  51. struct dvb_frontend frontend;
  52. fe_modulation_t current_modulation;
  53. u32 current_frequency;
  54. u32 snr;
  55. };
  56. /* ------------------------------------------------------------------------ */
  57. /* FIXME: verify & document the LGDT3304 registers */
  58. #define LGDT3305_GEN_CTRL_1 0x0000
  59. #define LGDT3305_GEN_CTRL_2 0x0001
  60. #define LGDT3305_GEN_CTRL_3 0x0002
  61. #define LGDT3305_GEN_STATUS 0x0003
  62. #define LGDT3305_GEN_CONTROL 0x0007
  63. #define LGDT3305_GEN_CTRL_4 0x000a
  64. #define LGDT3305_DGTL_AGC_REF_1 0x0012
  65. #define LGDT3305_DGTL_AGC_REF_2 0x0013
  66. #define LGDT3305_CR_CTR_FREQ_1 0x0106
  67. #define LGDT3305_CR_CTR_FREQ_2 0x0107
  68. #define LGDT3305_CR_CTR_FREQ_3 0x0108
  69. #define LGDT3305_CR_CTR_FREQ_4 0x0109
  70. #define LGDT3305_CR_MSE_1 0x011b
  71. #define LGDT3305_CR_MSE_2 0x011c
  72. #define LGDT3305_CR_LOCK_STATUS 0x011d
  73. #define LGDT3305_CR_CTRL_7 0x0126
  74. #define LGDT3305_AGC_POWER_REF_1 0x0300
  75. #define LGDT3305_AGC_POWER_REF_2 0x0301
  76. #define LGDT3305_AGC_DELAY_PT_1 0x0302
  77. #define LGDT3305_AGC_DELAY_PT_2 0x0303
  78. #define LGDT3305_RFAGC_LOOP_FLTR_BW_1 0x0306
  79. #define LGDT3305_RFAGC_LOOP_FLTR_BW_2 0x0307
  80. #define LGDT3305_IFBW_1 0x0308
  81. #define LGDT3305_IFBW_2 0x0309
  82. #define LGDT3305_AGC_CTRL_1 0x030c
  83. #define LGDT3305_AGC_CTRL_4 0x0314
  84. #define LGDT3305_EQ_MSE_1 0x0413
  85. #define LGDT3305_EQ_MSE_2 0x0414
  86. #define LGDT3305_EQ_MSE_3 0x0415
  87. #define LGDT3305_PT_MSE_1 0x0417
  88. #define LGDT3305_PT_MSE_2 0x0418
  89. #define LGDT3305_PT_MSE_3 0x0419
  90. #define LGDT3305_FEC_BLOCK_CTRL 0x0504
  91. #define LGDT3305_FEC_LOCK_STATUS 0x050a
  92. #define LGDT3305_FEC_PKT_ERR_1 0x050c
  93. #define LGDT3305_FEC_PKT_ERR_2 0x050d
  94. #define LGDT3305_TP_CTRL_1 0x050e
  95. #define LGDT3305_BERT_PERIOD 0x0801
  96. #define LGDT3305_BERT_ERROR_COUNT_1 0x080a
  97. #define LGDT3305_BERT_ERROR_COUNT_2 0x080b
  98. #define LGDT3305_BERT_ERROR_COUNT_3 0x080c
  99. #define LGDT3305_BERT_ERROR_COUNT_4 0x080d
  100. static int lgdt3305_write_reg(struct lgdt3305_state *state, u16 reg, u8 val)
  101. {
  102. int ret;
  103. u8 buf[] = { reg >> 8, reg & 0xff, val };
  104. struct i2c_msg msg = {
  105. .addr = state->cfg->i2c_addr, .flags = 0,
  106. .buf = buf, .len = 3,
  107. };
  108. lg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
  109. ret = i2c_transfer(state->i2c_adap, &msg, 1);
  110. if (ret != 1) {
  111. lg_err("error (addr %02x %02x <- %02x, err = %i)\n",
  112. msg.buf[0], msg.buf[1], msg.buf[2], ret);
  113. if (ret < 0)
  114. return ret;
  115. else
  116. return -EREMOTEIO;
  117. }
  118. return 0;
  119. }
  120. static int lgdt3305_read_reg(struct lgdt3305_state *state, u16 reg, u8 *val)
  121. {
  122. int ret;
  123. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  124. struct i2c_msg msg[] = {
  125. { .addr = state->cfg->i2c_addr,
  126. .flags = 0, .buf = reg_buf, .len = 2 },
  127. { .addr = state->cfg->i2c_addr,
  128. .flags = I2C_M_RD, .buf = val, .len = 1 },
  129. };
  130. lg_reg("reg: 0x%04x\n", reg);
  131. ret = i2c_transfer(state->i2c_adap, msg, 2);
  132. if (ret != 2) {
  133. lg_err("error (addr %02x reg %04x error (ret == %i)\n",
  134. state->cfg->i2c_addr, reg, ret);
  135. if (ret < 0)
  136. return ret;
  137. else
  138. return -EREMOTEIO;
  139. }
  140. return 0;
  141. }
  142. #define read_reg(state, reg) \
  143. ({ \
  144. u8 __val; \
  145. int ret = lgdt3305_read_reg(state, reg, &__val); \
  146. if (lg_fail(ret)) \
  147. __val = 0; \
  148. __val; \
  149. })
  150. static int lgdt3305_set_reg_bit(struct lgdt3305_state *state,
  151. u16 reg, int bit, int onoff)
  152. {
  153. u8 val;
  154. int ret;
  155. lg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
  156. ret = lgdt3305_read_reg(state, reg, &val);
  157. if (lg_fail(ret))
  158. goto fail;
  159. val &= ~(1 << bit);
  160. val |= (onoff & 1) << bit;
  161. ret = lgdt3305_write_reg(state, reg, val);
  162. fail:
  163. return ret;
  164. }
  165. struct lgdt3305_reg {
  166. u16 reg;
  167. u8 val;
  168. };
  169. static int lgdt3305_write_regs(struct lgdt3305_state *state,
  170. struct lgdt3305_reg *regs, int len)
  171. {
  172. int i, ret;
  173. lg_reg("writing %d registers...\n", len);
  174. for (i = 0; i < len - 1; i++) {
  175. ret = lgdt3305_write_reg(state, regs[i].reg, regs[i].val);
  176. if (lg_fail(ret))
  177. return ret;
  178. }
  179. return 0;
  180. }
  181. /* ------------------------------------------------------------------------ */
  182. static int lgdt3305_soft_reset(struct lgdt3305_state *state)
  183. {
  184. int ret;
  185. lg_dbg("\n");
  186. ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 0);
  187. if (lg_fail(ret))
  188. goto fail;
  189. msleep(20);
  190. ret = lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_3, 0, 1);
  191. fail:
  192. return ret;
  193. }
  194. static inline int lgdt3305_mpeg_mode(struct lgdt3305_state *state,
  195. enum lgdt3305_mpeg_mode mode)
  196. {
  197. lg_dbg("(%d)\n", mode);
  198. return lgdt3305_set_reg_bit(state, LGDT3305_TP_CTRL_1, 5, mode);
  199. }
  200. static int lgdt3305_mpeg_mode_polarity(struct lgdt3305_state *state,
  201. enum lgdt3305_tp_clock_edge edge,
  202. enum lgdt3305_tp_valid_polarity valid)
  203. {
  204. u8 val;
  205. int ret;
  206. lg_dbg("edge = %d, valid = %d\n", edge, valid);
  207. ret = lgdt3305_read_reg(state, LGDT3305_TP_CTRL_1, &val);
  208. if (lg_fail(ret))
  209. goto fail;
  210. val &= ~0x09;
  211. if (edge)
  212. val |= 0x08;
  213. if (valid)
  214. val |= 0x01;
  215. ret = lgdt3305_write_reg(state, LGDT3305_TP_CTRL_1, val);
  216. if (lg_fail(ret))
  217. goto fail;
  218. ret = lgdt3305_soft_reset(state);
  219. fail:
  220. return ret;
  221. }
  222. static int lgdt3305_set_modulation(struct lgdt3305_state *state,
  223. struct dvb_frontend_parameters *param)
  224. {
  225. u8 opermode;
  226. int ret;
  227. lg_dbg("\n");
  228. ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_1, &opermode);
  229. if (lg_fail(ret))
  230. goto fail;
  231. opermode &= ~0x03;
  232. switch (param->u.vsb.modulation) {
  233. case VSB_8:
  234. opermode |= 0x03;
  235. break;
  236. case QAM_64:
  237. opermode |= 0x00;
  238. break;
  239. case QAM_256:
  240. opermode |= 0x01;
  241. break;
  242. default:
  243. return -EINVAL;
  244. }
  245. ret = lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_1, opermode);
  246. fail:
  247. return ret;
  248. }
  249. static int lgdt3305_set_filter_extension(struct lgdt3305_state *state,
  250. struct dvb_frontend_parameters *param)
  251. {
  252. int val;
  253. switch (param->u.vsb.modulation) {
  254. case VSB_8:
  255. val = 0;
  256. break;
  257. case QAM_64:
  258. case QAM_256:
  259. val = 1;
  260. break;
  261. default:
  262. return -EINVAL;
  263. }
  264. lg_dbg("val = %d\n", val);
  265. return lgdt3305_set_reg_bit(state, 0x043f, 2, val);
  266. }
  267. /* ------------------------------------------------------------------------ */
  268. static int lgdt3305_passband_digital_agc(struct lgdt3305_state *state,
  269. struct dvb_frontend_parameters *param)
  270. {
  271. u16 agc_ref;
  272. switch (param->u.vsb.modulation) {
  273. case VSB_8:
  274. agc_ref = 0x32c4;
  275. break;
  276. case QAM_64:
  277. agc_ref = 0x2a00;
  278. break;
  279. case QAM_256:
  280. agc_ref = 0x2a80;
  281. break;
  282. default:
  283. return -EINVAL;
  284. }
  285. lg_dbg("agc ref: 0x%04x\n", agc_ref);
  286. lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_1, agc_ref >> 8);
  287. lgdt3305_write_reg(state, LGDT3305_DGTL_AGC_REF_2, agc_ref & 0xff);
  288. return 0;
  289. }
  290. static int lgdt3305_rfagc_loop(struct lgdt3305_state *state,
  291. struct dvb_frontend_parameters *param)
  292. {
  293. u16 ifbw, rfbw, agcdelay;
  294. switch (param->u.vsb.modulation) {
  295. case VSB_8:
  296. agcdelay = 0x04c0;
  297. rfbw = 0x8000;
  298. ifbw = 0x8000;
  299. break;
  300. case QAM_64:
  301. case QAM_256:
  302. agcdelay = 0x046b;
  303. rfbw = 0x8889;
  304. /* FIXME: investigate optimal ifbw & rfbw values for the
  305. * DT3304 and re-write this switch..case block */
  306. if (state->cfg->demod_chip == LGDT3304)
  307. ifbw = 0x6666;
  308. else /* (state->cfg->demod_chip == LGDT3305) */
  309. ifbw = 0x8888;
  310. break;
  311. default:
  312. return -EINVAL;
  313. }
  314. if (state->cfg->rf_agc_loop) {
  315. lg_dbg("agcdelay: 0x%04x, rfbw: 0x%04x\n", agcdelay, rfbw);
  316. /* rf agc loop filter bandwidth */
  317. lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_1,
  318. agcdelay >> 8);
  319. lgdt3305_write_reg(state, LGDT3305_AGC_DELAY_PT_2,
  320. agcdelay & 0xff);
  321. lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_1,
  322. rfbw >> 8);
  323. lgdt3305_write_reg(state, LGDT3305_RFAGC_LOOP_FLTR_BW_2,
  324. rfbw & 0xff);
  325. } else {
  326. lg_dbg("ifbw: 0x%04x\n", ifbw);
  327. /* if agc loop filter bandwidth */
  328. lgdt3305_write_reg(state, LGDT3305_IFBW_1, ifbw >> 8);
  329. lgdt3305_write_reg(state, LGDT3305_IFBW_2, ifbw & 0xff);
  330. }
  331. return 0;
  332. }
  333. static int lgdt3305_agc_setup(struct lgdt3305_state *state,
  334. struct dvb_frontend_parameters *param)
  335. {
  336. int lockdten, acqen;
  337. switch (param->u.vsb.modulation) {
  338. case VSB_8:
  339. lockdten = 0;
  340. acqen = 0;
  341. break;
  342. case QAM_64:
  343. case QAM_256:
  344. lockdten = 1;
  345. acqen = 1;
  346. break;
  347. default:
  348. return -EINVAL;
  349. }
  350. lg_dbg("lockdten = %d, acqen = %d\n", lockdten, acqen);
  351. /* control agc function */
  352. switch (state->cfg->demod_chip) {
  353. case LGDT3304:
  354. lgdt3305_write_reg(state, 0x0314, 0xe1 | lockdten << 1);
  355. lgdt3305_set_reg_bit(state, 0x030e, 2, acqen);
  356. break;
  357. case LGDT3305:
  358. lgdt3305_write_reg(state, LGDT3305_AGC_CTRL_4, 0xe1 | lockdten << 1);
  359. lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 2, acqen);
  360. break;
  361. default:
  362. return -EINVAL;
  363. }
  364. return lgdt3305_rfagc_loop(state, param);
  365. }
  366. static int lgdt3305_set_agc_power_ref(struct lgdt3305_state *state,
  367. struct dvb_frontend_parameters *param)
  368. {
  369. u16 usref = 0;
  370. switch (param->u.vsb.modulation) {
  371. case VSB_8:
  372. if (state->cfg->usref_8vsb)
  373. usref = state->cfg->usref_8vsb;
  374. break;
  375. case QAM_64:
  376. if (state->cfg->usref_qam64)
  377. usref = state->cfg->usref_qam64;
  378. break;
  379. case QAM_256:
  380. if (state->cfg->usref_qam256)
  381. usref = state->cfg->usref_qam256;
  382. break;
  383. default:
  384. return -EINVAL;
  385. }
  386. if (usref) {
  387. lg_dbg("set manual mode: 0x%04x\n", usref);
  388. lgdt3305_set_reg_bit(state, LGDT3305_AGC_CTRL_1, 3, 1);
  389. lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_1,
  390. 0xff & (usref >> 8));
  391. lgdt3305_write_reg(state, LGDT3305_AGC_POWER_REF_2,
  392. 0xff & (usref >> 0));
  393. }
  394. return 0;
  395. }
  396. /* ------------------------------------------------------------------------ */
  397. static int lgdt3305_spectral_inversion(struct lgdt3305_state *state,
  398. struct dvb_frontend_parameters *param,
  399. int inversion)
  400. {
  401. int ret;
  402. lg_dbg("(%d)\n", inversion);
  403. switch (param->u.vsb.modulation) {
  404. case VSB_8:
  405. ret = lgdt3305_write_reg(state, LGDT3305_CR_CTRL_7,
  406. inversion ? 0xf9 : 0x79);
  407. break;
  408. case QAM_64:
  409. case QAM_256:
  410. ret = lgdt3305_write_reg(state, LGDT3305_FEC_BLOCK_CTRL,
  411. inversion ? 0xfd : 0xff);
  412. break;
  413. default:
  414. ret = -EINVAL;
  415. }
  416. return ret;
  417. }
  418. static int lgdt3305_set_if(struct lgdt3305_state *state,
  419. struct dvb_frontend_parameters *param)
  420. {
  421. u16 if_freq_khz;
  422. u8 nco1, nco2, nco3, nco4;
  423. u64 nco;
  424. switch (param->u.vsb.modulation) {
  425. case VSB_8:
  426. if_freq_khz = state->cfg->vsb_if_khz;
  427. break;
  428. case QAM_64:
  429. case QAM_256:
  430. if_freq_khz = state->cfg->qam_if_khz;
  431. break;
  432. default:
  433. return -EINVAL;
  434. }
  435. nco = if_freq_khz / 10;
  436. switch (param->u.vsb.modulation) {
  437. case VSB_8:
  438. nco <<= 24;
  439. do_div(nco, 625);
  440. break;
  441. case QAM_64:
  442. case QAM_256:
  443. nco <<= 28;
  444. do_div(nco, 625);
  445. break;
  446. default:
  447. return -EINVAL;
  448. }
  449. nco1 = (nco >> 24) & 0x3f;
  450. nco1 |= 0x40;
  451. nco2 = (nco >> 16) & 0xff;
  452. nco3 = (nco >> 8) & 0xff;
  453. nco4 = nco & 0xff;
  454. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, nco1);
  455. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, nco2);
  456. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, nco3);
  457. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, nco4);
  458. lg_dbg("%d KHz -> [%02x%02x%02x%02x]\n",
  459. if_freq_khz, nco1, nco2, nco3, nco4);
  460. return 0;
  461. }
  462. /* ------------------------------------------------------------------------ */
  463. static int lgdt3305_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  464. {
  465. struct lgdt3305_state *state = fe->demodulator_priv;
  466. if (state->cfg->deny_i2c_rptr)
  467. return 0;
  468. lg_dbg("(%d)\n", enable);
  469. return lgdt3305_set_reg_bit(state, LGDT3305_GEN_CTRL_2, 5,
  470. enable ? 0 : 1);
  471. }
  472. static int lgdt3305_sleep(struct dvb_frontend *fe)
  473. {
  474. struct lgdt3305_state *state = fe->demodulator_priv;
  475. u8 gen_ctrl_3, gen_ctrl_4;
  476. lg_dbg("\n");
  477. gen_ctrl_3 = read_reg(state, LGDT3305_GEN_CTRL_3);
  478. gen_ctrl_4 = read_reg(state, LGDT3305_GEN_CTRL_4);
  479. /* hold in software reset while sleeping */
  480. gen_ctrl_3 &= ~0x01;
  481. /* tristate the IF-AGC pin */
  482. gen_ctrl_3 |= 0x02;
  483. /* tristate the RF-AGC pin */
  484. gen_ctrl_3 |= 0x04;
  485. /* disable vsb/qam module */
  486. gen_ctrl_4 &= ~0x01;
  487. /* disable adc module */
  488. gen_ctrl_4 &= ~0x02;
  489. lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_3, gen_ctrl_3);
  490. lgdt3305_write_reg(state, LGDT3305_GEN_CTRL_4, gen_ctrl_4);
  491. return 0;
  492. }
  493. static int lgdt3305_init(struct dvb_frontend *fe)
  494. {
  495. struct lgdt3305_state *state = fe->demodulator_priv;
  496. int ret;
  497. static struct lgdt3305_reg lgdt3304_init_data[] = {
  498. { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
  499. { .reg = 0x000d, .val = 0x02, },
  500. { .reg = 0x000e, .val = 0x02, },
  501. { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
  502. { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
  503. { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
  504. { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
  505. { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
  506. { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
  507. { .reg = LGDT3305_CR_CTRL_7, .val = 0xf9, },
  508. { .reg = 0x0112, .val = 0x17, },
  509. { .reg = 0x0113, .val = 0x15, },
  510. { .reg = 0x0114, .val = 0x18, },
  511. { .reg = 0x0115, .val = 0xff, },
  512. { .reg = 0x0116, .val = 0x3c, },
  513. { .reg = 0x0214, .val = 0x67, },
  514. { .reg = 0x0424, .val = 0x8d, },
  515. { .reg = 0x0427, .val = 0x12, },
  516. { .reg = 0x0428, .val = 0x4f, },
  517. { .reg = LGDT3305_IFBW_1, .val = 0x80, },
  518. { .reg = LGDT3305_IFBW_2, .val = 0x00, },
  519. { .reg = 0x030a, .val = 0x08, },
  520. { .reg = 0x030b, .val = 0x9b, },
  521. { .reg = 0x030d, .val = 0x00, },
  522. { .reg = 0x030e, .val = 0x1c, },
  523. { .reg = 0x0314, .val = 0xe1, },
  524. { .reg = 0x000d, .val = 0x82, },
  525. { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
  526. { .reg = LGDT3305_TP_CTRL_1, .val = 0x5b, },
  527. };
  528. static struct lgdt3305_reg lgdt3305_init_data[] = {
  529. { .reg = LGDT3305_GEN_CTRL_1, .val = 0x03, },
  530. { .reg = LGDT3305_GEN_CTRL_2, .val = 0xb0, },
  531. { .reg = LGDT3305_GEN_CTRL_3, .val = 0x01, },
  532. { .reg = LGDT3305_GEN_CONTROL, .val = 0x6f, },
  533. { .reg = LGDT3305_GEN_CTRL_4, .val = 0x03, },
  534. { .reg = LGDT3305_DGTL_AGC_REF_1, .val = 0x32, },
  535. { .reg = LGDT3305_DGTL_AGC_REF_2, .val = 0xc4, },
  536. { .reg = LGDT3305_CR_CTR_FREQ_1, .val = 0x00, },
  537. { .reg = LGDT3305_CR_CTR_FREQ_2, .val = 0x00, },
  538. { .reg = LGDT3305_CR_CTR_FREQ_3, .val = 0x00, },
  539. { .reg = LGDT3305_CR_CTR_FREQ_4, .val = 0x00, },
  540. { .reg = LGDT3305_CR_CTRL_7, .val = 0x79, },
  541. { .reg = LGDT3305_AGC_POWER_REF_1, .val = 0x32, },
  542. { .reg = LGDT3305_AGC_POWER_REF_2, .val = 0xc4, },
  543. { .reg = LGDT3305_AGC_DELAY_PT_1, .val = 0x0d, },
  544. { .reg = LGDT3305_AGC_DELAY_PT_2, .val = 0x30, },
  545. { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_1, .val = 0x80, },
  546. { .reg = LGDT3305_RFAGC_LOOP_FLTR_BW_2, .val = 0x00, },
  547. { .reg = LGDT3305_IFBW_1, .val = 0x80, },
  548. { .reg = LGDT3305_IFBW_2, .val = 0x00, },
  549. { .reg = LGDT3305_AGC_CTRL_1, .val = 0x30, },
  550. { .reg = LGDT3305_AGC_CTRL_4, .val = 0x61, },
  551. { .reg = LGDT3305_FEC_BLOCK_CTRL, .val = 0xff, },
  552. { .reg = LGDT3305_TP_CTRL_1, .val = 0x1b, },
  553. };
  554. lg_dbg("\n");
  555. switch (state->cfg->demod_chip) {
  556. case LGDT3304:
  557. ret = lgdt3305_write_regs(state, lgdt3304_init_data,
  558. ARRAY_SIZE(lgdt3304_init_data));
  559. break;
  560. case LGDT3305:
  561. ret = lgdt3305_write_regs(state, lgdt3305_init_data,
  562. ARRAY_SIZE(lgdt3305_init_data));
  563. break;
  564. default:
  565. ret = -EINVAL;
  566. }
  567. if (lg_fail(ret))
  568. goto fail;
  569. ret = lgdt3305_soft_reset(state);
  570. fail:
  571. return ret;
  572. }
  573. static int lgdt3304_set_parameters(struct dvb_frontend *fe,
  574. struct dvb_frontend_parameters *param)
  575. {
  576. struct lgdt3305_state *state = fe->demodulator_priv;
  577. int ret;
  578. lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
  579. if (fe->ops.tuner_ops.set_params) {
  580. ret = fe->ops.tuner_ops.set_params(fe, param);
  581. if (fe->ops.i2c_gate_ctrl)
  582. fe->ops.i2c_gate_ctrl(fe, 0);
  583. if (lg_fail(ret))
  584. goto fail;
  585. state->current_frequency = param->frequency;
  586. }
  587. ret = lgdt3305_set_modulation(state, param);
  588. if (lg_fail(ret))
  589. goto fail;
  590. ret = lgdt3305_passband_digital_agc(state, param);
  591. if (lg_fail(ret))
  592. goto fail;
  593. ret = lgdt3305_agc_setup(state, param);
  594. if (lg_fail(ret))
  595. goto fail;
  596. /* reg 0x030d is 3304-only... seen in vsb and qam usbsnoops... */
  597. switch (param->u.vsb.modulation) {
  598. case VSB_8:
  599. lgdt3305_write_reg(state, 0x030d, 0x00);
  600. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_1, 0x4f);
  601. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_2, 0x0c);
  602. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_3, 0xac);
  603. lgdt3305_write_reg(state, LGDT3305_CR_CTR_FREQ_4, 0xba);
  604. break;
  605. case QAM_64:
  606. case QAM_256:
  607. lgdt3305_write_reg(state, 0x030d, 0x14);
  608. ret = lgdt3305_set_if(state, param);
  609. if (lg_fail(ret))
  610. goto fail;
  611. break;
  612. default:
  613. return -EINVAL;
  614. }
  615. ret = lgdt3305_spectral_inversion(state, param,
  616. state->cfg->spectral_inversion
  617. ? 1 : 0);
  618. if (lg_fail(ret))
  619. goto fail;
  620. state->current_modulation = param->u.vsb.modulation;
  621. ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
  622. if (lg_fail(ret))
  623. goto fail;
  624. /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
  625. ret = lgdt3305_mpeg_mode_polarity(state,
  626. state->cfg->tpclk_edge,
  627. state->cfg->tpvalid_polarity);
  628. fail:
  629. return ret;
  630. }
  631. static int lgdt3305_set_parameters(struct dvb_frontend *fe,
  632. struct dvb_frontend_parameters *param)
  633. {
  634. struct lgdt3305_state *state = fe->demodulator_priv;
  635. int ret;
  636. lg_dbg("(%d, %d)\n", param->frequency, param->u.vsb.modulation);
  637. if (fe->ops.tuner_ops.set_params) {
  638. ret = fe->ops.tuner_ops.set_params(fe, param);
  639. if (fe->ops.i2c_gate_ctrl)
  640. fe->ops.i2c_gate_ctrl(fe, 0);
  641. if (lg_fail(ret))
  642. goto fail;
  643. state->current_frequency = param->frequency;
  644. }
  645. ret = lgdt3305_set_modulation(state, param);
  646. if (lg_fail(ret))
  647. goto fail;
  648. ret = lgdt3305_passband_digital_agc(state, param);
  649. if (lg_fail(ret))
  650. goto fail;
  651. ret = lgdt3305_set_agc_power_ref(state, param);
  652. if (lg_fail(ret))
  653. goto fail;
  654. ret = lgdt3305_agc_setup(state, param);
  655. if (lg_fail(ret))
  656. goto fail;
  657. /* low if */
  658. ret = lgdt3305_write_reg(state, LGDT3305_GEN_CONTROL, 0x2f);
  659. if (lg_fail(ret))
  660. goto fail;
  661. ret = lgdt3305_set_reg_bit(state, LGDT3305_CR_CTR_FREQ_1, 6, 1);
  662. if (lg_fail(ret))
  663. goto fail;
  664. ret = lgdt3305_set_if(state, param);
  665. if (lg_fail(ret))
  666. goto fail;
  667. ret = lgdt3305_spectral_inversion(state, param,
  668. state->cfg->spectral_inversion
  669. ? 1 : 0);
  670. if (lg_fail(ret))
  671. goto fail;
  672. ret = lgdt3305_set_filter_extension(state, param);
  673. if (lg_fail(ret))
  674. goto fail;
  675. state->current_modulation = param->u.vsb.modulation;
  676. ret = lgdt3305_mpeg_mode(state, state->cfg->mpeg_mode);
  677. if (lg_fail(ret))
  678. goto fail;
  679. /* lgdt3305_mpeg_mode_polarity calls lgdt3305_soft_reset */
  680. ret = lgdt3305_mpeg_mode_polarity(state,
  681. state->cfg->tpclk_edge,
  682. state->cfg->tpvalid_polarity);
  683. fail:
  684. return ret;
  685. }
  686. static int lgdt3305_get_frontend(struct dvb_frontend *fe,
  687. struct dvb_frontend_parameters *param)
  688. {
  689. struct lgdt3305_state *state = fe->demodulator_priv;
  690. lg_dbg("\n");
  691. param->u.vsb.modulation = state->current_modulation;
  692. param->frequency = state->current_frequency;
  693. return 0;
  694. }
  695. /* ------------------------------------------------------------------------ */
  696. static int lgdt3305_read_cr_lock_status(struct lgdt3305_state *state,
  697. int *locked)
  698. {
  699. u8 val;
  700. int ret;
  701. char *cr_lock_state = "";
  702. *locked = 0;
  703. ret = lgdt3305_read_reg(state, LGDT3305_CR_LOCK_STATUS, &val);
  704. if (lg_fail(ret))
  705. goto fail;
  706. switch (state->current_modulation) {
  707. case QAM_256:
  708. case QAM_64:
  709. if (val & (1 << 1))
  710. *locked = 1;
  711. switch (val & 0x07) {
  712. case 0:
  713. cr_lock_state = "QAM UNLOCK";
  714. break;
  715. case 4:
  716. cr_lock_state = "QAM 1stLock";
  717. break;
  718. case 6:
  719. cr_lock_state = "QAM 2ndLock";
  720. break;
  721. case 7:
  722. cr_lock_state = "QAM FinalLock";
  723. break;
  724. default:
  725. cr_lock_state = "CLOCKQAM-INVALID!";
  726. break;
  727. }
  728. break;
  729. case VSB_8:
  730. if (val & (1 << 7)) {
  731. *locked = 1;
  732. cr_lock_state = "CLOCKVSB";
  733. }
  734. break;
  735. default:
  736. ret = -EINVAL;
  737. }
  738. lg_dbg("(%d) %s\n", *locked, cr_lock_state);
  739. fail:
  740. return ret;
  741. }
  742. static int lgdt3305_read_fec_lock_status(struct lgdt3305_state *state,
  743. int *locked)
  744. {
  745. u8 val;
  746. int ret, mpeg_lock, fec_lock, viterbi_lock;
  747. *locked = 0;
  748. switch (state->current_modulation) {
  749. case QAM_256:
  750. case QAM_64:
  751. ret = lgdt3305_read_reg(state,
  752. LGDT3305_FEC_LOCK_STATUS, &val);
  753. if (lg_fail(ret))
  754. goto fail;
  755. mpeg_lock = (val & (1 << 0)) ? 1 : 0;
  756. fec_lock = (val & (1 << 2)) ? 1 : 0;
  757. viterbi_lock = (val & (1 << 3)) ? 1 : 0;
  758. *locked = mpeg_lock && fec_lock && viterbi_lock;
  759. lg_dbg("(%d) %s%s%s\n", *locked,
  760. mpeg_lock ? "mpeg lock " : "",
  761. fec_lock ? "fec lock " : "",
  762. viterbi_lock ? "viterbi lock" : "");
  763. break;
  764. case VSB_8:
  765. default:
  766. ret = -EINVAL;
  767. }
  768. fail:
  769. return ret;
  770. }
  771. static int lgdt3305_read_status(struct dvb_frontend *fe, fe_status_t *status)
  772. {
  773. struct lgdt3305_state *state = fe->demodulator_priv;
  774. u8 val;
  775. int ret, signal, inlock, nofecerr, snrgood,
  776. cr_lock, fec_lock, sync_lock;
  777. *status = 0;
  778. ret = lgdt3305_read_reg(state, LGDT3305_GEN_STATUS, &val);
  779. if (lg_fail(ret))
  780. goto fail;
  781. signal = (val & (1 << 4)) ? 1 : 0;
  782. inlock = (val & (1 << 3)) ? 0 : 1;
  783. sync_lock = (val & (1 << 2)) ? 1 : 0;
  784. nofecerr = (val & (1 << 1)) ? 1 : 0;
  785. snrgood = (val & (1 << 0)) ? 1 : 0;
  786. lg_dbg("%s%s%s%s%s\n",
  787. signal ? "SIGNALEXIST " : "",
  788. inlock ? "INLOCK " : "",
  789. sync_lock ? "SYNCLOCK " : "",
  790. nofecerr ? "NOFECERR " : "",
  791. snrgood ? "SNRGOOD " : "");
  792. ret = lgdt3305_read_cr_lock_status(state, &cr_lock);
  793. if (lg_fail(ret))
  794. goto fail;
  795. if (signal)
  796. *status |= FE_HAS_SIGNAL;
  797. if (cr_lock)
  798. *status |= FE_HAS_CARRIER;
  799. if (nofecerr)
  800. *status |= FE_HAS_VITERBI;
  801. if (sync_lock)
  802. *status |= FE_HAS_SYNC;
  803. switch (state->current_modulation) {
  804. case QAM_256:
  805. case QAM_64:
  806. ret = lgdt3305_read_fec_lock_status(state, &fec_lock);
  807. if (lg_fail(ret))
  808. goto fail;
  809. if (fec_lock)
  810. *status |= FE_HAS_LOCK;
  811. break;
  812. case VSB_8:
  813. if (inlock)
  814. *status |= FE_HAS_LOCK;
  815. break;
  816. default:
  817. ret = -EINVAL;
  818. }
  819. fail:
  820. return ret;
  821. }
  822. /* ------------------------------------------------------------------------ */
  823. /* borrowed from lgdt330x.c */
  824. static u32 calculate_snr(u32 mse, u32 c)
  825. {
  826. if (mse == 0) /* no signal */
  827. return 0;
  828. mse = intlog10(mse);
  829. if (mse > c) {
  830. /* Negative SNR, which is possible, but realisticly the
  831. demod will lose lock before the signal gets this bad. The
  832. API only allows for unsigned values, so just return 0 */
  833. return 0;
  834. }
  835. return 10*(c - mse);
  836. }
  837. static int lgdt3305_read_snr(struct dvb_frontend *fe, u16 *snr)
  838. {
  839. struct lgdt3305_state *state = fe->demodulator_priv;
  840. u32 noise; /* noise value */
  841. u32 c; /* per-modulation SNR calculation constant */
  842. switch (state->current_modulation) {
  843. case VSB_8:
  844. #ifdef USE_PTMSE
  845. /* Use Phase Tracker Mean-Square Error Register */
  846. /* SNR for ranges from -13.11 to +44.08 */
  847. noise = ((read_reg(state, LGDT3305_PT_MSE_1) & 0x07) << 16) |
  848. (read_reg(state, LGDT3305_PT_MSE_2) << 8) |
  849. (read_reg(state, LGDT3305_PT_MSE_3) & 0xff);
  850. c = 73957994; /* log10(25*32^2)*2^24 */
  851. #else
  852. /* Use Equalizer Mean-Square Error Register */
  853. /* SNR for ranges from -16.12 to +44.08 */
  854. noise = ((read_reg(state, LGDT3305_EQ_MSE_1) & 0x0f) << 16) |
  855. (read_reg(state, LGDT3305_EQ_MSE_2) << 8) |
  856. (read_reg(state, LGDT3305_EQ_MSE_3) & 0xff);
  857. c = 73957994; /* log10(25*32^2)*2^24 */
  858. #endif
  859. break;
  860. case QAM_64:
  861. case QAM_256:
  862. noise = (read_reg(state, LGDT3305_CR_MSE_1) << 8) |
  863. (read_reg(state, LGDT3305_CR_MSE_2) & 0xff);
  864. c = (state->current_modulation == QAM_64) ?
  865. 97939837 : 98026066;
  866. /* log10(688128)*2^24 and log10(696320)*2^24 */
  867. break;
  868. default:
  869. return -EINVAL;
  870. }
  871. state->snr = calculate_snr(noise, c);
  872. /* report SNR in dB * 10 */
  873. *snr = (state->snr / ((1 << 24) / 10));
  874. lg_dbg("noise = 0x%08x, snr = %d.%02d dB\n", noise,
  875. state->snr >> 24, (((state->snr >> 8) & 0xffff) * 100) >> 16);
  876. return 0;
  877. }
  878. static int lgdt3305_read_signal_strength(struct dvb_frontend *fe,
  879. u16 *strength)
  880. {
  881. /* borrowed from lgdt330x.c
  882. *
  883. * Calculate strength from SNR up to 35dB
  884. * Even though the SNR can go higher than 35dB,
  885. * there is some comfort factor in having a range of
  886. * strong signals that can show at 100%
  887. */
  888. struct lgdt3305_state *state = fe->demodulator_priv;
  889. u16 snr;
  890. int ret;
  891. *strength = 0;
  892. ret = fe->ops.read_snr(fe, &snr);
  893. if (lg_fail(ret))
  894. goto fail;
  895. /* Rather than use the 8.8 value snr, use state->snr which is 8.24 */
  896. /* scale the range 0 - 35*2^24 into 0 - 65535 */
  897. if (state->snr >= 8960 * 0x10000)
  898. *strength = 0xffff;
  899. else
  900. *strength = state->snr / 8960;
  901. fail:
  902. return ret;
  903. }
  904. /* ------------------------------------------------------------------------ */
  905. static int lgdt3305_read_ber(struct dvb_frontend *fe, u32 *ber)
  906. {
  907. *ber = 0;
  908. return 0;
  909. }
  910. static int lgdt3305_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  911. {
  912. struct lgdt3305_state *state = fe->demodulator_priv;
  913. *ucblocks =
  914. (read_reg(state, LGDT3305_FEC_PKT_ERR_1) << 8) |
  915. (read_reg(state, LGDT3305_FEC_PKT_ERR_2) & 0xff);
  916. return 0;
  917. }
  918. static int lgdt3305_get_tune_settings(struct dvb_frontend *fe,
  919. struct dvb_frontend_tune_settings
  920. *fe_tune_settings)
  921. {
  922. fe_tune_settings->min_delay_ms = 500;
  923. lg_dbg("\n");
  924. return 0;
  925. }
  926. static void lgdt3305_release(struct dvb_frontend *fe)
  927. {
  928. struct lgdt3305_state *state = fe->demodulator_priv;
  929. lg_dbg("\n");
  930. kfree(state);
  931. }
  932. static struct dvb_frontend_ops lgdt3304_ops;
  933. static struct dvb_frontend_ops lgdt3305_ops;
  934. struct dvb_frontend *lgdt3305_attach(const struct lgdt3305_config *config,
  935. struct i2c_adapter *i2c_adap)
  936. {
  937. struct lgdt3305_state *state = NULL;
  938. int ret;
  939. u8 val;
  940. lg_dbg("(%d-%04x)\n",
  941. i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
  942. config ? config->i2c_addr : 0);
  943. state = kzalloc(sizeof(struct lgdt3305_state), GFP_KERNEL);
  944. if (state == NULL)
  945. goto fail;
  946. state->cfg = config;
  947. state->i2c_adap = i2c_adap;
  948. switch (config->demod_chip) {
  949. case LGDT3304:
  950. memcpy(&state->frontend.ops, &lgdt3304_ops,
  951. sizeof(struct dvb_frontend_ops));
  952. break;
  953. case LGDT3305:
  954. memcpy(&state->frontend.ops, &lgdt3305_ops,
  955. sizeof(struct dvb_frontend_ops));
  956. break;
  957. default:
  958. goto fail;
  959. }
  960. state->frontend.demodulator_priv = state;
  961. /* verify that we're talking to a lg dt3304/5 */
  962. ret = lgdt3305_read_reg(state, LGDT3305_GEN_CTRL_2, &val);
  963. if ((lg_fail(ret)) | (val == 0))
  964. goto fail;
  965. ret = lgdt3305_write_reg(state, 0x0808, 0x80);
  966. if (lg_fail(ret))
  967. goto fail;
  968. ret = lgdt3305_read_reg(state, 0x0808, &val);
  969. if ((lg_fail(ret)) | (val != 0x80))
  970. goto fail;
  971. ret = lgdt3305_write_reg(state, 0x0808, 0x00);
  972. if (lg_fail(ret))
  973. goto fail;
  974. state->current_frequency = -1;
  975. state->current_modulation = -1;
  976. return &state->frontend;
  977. fail:
  978. lg_warn("unable to detect %s hardware\n",
  979. config->demod_chip ? "LGDT3304" : "LGDT3305");
  980. kfree(state);
  981. return NULL;
  982. }
  983. EXPORT_SYMBOL(lgdt3305_attach);
  984. static struct dvb_frontend_ops lgdt3304_ops = {
  985. .info = {
  986. .name = "LG Electronics LGDT3304 VSB/QAM Frontend",
  987. .type = FE_ATSC,
  988. .frequency_min = 54000000,
  989. .frequency_max = 858000000,
  990. .frequency_stepsize = 62500,
  991. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  992. },
  993. .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
  994. .init = lgdt3305_init,
  995. .set_frontend = lgdt3304_set_parameters,
  996. .get_frontend = lgdt3305_get_frontend,
  997. .get_tune_settings = lgdt3305_get_tune_settings,
  998. .read_status = lgdt3305_read_status,
  999. .read_ber = lgdt3305_read_ber,
  1000. .read_signal_strength = lgdt3305_read_signal_strength,
  1001. .read_snr = lgdt3305_read_snr,
  1002. .read_ucblocks = lgdt3305_read_ucblocks,
  1003. .release = lgdt3305_release,
  1004. };
  1005. static struct dvb_frontend_ops lgdt3305_ops = {
  1006. .info = {
  1007. .name = "LG Electronics LGDT3305 VSB/QAM Frontend",
  1008. .type = FE_ATSC,
  1009. .frequency_min = 54000000,
  1010. .frequency_max = 858000000,
  1011. .frequency_stepsize = 62500,
  1012. .caps = FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  1013. },
  1014. .i2c_gate_ctrl = lgdt3305_i2c_gate_ctrl,
  1015. .init = lgdt3305_init,
  1016. .sleep = lgdt3305_sleep,
  1017. .set_frontend = lgdt3305_set_parameters,
  1018. .get_frontend = lgdt3305_get_frontend,
  1019. .get_tune_settings = lgdt3305_get_tune_settings,
  1020. .read_status = lgdt3305_read_status,
  1021. .read_ber = lgdt3305_read_ber,
  1022. .read_signal_strength = lgdt3305_read_signal_strength,
  1023. .read_snr = lgdt3305_read_snr,
  1024. .read_ucblocks = lgdt3305_read_ucblocks,
  1025. .release = lgdt3305_release,
  1026. };
  1027. MODULE_DESCRIPTION("LG Electronics LGDT3304/5 ATSC/QAM-B Demodulator Driver");
  1028. MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
  1029. MODULE_LICENSE("GPL");
  1030. MODULE_VERSION("0.1");
  1031. /*
  1032. * Local variables:
  1033. * c-basic-offset: 8
  1034. * End:
  1035. */