abort-lv4t.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. #include <linux/linkage.h>
  2. #include <asm/assembler.h>
  3. /*
  4. * Function: v4t_late_abort
  5. *
  6. * Params : r2 = pt_regs
  7. * : r4 = aborted context pc
  8. * : r5 = aborted context psr
  9. *
  10. * Returns : r0 = address of abort
  11. * : r1 = FSR, bit 11 = write
  12. * : r2-r8 = corrupted
  13. * : r9 = preserved
  14. * : sp = pointer to registers
  15. *
  16. * Purpose : obtain information about current aborted instruction.
  17. * Note: we read user space. This means we might cause a data
  18. * abort here if the I-TLB and D-TLB aren't seeing the same
  19. * picture. Unfortunately, this does happen. We live with it.
  20. */
  21. ENTRY(v4t_late_abort)
  22. tst r5, #PSR_T_BIT @ check for thumb mode
  23. #ifdef CONFIG_CPU_CP15_MMU
  24. mrc p15, 0, r1, c5, c0, 0 @ get FSR
  25. mrc p15, 0, r0, c6, c0, 0 @ get FAR
  26. bic r1, r1, #1 << 11 | 1 << 10 @ clear bits 11 and 10 of FSR
  27. #else
  28. mov r0, #0 @ clear r0, r1 (no FSR/FAR)
  29. mov r1, #0
  30. #endif
  31. bne .data_thumb_abort
  32. ldr r8, [r4] @ read arm instruction
  33. tst r8, #1 << 20 @ L = 1 -> write?
  34. orreq r1, r1, #1 << 11 @ yes.
  35. and r7, r8, #15 << 24
  36. add pc, pc, r7, lsr #22 @ Now branch to the relevant processing routine
  37. nop
  38. /* 0 */ b .data_arm_lateldrhpost @ ldrh rd, [rn], #m/rm
  39. /* 1 */ b .data_arm_lateldrhpre @ ldrh rd, [rn, #m/rm]
  40. /* 2 */ b .data_unknown
  41. /* 3 */ b .data_unknown
  42. /* 4 */ b .data_arm_lateldrpostconst @ ldr rd, [rn], #m
  43. /* 5 */ b .data_arm_lateldrpreconst @ ldr rd, [rn, #m]
  44. /* 6 */ b .data_arm_lateldrpostreg @ ldr rd, [rn], rm
  45. /* 7 */ b .data_arm_lateldrprereg @ ldr rd, [rn, rm]
  46. /* 8 */ b .data_arm_ldmstm @ ldm*a rn, <rlist>
  47. /* 9 */ b .data_arm_ldmstm @ ldm*b rn, <rlist>
  48. /* a */ b .data_unknown
  49. /* b */ b .data_unknown
  50. /* c */ b do_DataAbort @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  51. /* d */ b do_DataAbort @ ldc rd, [rn, #m]
  52. /* e */ b .data_unknown
  53. /* f */
  54. .data_unknown: @ Part of jumptable
  55. mov r0, r4
  56. mov r1, r8
  57. b baddataabort
  58. .data_arm_ldmstm:
  59. tst r8, #1 << 21 @ check writeback bit
  60. beq do_DataAbort @ no writeback -> no fixup
  61. mov r7, #0x11
  62. orr r7, r7, #0x1100
  63. and r6, r8, r7
  64. and r9, r8, r7, lsl #1
  65. add r6, r6, r9, lsr #1
  66. and r9, r8, r7, lsl #2
  67. add r6, r6, r9, lsr #2
  68. and r9, r8, r7, lsl #3
  69. add r6, r6, r9, lsr #3
  70. add r6, r6, r6, lsr #8
  71. add r6, r6, r6, lsr #4
  72. and r6, r6, #15 @ r6 = no. of registers to transfer.
  73. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  74. ldr r7, [r2, r5, lsr #14] @ Get register 'Rn'
  75. tst r8, #1 << 23 @ Check U bit
  76. subne r7, r7, r6, lsl #2 @ Undo increment
  77. addeq r7, r7, r6, lsl #2 @ Undo decrement
  78. str r7, [r2, r5, lsr #14] @ Put register 'Rn'
  79. b do_DataAbort
  80. .data_arm_lateldrhpre:
  81. tst r8, #1 << 21 @ Check writeback bit
  82. beq do_DataAbort @ No writeback -> no fixup
  83. .data_arm_lateldrhpost:
  84. and r5, r8, #0x00f @ get Rm / low nibble of immediate value
  85. tst r8, #1 << 22 @ if (immediate offset)
  86. andne r6, r8, #0xf00 @ { immediate high nibble
  87. orrne r6, r5, r6, lsr #4 @ combine nibbles } else
  88. ldreq r6, [r2, r5, lsl #2] @ { load Rm value }
  89. .data_arm_apply_r6_and_rn:
  90. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  91. ldr r7, [r2, r5, lsr #14] @ Get register 'Rn'
  92. tst r8, #1 << 23 @ Check U bit
  93. subne r7, r7, r6 @ Undo incrmenet
  94. addeq r7, r7, r6 @ Undo decrement
  95. str r7, [r2, r5, lsr #14] @ Put register 'Rn'
  96. b do_DataAbort
  97. .data_arm_lateldrpreconst:
  98. tst r8, #1 << 21 @ check writeback bit
  99. beq do_DataAbort @ no writeback -> no fixup
  100. .data_arm_lateldrpostconst:
  101. movs r6, r8, lsl #20 @ Get offset
  102. beq do_DataAbort @ zero -> no fixup
  103. and r5, r8, #15 << 16 @ Extract 'n' from instruction
  104. ldr r7, [r2, r5, lsr #14] @ Get register 'Rn'
  105. tst r8, #1 << 23 @ Check U bit
  106. subne r7, r7, r6, lsr #20 @ Undo increment
  107. addeq r7, r7, r6, lsr #20 @ Undo decrement
  108. str r7, [r2, r5, lsr #14] @ Put register 'Rn'
  109. b do_DataAbort
  110. .data_arm_lateldrprereg:
  111. tst r8, #1 << 21 @ check writeback bit
  112. beq do_DataAbort @ no writeback -> no fixup
  113. .data_arm_lateldrpostreg:
  114. and r7, r8, #15 @ Extract 'm' from instruction
  115. ldr r6, [r2, r7, lsl #2] @ Get register 'Rm'
  116. mov r5, r8, lsr #7 @ get shift count
  117. ands r5, r5, #31
  118. and r7, r8, #0x70 @ get shift type
  119. orreq r7, r7, #8 @ shift count = 0
  120. add pc, pc, r7
  121. nop
  122. mov r6, r6, lsl r5 @ 0: LSL #!0
  123. b .data_arm_apply_r6_and_rn
  124. b .data_arm_apply_r6_and_rn @ 1: LSL #0
  125. nop
  126. b .data_unknown @ 2: MUL?
  127. nop
  128. b .data_unknown @ 3: MUL?
  129. nop
  130. mov r6, r6, lsr r5 @ 4: LSR #!0
  131. b .data_arm_apply_r6_and_rn
  132. mov r6, r6, lsr #32 @ 5: LSR #32
  133. b .data_arm_apply_r6_and_rn
  134. b .data_unknown @ 6: MUL?
  135. nop
  136. b .data_unknown @ 7: MUL?
  137. nop
  138. mov r6, r6, asr r5 @ 8: ASR #!0
  139. b .data_arm_apply_r6_and_rn
  140. mov r6, r6, asr #32 @ 9: ASR #32
  141. b .data_arm_apply_r6_and_rn
  142. b .data_unknown @ A: MUL?
  143. nop
  144. b .data_unknown @ B: MUL?
  145. nop
  146. mov r6, r6, ror r5 @ C: ROR #!0
  147. b .data_arm_apply_r6_and_rn
  148. mov r6, r6, rrx @ D: RRX
  149. b .data_arm_apply_r6_and_rn
  150. b .data_unknown @ E: MUL?
  151. nop
  152. b .data_unknown @ F: MUL?
  153. .data_thumb_abort:
  154. ldrh r8, [r4] @ read instruction
  155. tst r8, #1 << 11 @ L = 1 -> write?
  156. orreq r1, r1, #1 << 8 @ yes
  157. and r7, r8, #15 << 12
  158. add pc, pc, r7, lsr #10 @ lookup in table
  159. nop
  160. /* 0 */ b .data_unknown
  161. /* 1 */ b .data_unknown
  162. /* 2 */ b .data_unknown
  163. /* 3 */ b .data_unknown
  164. /* 4 */ b .data_unknown
  165. /* 5 */ b .data_thumb_reg
  166. /* 6 */ b do_DataAbort
  167. /* 7 */ b do_DataAbort
  168. /* 8 */ b do_DataAbort
  169. /* 9 */ b do_DataAbort
  170. /* A */ b .data_unknown
  171. /* B */ b .data_thumb_pushpop
  172. /* C */ b .data_thumb_ldmstm
  173. /* D */ b .data_unknown
  174. /* E */ b .data_unknown
  175. /* F */ b .data_unknown
  176. .data_thumb_reg:
  177. tst r8, #1 << 9
  178. beq do_DataAbort
  179. tst r8, #1 << 10 @ If 'S' (signed) bit is set
  180. movne r1, #0 @ it must be a load instr
  181. b do_DataAbort
  182. .data_thumb_pushpop:
  183. tst r8, #1 << 10
  184. beq .data_unknown
  185. and r6, r8, #0x55 @ hweight8(r8) + R bit
  186. and r9, r8, #0xaa
  187. add r6, r6, r9, lsr #1
  188. and r9, r6, #0xcc
  189. and r6, r6, #0x33
  190. add r6, r6, r9, lsr #2
  191. movs r7, r8, lsr #9 @ C = r8 bit 8 (R bit)
  192. adc r6, r6, r6, lsr #4 @ high + low nibble + R bit
  193. and r6, r6, #15 @ number of regs to transfer
  194. ldr r7, [r2, #13 << 2]
  195. tst r8, #1 << 11
  196. addeq r7, r7, r6, lsl #2 @ increment SP if PUSH
  197. subne r7, r7, r6, lsl #2 @ decrement SP if POP
  198. str r7, [r2, #13 << 2]
  199. b do_DataAbort
  200. .data_thumb_ldmstm:
  201. and r6, r8, #0x55 @ hweight8(r8)
  202. and r9, r8, #0xaa
  203. add r6, r6, r9, lsr #1
  204. and r9, r6, #0xcc
  205. and r6, r6, #0x33
  206. add r6, r6, r9, lsr #2
  207. add r6, r6, r6, lsr #4
  208. and r5, r8, #7 << 8
  209. ldr r7, [r2, r5, lsr #6]
  210. and r6, r6, #15 @ number of regs to transfer
  211. sub r7, r7, r6, lsl #2 @ always decrement
  212. str r7, [r2, r5, lsr #6]
  213. b do_DataAbort