intel-agp.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  64. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  65. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  66. /* cover 915 and 945 variants */
  67. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  73. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  79. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  84. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  86. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB)
  97. extern int agp_memory_reserved;
  98. /* Intel 815 register */
  99. #define INTEL_815_APCONT 0x51
  100. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  101. /* Intel i820 registers */
  102. #define INTEL_I820_RDCR 0x51
  103. #define INTEL_I820_ERRSTS 0xc8
  104. /* Intel i840 registers */
  105. #define INTEL_I840_MCHCFG 0x50
  106. #define INTEL_I840_ERRSTS 0xc8
  107. /* Intel i850 registers */
  108. #define INTEL_I850_MCHCFG 0x50
  109. #define INTEL_I850_ERRSTS 0xc8
  110. /* intel 915G registers */
  111. #define I915_GMADDR 0x18
  112. #define I915_MMADDR 0x10
  113. #define I915_PTEADDR 0x1C
  114. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  115. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  116. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  117. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  119. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  120. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  121. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  122. #define I915_IFPADDR 0x60
  123. /* Intel 965G registers */
  124. #define I965_MSAC 0x62
  125. #define I965_IFPADDR 0x70
  126. /* Intel 7505 registers */
  127. #define INTEL_I7505_APSIZE 0x74
  128. #define INTEL_I7505_NCAPID 0x60
  129. #define INTEL_I7505_NISTAT 0x6c
  130. #define INTEL_I7505_ATTBASE 0x78
  131. #define INTEL_I7505_ERRSTS 0x42
  132. #define INTEL_I7505_AGPCTRL 0x70
  133. #define INTEL_I7505_MCHCFG 0x50
  134. static const struct aper_size_info_fixed intel_i810_sizes[] =
  135. {
  136. {64, 16384, 4},
  137. /* The 32M mode still requires a 64k gatt */
  138. {32, 8192, 4}
  139. };
  140. #define AGP_DCACHE_MEMORY 1
  141. #define AGP_PHYS_MEMORY 2
  142. #define INTEL_AGP_CACHED_MEMORY 3
  143. static struct gatt_mask intel_i810_masks[] =
  144. {
  145. {.mask = I810_PTE_VALID, .type = 0},
  146. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  147. {.mask = I810_PTE_VALID, .type = 0},
  148. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  149. .type = INTEL_AGP_CACHED_MEMORY}
  150. };
  151. static struct _intel_private {
  152. struct pci_dev *pcidev; /* device one */
  153. u8 __iomem *registers;
  154. u32 __iomem *gtt; /* I915G */
  155. int num_dcache_entries;
  156. /* gtt_entries is the number of gtt entries that are already mapped
  157. * to stolen memory. Stolen memory is larger than the memory mapped
  158. * through gtt_entries, as it includes some reserved space for the BIOS
  159. * popup and for the GTT.
  160. */
  161. int gtt_entries; /* i830+ */
  162. int gtt_total_size;
  163. union {
  164. void __iomem *i9xx_flush_page;
  165. void *i8xx_flush_page;
  166. };
  167. struct page *i8xx_page;
  168. struct resource ifp_resource;
  169. int resource_valid;
  170. } intel_private;
  171. #ifdef USE_PCI_DMA_API
  172. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  173. {
  174. *ret = pci_map_page(intel_private.pcidev, page, 0,
  175. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  176. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  177. return -EINVAL;
  178. return 0;
  179. }
  180. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  181. {
  182. pci_unmap_page(intel_private.pcidev, dma,
  183. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  184. }
  185. static void intel_agp_free_sglist(struct agp_memory *mem)
  186. {
  187. struct sg_table st;
  188. st.sgl = mem->sg_list;
  189. st.orig_nents = st.nents = mem->page_count;
  190. sg_free_table(&st);
  191. mem->sg_list = NULL;
  192. mem->num_sg = 0;
  193. }
  194. static int intel_agp_map_memory(struct agp_memory *mem)
  195. {
  196. struct sg_table st;
  197. struct scatterlist *sg;
  198. int i;
  199. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  200. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  201. return -ENOMEM;
  202. mem->sg_list = sg = st.sgl;
  203. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  204. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  205. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  206. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  207. if (unlikely(!mem->num_sg)) {
  208. intel_agp_free_sglist(mem);
  209. return -ENOMEM;
  210. }
  211. return 0;
  212. }
  213. static void intel_agp_unmap_memory(struct agp_memory *mem)
  214. {
  215. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  216. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  217. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  218. intel_agp_free_sglist(mem);
  219. }
  220. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  221. off_t pg_start, int mask_type)
  222. {
  223. struct scatterlist *sg;
  224. int i, j;
  225. j = pg_start;
  226. WARN_ON(!mem->num_sg);
  227. if (mem->num_sg == mem->page_count) {
  228. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  229. writel(agp_bridge->driver->mask_memory(agp_bridge,
  230. sg_dma_address(sg), mask_type),
  231. intel_private.gtt+j);
  232. j++;
  233. }
  234. } else {
  235. /* sg may merge pages, but we have to seperate
  236. * per-page addr for GTT */
  237. unsigned int len, m;
  238. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  239. len = sg_dma_len(sg) / PAGE_SIZE;
  240. for (m = 0; m < len; m++) {
  241. writel(agp_bridge->driver->mask_memory(agp_bridge,
  242. sg_dma_address(sg) + m * PAGE_SIZE,
  243. mask_type),
  244. intel_private.gtt+j);
  245. j++;
  246. }
  247. }
  248. }
  249. readl(intel_private.gtt+j-1);
  250. }
  251. #else
  252. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  253. off_t pg_start, int mask_type)
  254. {
  255. int i, j;
  256. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  257. writel(agp_bridge->driver->mask_memory(agp_bridge,
  258. page_to_phys(mem->pages[i]), mask_type),
  259. intel_private.gtt+j);
  260. }
  261. readl(intel_private.gtt+j-1);
  262. }
  263. #endif
  264. static int intel_i810_fetch_size(void)
  265. {
  266. u32 smram_miscc;
  267. struct aper_size_info_fixed *values;
  268. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  269. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  270. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  271. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  272. return 0;
  273. }
  274. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  275. agp_bridge->previous_size =
  276. agp_bridge->current_size = (void *) (values + 1);
  277. agp_bridge->aperture_size_idx = 1;
  278. return values[1].size;
  279. } else {
  280. agp_bridge->previous_size =
  281. agp_bridge->current_size = (void *) (values);
  282. agp_bridge->aperture_size_idx = 0;
  283. return values[0].size;
  284. }
  285. return 0;
  286. }
  287. static int intel_i810_configure(void)
  288. {
  289. struct aper_size_info_fixed *current_size;
  290. u32 temp;
  291. int i;
  292. current_size = A_SIZE_FIX(agp_bridge->current_size);
  293. if (!intel_private.registers) {
  294. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  295. temp &= 0xfff80000;
  296. intel_private.registers = ioremap(temp, 128 * 4096);
  297. if (!intel_private.registers) {
  298. dev_err(&intel_private.pcidev->dev,
  299. "can't remap memory\n");
  300. return -ENOMEM;
  301. }
  302. }
  303. if ((readl(intel_private.registers+I810_DRAM_CTL)
  304. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  305. /* This will need to be dynamically assigned */
  306. dev_info(&intel_private.pcidev->dev,
  307. "detected 4MB dedicated video ram\n");
  308. intel_private.num_dcache_entries = 1024;
  309. }
  310. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  311. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  312. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  313. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  314. if (agp_bridge->driver->needs_scratch_page) {
  315. for (i = 0; i < current_size->num_entries; i++) {
  316. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  317. }
  318. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  319. }
  320. global_cache_flush();
  321. return 0;
  322. }
  323. static void intel_i810_cleanup(void)
  324. {
  325. writel(0, intel_private.registers+I810_PGETBL_CTL);
  326. readl(intel_private.registers); /* PCI Posting. */
  327. iounmap(intel_private.registers);
  328. }
  329. static void intel_i810_tlbflush(struct agp_memory *mem)
  330. {
  331. return;
  332. }
  333. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  334. {
  335. return;
  336. }
  337. /* Exists to support ARGB cursors */
  338. static struct page *i8xx_alloc_pages(void)
  339. {
  340. struct page *page;
  341. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  342. if (page == NULL)
  343. return NULL;
  344. if (set_pages_uc(page, 4) < 0) {
  345. set_pages_wb(page, 4);
  346. __free_pages(page, 2);
  347. return NULL;
  348. }
  349. get_page(page);
  350. atomic_inc(&agp_bridge->current_memory_agp);
  351. return page;
  352. }
  353. static void i8xx_destroy_pages(struct page *page)
  354. {
  355. if (page == NULL)
  356. return;
  357. set_pages_wb(page, 4);
  358. put_page(page);
  359. __free_pages(page, 2);
  360. atomic_dec(&agp_bridge->current_memory_agp);
  361. }
  362. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  363. int type)
  364. {
  365. if (type < AGP_USER_TYPES)
  366. return type;
  367. else if (type == AGP_USER_CACHED_MEMORY)
  368. return INTEL_AGP_CACHED_MEMORY;
  369. else
  370. return 0;
  371. }
  372. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  373. int type)
  374. {
  375. int i, j, num_entries;
  376. void *temp;
  377. int ret = -EINVAL;
  378. int mask_type;
  379. if (mem->page_count == 0)
  380. goto out;
  381. temp = agp_bridge->current_size;
  382. num_entries = A_SIZE_FIX(temp)->num_entries;
  383. if ((pg_start + mem->page_count) > num_entries)
  384. goto out_err;
  385. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  386. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  387. ret = -EBUSY;
  388. goto out_err;
  389. }
  390. }
  391. if (type != mem->type)
  392. goto out_err;
  393. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  394. switch (mask_type) {
  395. case AGP_DCACHE_MEMORY:
  396. if (!mem->is_flushed)
  397. global_cache_flush();
  398. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  399. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  400. intel_private.registers+I810_PTE_BASE+(i*4));
  401. }
  402. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  403. break;
  404. case AGP_PHYS_MEMORY:
  405. case AGP_NORMAL_MEMORY:
  406. if (!mem->is_flushed)
  407. global_cache_flush();
  408. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  409. writel(agp_bridge->driver->mask_memory(agp_bridge,
  410. page_to_phys(mem->pages[i]), mask_type),
  411. intel_private.registers+I810_PTE_BASE+(j*4));
  412. }
  413. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  414. break;
  415. default:
  416. goto out_err;
  417. }
  418. agp_bridge->driver->tlb_flush(mem);
  419. out:
  420. ret = 0;
  421. out_err:
  422. mem->is_flushed = true;
  423. return ret;
  424. }
  425. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  426. int type)
  427. {
  428. int i;
  429. if (mem->page_count == 0)
  430. return 0;
  431. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  432. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  433. }
  434. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  435. agp_bridge->driver->tlb_flush(mem);
  436. return 0;
  437. }
  438. /*
  439. * The i810/i830 requires a physical address to program its mouse
  440. * pointer into hardware.
  441. * However the Xserver still writes to it through the agp aperture.
  442. */
  443. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  444. {
  445. struct agp_memory *new;
  446. struct page *page;
  447. switch (pg_count) {
  448. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  449. break;
  450. case 4:
  451. /* kludge to get 4 physical pages for ARGB cursor */
  452. page = i8xx_alloc_pages();
  453. break;
  454. default:
  455. return NULL;
  456. }
  457. if (page == NULL)
  458. return NULL;
  459. new = agp_create_memory(pg_count);
  460. if (new == NULL)
  461. return NULL;
  462. new->pages[0] = page;
  463. if (pg_count == 4) {
  464. /* kludge to get 4 physical pages for ARGB cursor */
  465. new->pages[1] = new->pages[0] + 1;
  466. new->pages[2] = new->pages[1] + 1;
  467. new->pages[3] = new->pages[2] + 1;
  468. }
  469. new->page_count = pg_count;
  470. new->num_scratch_pages = pg_count;
  471. new->type = AGP_PHYS_MEMORY;
  472. new->physical = page_to_phys(new->pages[0]);
  473. return new;
  474. }
  475. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  476. {
  477. struct agp_memory *new;
  478. if (type == AGP_DCACHE_MEMORY) {
  479. if (pg_count != intel_private.num_dcache_entries)
  480. return NULL;
  481. new = agp_create_memory(1);
  482. if (new == NULL)
  483. return NULL;
  484. new->type = AGP_DCACHE_MEMORY;
  485. new->page_count = pg_count;
  486. new->num_scratch_pages = 0;
  487. agp_free_page_array(new);
  488. return new;
  489. }
  490. if (type == AGP_PHYS_MEMORY)
  491. return alloc_agpphysmem_i8xx(pg_count, type);
  492. return NULL;
  493. }
  494. static void intel_i810_free_by_type(struct agp_memory *curr)
  495. {
  496. agp_free_key(curr->key);
  497. if (curr->type == AGP_PHYS_MEMORY) {
  498. if (curr->page_count == 4)
  499. i8xx_destroy_pages(curr->pages[0]);
  500. else {
  501. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  502. AGP_PAGE_DESTROY_UNMAP);
  503. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  504. AGP_PAGE_DESTROY_FREE);
  505. }
  506. agp_free_page_array(curr);
  507. }
  508. kfree(curr);
  509. }
  510. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  511. dma_addr_t addr, int type)
  512. {
  513. /* Type checking must be done elsewhere */
  514. return addr | bridge->driver->masks[type].mask;
  515. }
  516. static struct aper_size_info_fixed intel_i830_sizes[] =
  517. {
  518. {128, 32768, 5},
  519. /* The 64M mode still requires a 128k gatt */
  520. {64, 16384, 5},
  521. {256, 65536, 6},
  522. {512, 131072, 7},
  523. };
  524. static void intel_i830_init_gtt_entries(void)
  525. {
  526. u16 gmch_ctrl;
  527. int gtt_entries;
  528. u8 rdct;
  529. int local = 0;
  530. static const int ddt[4] = { 0, 16, 32, 64 };
  531. int size; /* reserved space (in kb) at the top of stolen memory */
  532. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  533. if (IS_I965) {
  534. u32 pgetbl_ctl;
  535. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  536. /* The 965 has a field telling us the size of the GTT,
  537. * which may be larger than what is necessary to map the
  538. * aperture.
  539. */
  540. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  541. case I965_PGETBL_SIZE_128KB:
  542. size = 128;
  543. break;
  544. case I965_PGETBL_SIZE_256KB:
  545. size = 256;
  546. break;
  547. case I965_PGETBL_SIZE_512KB:
  548. size = 512;
  549. break;
  550. case I965_PGETBL_SIZE_1MB:
  551. size = 1024;
  552. break;
  553. case I965_PGETBL_SIZE_2MB:
  554. size = 2048;
  555. break;
  556. case I965_PGETBL_SIZE_1_5MB:
  557. size = 1024 + 512;
  558. break;
  559. default:
  560. dev_info(&intel_private.pcidev->dev,
  561. "unknown page table size, assuming 512KB\n");
  562. size = 512;
  563. }
  564. size += 4; /* add in BIOS popup space */
  565. } else if (IS_G33 && !IS_PINEVIEW) {
  566. /* G33's GTT size defined in gmch_ctrl */
  567. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  568. case G33_PGETBL_SIZE_1M:
  569. size = 1024;
  570. break;
  571. case G33_PGETBL_SIZE_2M:
  572. size = 2048;
  573. break;
  574. default:
  575. dev_info(&agp_bridge->dev->dev,
  576. "unknown page table size 0x%x, assuming 512KB\n",
  577. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  578. size = 512;
  579. }
  580. size += 4;
  581. } else if (IS_G4X || IS_PINEVIEW) {
  582. /* On 4 series hardware, GTT stolen is separate from graphics
  583. * stolen, ignore it in stolen gtt entries counting. However,
  584. * 4KB of the stolen memory doesn't get mapped to the GTT.
  585. */
  586. size = 4;
  587. } else {
  588. /* On previous hardware, the GTT size was just what was
  589. * required to map the aperture.
  590. */
  591. size = agp_bridge->driver->fetch_size() + 4;
  592. }
  593. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  594. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  595. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  596. case I830_GMCH_GMS_STOLEN_512:
  597. gtt_entries = KB(512) - KB(size);
  598. break;
  599. case I830_GMCH_GMS_STOLEN_1024:
  600. gtt_entries = MB(1) - KB(size);
  601. break;
  602. case I830_GMCH_GMS_STOLEN_8192:
  603. gtt_entries = MB(8) - KB(size);
  604. break;
  605. case I830_GMCH_GMS_LOCAL:
  606. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  607. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  608. MB(ddt[I830_RDRAM_DDT(rdct)]);
  609. local = 1;
  610. break;
  611. default:
  612. gtt_entries = 0;
  613. break;
  614. }
  615. } else if (agp_bridge->dev->device ==
  616. PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB) {
  617. /* XXX: This is what my A1 silicon has. What's the right
  618. * answer?
  619. */
  620. gtt_entries = MB(64) - KB(size);
  621. } else {
  622. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  623. case I855_GMCH_GMS_STOLEN_1M:
  624. gtt_entries = MB(1) - KB(size);
  625. break;
  626. case I855_GMCH_GMS_STOLEN_4M:
  627. gtt_entries = MB(4) - KB(size);
  628. break;
  629. case I855_GMCH_GMS_STOLEN_8M:
  630. gtt_entries = MB(8) - KB(size);
  631. break;
  632. case I855_GMCH_GMS_STOLEN_16M:
  633. gtt_entries = MB(16) - KB(size);
  634. break;
  635. case I855_GMCH_GMS_STOLEN_32M:
  636. gtt_entries = MB(32) - KB(size);
  637. break;
  638. case I915_GMCH_GMS_STOLEN_48M:
  639. /* Check it's really I915G */
  640. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  641. gtt_entries = MB(48) - KB(size);
  642. else
  643. gtt_entries = 0;
  644. break;
  645. case I915_GMCH_GMS_STOLEN_64M:
  646. /* Check it's really I915G */
  647. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  648. gtt_entries = MB(64) - KB(size);
  649. else
  650. gtt_entries = 0;
  651. break;
  652. case G33_GMCH_GMS_STOLEN_128M:
  653. if (IS_G33 || IS_I965 || IS_G4X)
  654. gtt_entries = MB(128) - KB(size);
  655. else
  656. gtt_entries = 0;
  657. break;
  658. case G33_GMCH_GMS_STOLEN_256M:
  659. if (IS_G33 || IS_I965 || IS_G4X)
  660. gtt_entries = MB(256) - KB(size);
  661. else
  662. gtt_entries = 0;
  663. break;
  664. case INTEL_GMCH_GMS_STOLEN_96M:
  665. if (IS_I965 || IS_G4X)
  666. gtt_entries = MB(96) - KB(size);
  667. else
  668. gtt_entries = 0;
  669. break;
  670. case INTEL_GMCH_GMS_STOLEN_160M:
  671. if (IS_I965 || IS_G4X)
  672. gtt_entries = MB(160) - KB(size);
  673. else
  674. gtt_entries = 0;
  675. break;
  676. case INTEL_GMCH_GMS_STOLEN_224M:
  677. if (IS_I965 || IS_G4X)
  678. gtt_entries = MB(224) - KB(size);
  679. else
  680. gtt_entries = 0;
  681. break;
  682. case INTEL_GMCH_GMS_STOLEN_352M:
  683. if (IS_I965 || IS_G4X)
  684. gtt_entries = MB(352) - KB(size);
  685. else
  686. gtt_entries = 0;
  687. break;
  688. default:
  689. gtt_entries = 0;
  690. break;
  691. }
  692. }
  693. if (gtt_entries > 0) {
  694. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  695. gtt_entries / KB(1), local ? "local" : "stolen");
  696. gtt_entries /= KB(4);
  697. } else {
  698. dev_info(&agp_bridge->dev->dev,
  699. "no pre-allocated video memory detected\n");
  700. gtt_entries = 0;
  701. }
  702. intel_private.gtt_entries = gtt_entries;
  703. }
  704. static void intel_i830_fini_flush(void)
  705. {
  706. kunmap(intel_private.i8xx_page);
  707. intel_private.i8xx_flush_page = NULL;
  708. unmap_page_from_agp(intel_private.i8xx_page);
  709. __free_page(intel_private.i8xx_page);
  710. intel_private.i8xx_page = NULL;
  711. }
  712. static void intel_i830_setup_flush(void)
  713. {
  714. /* return if we've already set the flush mechanism up */
  715. if (intel_private.i8xx_page)
  716. return;
  717. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  718. if (!intel_private.i8xx_page)
  719. return;
  720. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  721. if (!intel_private.i8xx_flush_page)
  722. intel_i830_fini_flush();
  723. }
  724. static void
  725. do_wbinvd(void *null)
  726. {
  727. wbinvd();
  728. }
  729. /* The chipset_flush interface needs to get data that has already been
  730. * flushed out of the CPU all the way out to main memory, because the GPU
  731. * doesn't snoop those buffers.
  732. *
  733. * The 8xx series doesn't have the same lovely interface for flushing the
  734. * chipset write buffers that the later chips do. According to the 865
  735. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  736. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  737. * that it'll push whatever was in there out. It appears to work.
  738. */
  739. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  740. {
  741. unsigned int *pg = intel_private.i8xx_flush_page;
  742. memset(pg, 0, 1024);
  743. if (cpu_has_clflush) {
  744. clflush_cache_range(pg, 1024);
  745. } else {
  746. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  747. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  748. }
  749. }
  750. /* The intel i830 automatically initializes the agp aperture during POST.
  751. * Use the memory already set aside for in the GTT.
  752. */
  753. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  754. {
  755. int page_order;
  756. struct aper_size_info_fixed *size;
  757. int num_entries;
  758. u32 temp;
  759. size = agp_bridge->current_size;
  760. page_order = size->page_order;
  761. num_entries = size->num_entries;
  762. agp_bridge->gatt_table_real = NULL;
  763. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  764. temp &= 0xfff80000;
  765. intel_private.registers = ioremap(temp, 128 * 4096);
  766. if (!intel_private.registers)
  767. return -ENOMEM;
  768. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  769. global_cache_flush(); /* FIXME: ?? */
  770. /* we have to call this as early as possible after the MMIO base address is known */
  771. intel_i830_init_gtt_entries();
  772. agp_bridge->gatt_table = NULL;
  773. agp_bridge->gatt_bus_addr = temp;
  774. return 0;
  775. }
  776. /* Return the gatt table to a sane state. Use the top of stolen
  777. * memory for the GTT.
  778. */
  779. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  780. {
  781. return 0;
  782. }
  783. static int intel_i830_fetch_size(void)
  784. {
  785. u16 gmch_ctrl;
  786. struct aper_size_info_fixed *values;
  787. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  788. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  789. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  790. /* 855GM/852GM/865G has 128MB aperture size */
  791. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  792. agp_bridge->aperture_size_idx = 0;
  793. return values[0].size;
  794. }
  795. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  796. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  797. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  798. agp_bridge->aperture_size_idx = 0;
  799. return values[0].size;
  800. } else {
  801. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  802. agp_bridge->aperture_size_idx = 1;
  803. return values[1].size;
  804. }
  805. return 0;
  806. }
  807. static int intel_i830_configure(void)
  808. {
  809. struct aper_size_info_fixed *current_size;
  810. u32 temp;
  811. u16 gmch_ctrl;
  812. int i;
  813. current_size = A_SIZE_FIX(agp_bridge->current_size);
  814. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  815. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  816. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  817. gmch_ctrl |= I830_GMCH_ENABLED;
  818. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  819. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  820. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  821. if (agp_bridge->driver->needs_scratch_page) {
  822. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  823. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  824. }
  825. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  826. }
  827. global_cache_flush();
  828. intel_i830_setup_flush();
  829. return 0;
  830. }
  831. static void intel_i830_cleanup(void)
  832. {
  833. iounmap(intel_private.registers);
  834. }
  835. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  836. int type)
  837. {
  838. int i, j, num_entries;
  839. void *temp;
  840. int ret = -EINVAL;
  841. int mask_type;
  842. if (mem->page_count == 0)
  843. goto out;
  844. temp = agp_bridge->current_size;
  845. num_entries = A_SIZE_FIX(temp)->num_entries;
  846. if (pg_start < intel_private.gtt_entries) {
  847. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  848. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  849. pg_start, intel_private.gtt_entries);
  850. dev_info(&intel_private.pcidev->dev,
  851. "trying to insert into local/stolen memory\n");
  852. goto out_err;
  853. }
  854. if ((pg_start + mem->page_count) > num_entries)
  855. goto out_err;
  856. /* The i830 can't check the GTT for entries since its read only,
  857. * depend on the caller to make the correct offset decisions.
  858. */
  859. if (type != mem->type)
  860. goto out_err;
  861. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  862. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  863. mask_type != INTEL_AGP_CACHED_MEMORY)
  864. goto out_err;
  865. if (!mem->is_flushed)
  866. global_cache_flush();
  867. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  868. writel(agp_bridge->driver->mask_memory(agp_bridge,
  869. page_to_phys(mem->pages[i]), mask_type),
  870. intel_private.registers+I810_PTE_BASE+(j*4));
  871. }
  872. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  873. agp_bridge->driver->tlb_flush(mem);
  874. out:
  875. ret = 0;
  876. out_err:
  877. mem->is_flushed = true;
  878. return ret;
  879. }
  880. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  881. int type)
  882. {
  883. int i;
  884. if (mem->page_count == 0)
  885. return 0;
  886. if (pg_start < intel_private.gtt_entries) {
  887. dev_info(&intel_private.pcidev->dev,
  888. "trying to disable local/stolen memory\n");
  889. return -EINVAL;
  890. }
  891. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  892. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  893. }
  894. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  895. agp_bridge->driver->tlb_flush(mem);
  896. return 0;
  897. }
  898. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  899. {
  900. if (type == AGP_PHYS_MEMORY)
  901. return alloc_agpphysmem_i8xx(pg_count, type);
  902. /* always return NULL for other allocation types for now */
  903. return NULL;
  904. }
  905. static int intel_alloc_chipset_flush_resource(void)
  906. {
  907. int ret;
  908. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  909. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  910. pcibios_align_resource, agp_bridge->dev);
  911. return ret;
  912. }
  913. static void intel_i915_setup_chipset_flush(void)
  914. {
  915. int ret;
  916. u32 temp;
  917. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  918. if (!(temp & 0x1)) {
  919. intel_alloc_chipset_flush_resource();
  920. intel_private.resource_valid = 1;
  921. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  922. } else {
  923. temp &= ~1;
  924. intel_private.resource_valid = 1;
  925. intel_private.ifp_resource.start = temp;
  926. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  927. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  928. /* some BIOSes reserve this area in a pnp some don't */
  929. if (ret)
  930. intel_private.resource_valid = 0;
  931. }
  932. }
  933. static void intel_i965_g33_setup_chipset_flush(void)
  934. {
  935. u32 temp_hi, temp_lo;
  936. int ret;
  937. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  938. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  939. if (!(temp_lo & 0x1)) {
  940. intel_alloc_chipset_flush_resource();
  941. intel_private.resource_valid = 1;
  942. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  943. upper_32_bits(intel_private.ifp_resource.start));
  944. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  945. } else {
  946. u64 l64;
  947. temp_lo &= ~0x1;
  948. l64 = ((u64)temp_hi << 32) | temp_lo;
  949. intel_private.resource_valid = 1;
  950. intel_private.ifp_resource.start = l64;
  951. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  952. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  953. /* some BIOSes reserve this area in a pnp some don't */
  954. if (ret)
  955. intel_private.resource_valid = 0;
  956. }
  957. }
  958. static void intel_i9xx_setup_flush(void)
  959. {
  960. /* return if already configured */
  961. if (intel_private.ifp_resource.start)
  962. return;
  963. /* setup a resource for this object */
  964. intel_private.ifp_resource.name = "Intel Flush Page";
  965. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  966. /* Setup chipset flush for 915 */
  967. if (IS_I965 || IS_G33 || IS_G4X) {
  968. intel_i965_g33_setup_chipset_flush();
  969. } else {
  970. intel_i915_setup_chipset_flush();
  971. }
  972. if (intel_private.ifp_resource.start) {
  973. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  974. if (!intel_private.i9xx_flush_page)
  975. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  976. }
  977. }
  978. static int intel_i915_configure(void)
  979. {
  980. struct aper_size_info_fixed *current_size;
  981. u32 temp;
  982. u16 gmch_ctrl;
  983. int i;
  984. current_size = A_SIZE_FIX(agp_bridge->current_size);
  985. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  986. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  987. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  988. gmch_ctrl |= I830_GMCH_ENABLED;
  989. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  990. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  991. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  992. if (agp_bridge->driver->needs_scratch_page) {
  993. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  994. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  995. }
  996. readl(intel_private.gtt+i-1); /* PCI Posting. */
  997. }
  998. global_cache_flush();
  999. intel_i9xx_setup_flush();
  1000. return 0;
  1001. }
  1002. static void intel_i915_cleanup(void)
  1003. {
  1004. if (intel_private.i9xx_flush_page)
  1005. iounmap(intel_private.i9xx_flush_page);
  1006. if (intel_private.resource_valid)
  1007. release_resource(&intel_private.ifp_resource);
  1008. intel_private.ifp_resource.start = 0;
  1009. intel_private.resource_valid = 0;
  1010. iounmap(intel_private.gtt);
  1011. iounmap(intel_private.registers);
  1012. }
  1013. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1014. {
  1015. if (intel_private.i9xx_flush_page)
  1016. writel(1, intel_private.i9xx_flush_page);
  1017. }
  1018. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1019. int type)
  1020. {
  1021. int num_entries;
  1022. void *temp;
  1023. int ret = -EINVAL;
  1024. int mask_type;
  1025. if (mem->page_count == 0)
  1026. goto out;
  1027. temp = agp_bridge->current_size;
  1028. num_entries = A_SIZE_FIX(temp)->num_entries;
  1029. if (pg_start < intel_private.gtt_entries) {
  1030. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1031. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1032. pg_start, intel_private.gtt_entries);
  1033. dev_info(&intel_private.pcidev->dev,
  1034. "trying to insert into local/stolen memory\n");
  1035. goto out_err;
  1036. }
  1037. if ((pg_start + mem->page_count) > num_entries)
  1038. goto out_err;
  1039. /* The i915 can't check the GTT for entries since it's read only;
  1040. * depend on the caller to make the correct offset decisions.
  1041. */
  1042. if (type != mem->type)
  1043. goto out_err;
  1044. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1045. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1046. mask_type != INTEL_AGP_CACHED_MEMORY)
  1047. goto out_err;
  1048. if (!mem->is_flushed)
  1049. global_cache_flush();
  1050. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1051. agp_bridge->driver->tlb_flush(mem);
  1052. out:
  1053. ret = 0;
  1054. out_err:
  1055. mem->is_flushed = true;
  1056. return ret;
  1057. }
  1058. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1059. int type)
  1060. {
  1061. int i;
  1062. if (mem->page_count == 0)
  1063. return 0;
  1064. if (pg_start < intel_private.gtt_entries) {
  1065. dev_info(&intel_private.pcidev->dev,
  1066. "trying to disable local/stolen memory\n");
  1067. return -EINVAL;
  1068. }
  1069. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1070. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1071. readl(intel_private.gtt+i-1);
  1072. agp_bridge->driver->tlb_flush(mem);
  1073. return 0;
  1074. }
  1075. /* Return the aperture size by just checking the resource length. The effect
  1076. * described in the spec of the MSAC registers is just changing of the
  1077. * resource size.
  1078. */
  1079. static int intel_i9xx_fetch_size(void)
  1080. {
  1081. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1082. int aper_size; /* size in megabytes */
  1083. int i;
  1084. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1085. for (i = 0; i < num_sizes; i++) {
  1086. if (aper_size == intel_i830_sizes[i].size) {
  1087. agp_bridge->current_size = intel_i830_sizes + i;
  1088. agp_bridge->previous_size = agp_bridge->current_size;
  1089. return aper_size;
  1090. }
  1091. }
  1092. return 0;
  1093. }
  1094. /* The intel i915 automatically initializes the agp aperture during POST.
  1095. * Use the memory already set aside for in the GTT.
  1096. */
  1097. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1098. {
  1099. int page_order;
  1100. struct aper_size_info_fixed *size;
  1101. int num_entries;
  1102. u32 temp, temp2;
  1103. int gtt_map_size = 256 * 1024;
  1104. size = agp_bridge->current_size;
  1105. page_order = size->page_order;
  1106. num_entries = size->num_entries;
  1107. agp_bridge->gatt_table_real = NULL;
  1108. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1109. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1110. if (IS_G33)
  1111. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1112. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1113. if (!intel_private.gtt)
  1114. return -ENOMEM;
  1115. intel_private.gtt_total_size = gtt_map_size / 4;
  1116. temp &= 0xfff80000;
  1117. intel_private.registers = ioremap(temp, 128 * 4096);
  1118. if (!intel_private.registers) {
  1119. iounmap(intel_private.gtt);
  1120. return -ENOMEM;
  1121. }
  1122. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1123. global_cache_flush(); /* FIXME: ? */
  1124. /* we have to call this as early as possible after the MMIO base address is known */
  1125. intel_i830_init_gtt_entries();
  1126. agp_bridge->gatt_table = NULL;
  1127. agp_bridge->gatt_bus_addr = temp;
  1128. return 0;
  1129. }
  1130. /*
  1131. * The i965 supports 36-bit physical addresses, but to keep
  1132. * the format of the GTT the same, the bits that don't fit
  1133. * in a 32-bit word are shifted down to bits 4..7.
  1134. *
  1135. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1136. * is always zero on 32-bit architectures, so no need to make
  1137. * this conditional.
  1138. */
  1139. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1140. dma_addr_t addr, int type)
  1141. {
  1142. /* Shift high bits down */
  1143. addr |= (addr >> 28) & 0xf0;
  1144. /* Type checking must be done elsewhere */
  1145. return addr | bridge->driver->masks[type].mask;
  1146. }
  1147. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1148. {
  1149. switch (agp_bridge->dev->device) {
  1150. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1151. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1152. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1153. case PCI_DEVICE_ID_INTEL_G45_HB:
  1154. case PCI_DEVICE_ID_INTEL_G41_HB:
  1155. case PCI_DEVICE_ID_INTEL_B43_HB:
  1156. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1157. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1158. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1159. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1160. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1161. *gtt_offset = *gtt_size = MB(2);
  1162. break;
  1163. default:
  1164. *gtt_offset = *gtt_size = KB(512);
  1165. }
  1166. }
  1167. /* The intel i965 automatically initializes the agp aperture during POST.
  1168. * Use the memory already set aside for in the GTT.
  1169. */
  1170. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1171. {
  1172. int page_order;
  1173. struct aper_size_info_fixed *size;
  1174. int num_entries;
  1175. u32 temp;
  1176. int gtt_offset, gtt_size;
  1177. size = agp_bridge->current_size;
  1178. page_order = size->page_order;
  1179. num_entries = size->num_entries;
  1180. agp_bridge->gatt_table_real = NULL;
  1181. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1182. temp &= 0xfff00000;
  1183. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1184. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1185. if (!intel_private.gtt)
  1186. return -ENOMEM;
  1187. intel_private.gtt_total_size = gtt_size / 4;
  1188. intel_private.registers = ioremap(temp, 128 * 4096);
  1189. if (!intel_private.registers) {
  1190. iounmap(intel_private.gtt);
  1191. return -ENOMEM;
  1192. }
  1193. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1194. global_cache_flush(); /* FIXME: ? */
  1195. /* we have to call this as early as possible after the MMIO base address is known */
  1196. intel_i830_init_gtt_entries();
  1197. agp_bridge->gatt_table = NULL;
  1198. agp_bridge->gatt_bus_addr = temp;
  1199. return 0;
  1200. }
  1201. static int intel_fetch_size(void)
  1202. {
  1203. int i;
  1204. u16 temp;
  1205. struct aper_size_info_16 *values;
  1206. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1207. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1208. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1209. if (temp == values[i].size_value) {
  1210. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1211. agp_bridge->aperture_size_idx = i;
  1212. return values[i].size;
  1213. }
  1214. }
  1215. return 0;
  1216. }
  1217. static int __intel_8xx_fetch_size(u8 temp)
  1218. {
  1219. int i;
  1220. struct aper_size_info_8 *values;
  1221. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1222. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1223. if (temp == values[i].size_value) {
  1224. agp_bridge->previous_size =
  1225. agp_bridge->current_size = (void *) (values + i);
  1226. agp_bridge->aperture_size_idx = i;
  1227. return values[i].size;
  1228. }
  1229. }
  1230. return 0;
  1231. }
  1232. static int intel_8xx_fetch_size(void)
  1233. {
  1234. u8 temp;
  1235. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1236. return __intel_8xx_fetch_size(temp);
  1237. }
  1238. static int intel_815_fetch_size(void)
  1239. {
  1240. u8 temp;
  1241. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1242. * one non-reserved bit, so mask the others out ... */
  1243. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1244. temp &= (1 << 3);
  1245. return __intel_8xx_fetch_size(temp);
  1246. }
  1247. static void intel_tlbflush(struct agp_memory *mem)
  1248. {
  1249. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1250. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1251. }
  1252. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1253. {
  1254. u32 temp;
  1255. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1256. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1257. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1258. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1259. }
  1260. static void intel_cleanup(void)
  1261. {
  1262. u16 temp;
  1263. struct aper_size_info_16 *previous_size;
  1264. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1265. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1266. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1267. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1268. }
  1269. static void intel_8xx_cleanup(void)
  1270. {
  1271. u16 temp;
  1272. struct aper_size_info_8 *previous_size;
  1273. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1274. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1275. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1276. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1277. }
  1278. static int intel_configure(void)
  1279. {
  1280. u32 temp;
  1281. u16 temp2;
  1282. struct aper_size_info_16 *current_size;
  1283. current_size = A_SIZE_16(agp_bridge->current_size);
  1284. /* aperture size */
  1285. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1286. /* address to map to */
  1287. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1288. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1289. /* attbase - aperture base */
  1290. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1291. /* agpctrl */
  1292. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1293. /* paccfg/nbxcfg */
  1294. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1295. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1296. (temp2 & ~(1 << 10)) | (1 << 9));
  1297. /* clear any possible error conditions */
  1298. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1299. return 0;
  1300. }
  1301. static int intel_815_configure(void)
  1302. {
  1303. u32 temp, addr;
  1304. u8 temp2;
  1305. struct aper_size_info_8 *current_size;
  1306. /* attbase - aperture base */
  1307. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1308. * ATTBASE register are reserved -> try not to write them */
  1309. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1310. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1311. return -EINVAL;
  1312. }
  1313. current_size = A_SIZE_8(agp_bridge->current_size);
  1314. /* aperture size */
  1315. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1316. current_size->size_value);
  1317. /* address to map to */
  1318. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1319. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1320. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1321. addr &= INTEL_815_ATTBASE_MASK;
  1322. addr |= agp_bridge->gatt_bus_addr;
  1323. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1324. /* agpctrl */
  1325. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1326. /* apcont */
  1327. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1328. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1329. /* clear any possible error conditions */
  1330. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1331. return 0;
  1332. }
  1333. static void intel_820_tlbflush(struct agp_memory *mem)
  1334. {
  1335. return;
  1336. }
  1337. static void intel_820_cleanup(void)
  1338. {
  1339. u8 temp;
  1340. struct aper_size_info_8 *previous_size;
  1341. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1342. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1343. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1344. temp & ~(1 << 1));
  1345. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1346. previous_size->size_value);
  1347. }
  1348. static int intel_820_configure(void)
  1349. {
  1350. u32 temp;
  1351. u8 temp2;
  1352. struct aper_size_info_8 *current_size;
  1353. current_size = A_SIZE_8(agp_bridge->current_size);
  1354. /* aperture size */
  1355. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1356. /* address to map to */
  1357. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1358. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1359. /* attbase - aperture base */
  1360. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1361. /* agpctrl */
  1362. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1363. /* global enable aperture access */
  1364. /* This flag is not accessed through MCHCFG register as in */
  1365. /* i850 chipset. */
  1366. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1367. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1368. /* clear any possible AGP-related error conditions */
  1369. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1370. return 0;
  1371. }
  1372. static int intel_840_configure(void)
  1373. {
  1374. u32 temp;
  1375. u16 temp2;
  1376. struct aper_size_info_8 *current_size;
  1377. current_size = A_SIZE_8(agp_bridge->current_size);
  1378. /* aperture size */
  1379. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1380. /* address to map to */
  1381. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1382. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1383. /* attbase - aperture base */
  1384. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1385. /* agpctrl */
  1386. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1387. /* mcgcfg */
  1388. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1389. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1390. /* clear any possible error conditions */
  1391. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1392. return 0;
  1393. }
  1394. static int intel_845_configure(void)
  1395. {
  1396. u32 temp;
  1397. u8 temp2;
  1398. struct aper_size_info_8 *current_size;
  1399. current_size = A_SIZE_8(agp_bridge->current_size);
  1400. /* aperture size */
  1401. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1402. if (agp_bridge->apbase_config != 0) {
  1403. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1404. agp_bridge->apbase_config);
  1405. } else {
  1406. /* address to map to */
  1407. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1408. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1409. agp_bridge->apbase_config = temp;
  1410. }
  1411. /* attbase - aperture base */
  1412. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1413. /* agpctrl */
  1414. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1415. /* agpm */
  1416. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1417. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1418. /* clear any possible error conditions */
  1419. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1420. intel_i830_setup_flush();
  1421. return 0;
  1422. }
  1423. static int intel_850_configure(void)
  1424. {
  1425. u32 temp;
  1426. u16 temp2;
  1427. struct aper_size_info_8 *current_size;
  1428. current_size = A_SIZE_8(agp_bridge->current_size);
  1429. /* aperture size */
  1430. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1431. /* address to map to */
  1432. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1433. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1434. /* attbase - aperture base */
  1435. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1436. /* agpctrl */
  1437. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1438. /* mcgcfg */
  1439. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1440. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1441. /* clear any possible AGP-related error conditions */
  1442. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1443. return 0;
  1444. }
  1445. static int intel_860_configure(void)
  1446. {
  1447. u32 temp;
  1448. u16 temp2;
  1449. struct aper_size_info_8 *current_size;
  1450. current_size = A_SIZE_8(agp_bridge->current_size);
  1451. /* aperture size */
  1452. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1453. /* address to map to */
  1454. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1455. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1456. /* attbase - aperture base */
  1457. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1458. /* agpctrl */
  1459. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1460. /* mcgcfg */
  1461. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1462. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1463. /* clear any possible AGP-related error conditions */
  1464. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1465. return 0;
  1466. }
  1467. static int intel_830mp_configure(void)
  1468. {
  1469. u32 temp;
  1470. u16 temp2;
  1471. struct aper_size_info_8 *current_size;
  1472. current_size = A_SIZE_8(agp_bridge->current_size);
  1473. /* aperture size */
  1474. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1475. /* address to map to */
  1476. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1477. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1478. /* attbase - aperture base */
  1479. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1480. /* agpctrl */
  1481. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1482. /* gmch */
  1483. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1484. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1485. /* clear any possible AGP-related error conditions */
  1486. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1487. return 0;
  1488. }
  1489. static int intel_7505_configure(void)
  1490. {
  1491. u32 temp;
  1492. u16 temp2;
  1493. struct aper_size_info_8 *current_size;
  1494. current_size = A_SIZE_8(agp_bridge->current_size);
  1495. /* aperture size */
  1496. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1497. /* address to map to */
  1498. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1499. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1500. /* attbase - aperture base */
  1501. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1502. /* agpctrl */
  1503. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1504. /* mchcfg */
  1505. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1506. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1507. return 0;
  1508. }
  1509. /* Setup function */
  1510. static const struct gatt_mask intel_generic_masks[] =
  1511. {
  1512. {.mask = 0x00000017, .type = 0}
  1513. };
  1514. static const struct aper_size_info_8 intel_815_sizes[2] =
  1515. {
  1516. {64, 16384, 4, 0},
  1517. {32, 8192, 3, 8},
  1518. };
  1519. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1520. {
  1521. {256, 65536, 6, 0},
  1522. {128, 32768, 5, 32},
  1523. {64, 16384, 4, 48},
  1524. {32, 8192, 3, 56},
  1525. {16, 4096, 2, 60},
  1526. {8, 2048, 1, 62},
  1527. {4, 1024, 0, 63}
  1528. };
  1529. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1530. {
  1531. {256, 65536, 6, 0},
  1532. {128, 32768, 5, 32},
  1533. {64, 16384, 4, 48},
  1534. {32, 8192, 3, 56},
  1535. {16, 4096, 2, 60},
  1536. {8, 2048, 1, 62},
  1537. {4, 1024, 0, 63}
  1538. };
  1539. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1540. {
  1541. {256, 65536, 6, 0},
  1542. {128, 32768, 5, 32},
  1543. {64, 16384, 4, 48},
  1544. {32, 8192, 3, 56}
  1545. };
  1546. static const struct agp_bridge_driver intel_generic_driver = {
  1547. .owner = THIS_MODULE,
  1548. .aperture_sizes = intel_generic_sizes,
  1549. .size_type = U16_APER_SIZE,
  1550. .num_aperture_sizes = 7,
  1551. .configure = intel_configure,
  1552. .fetch_size = intel_fetch_size,
  1553. .cleanup = intel_cleanup,
  1554. .tlb_flush = intel_tlbflush,
  1555. .mask_memory = agp_generic_mask_memory,
  1556. .masks = intel_generic_masks,
  1557. .agp_enable = agp_generic_enable,
  1558. .cache_flush = global_cache_flush,
  1559. .create_gatt_table = agp_generic_create_gatt_table,
  1560. .free_gatt_table = agp_generic_free_gatt_table,
  1561. .insert_memory = agp_generic_insert_memory,
  1562. .remove_memory = agp_generic_remove_memory,
  1563. .alloc_by_type = agp_generic_alloc_by_type,
  1564. .free_by_type = agp_generic_free_by_type,
  1565. .agp_alloc_page = agp_generic_alloc_page,
  1566. .agp_alloc_pages = agp_generic_alloc_pages,
  1567. .agp_destroy_page = agp_generic_destroy_page,
  1568. .agp_destroy_pages = agp_generic_destroy_pages,
  1569. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1570. };
  1571. static const struct agp_bridge_driver intel_810_driver = {
  1572. .owner = THIS_MODULE,
  1573. .aperture_sizes = intel_i810_sizes,
  1574. .size_type = FIXED_APER_SIZE,
  1575. .num_aperture_sizes = 2,
  1576. .needs_scratch_page = true,
  1577. .configure = intel_i810_configure,
  1578. .fetch_size = intel_i810_fetch_size,
  1579. .cleanup = intel_i810_cleanup,
  1580. .tlb_flush = intel_i810_tlbflush,
  1581. .mask_memory = intel_i810_mask_memory,
  1582. .masks = intel_i810_masks,
  1583. .agp_enable = intel_i810_agp_enable,
  1584. .cache_flush = global_cache_flush,
  1585. .create_gatt_table = agp_generic_create_gatt_table,
  1586. .free_gatt_table = agp_generic_free_gatt_table,
  1587. .insert_memory = intel_i810_insert_entries,
  1588. .remove_memory = intel_i810_remove_entries,
  1589. .alloc_by_type = intel_i810_alloc_by_type,
  1590. .free_by_type = intel_i810_free_by_type,
  1591. .agp_alloc_page = agp_generic_alloc_page,
  1592. .agp_alloc_pages = agp_generic_alloc_pages,
  1593. .agp_destroy_page = agp_generic_destroy_page,
  1594. .agp_destroy_pages = agp_generic_destroy_pages,
  1595. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1596. };
  1597. static const struct agp_bridge_driver intel_815_driver = {
  1598. .owner = THIS_MODULE,
  1599. .aperture_sizes = intel_815_sizes,
  1600. .size_type = U8_APER_SIZE,
  1601. .num_aperture_sizes = 2,
  1602. .configure = intel_815_configure,
  1603. .fetch_size = intel_815_fetch_size,
  1604. .cleanup = intel_8xx_cleanup,
  1605. .tlb_flush = intel_8xx_tlbflush,
  1606. .mask_memory = agp_generic_mask_memory,
  1607. .masks = intel_generic_masks,
  1608. .agp_enable = agp_generic_enable,
  1609. .cache_flush = global_cache_flush,
  1610. .create_gatt_table = agp_generic_create_gatt_table,
  1611. .free_gatt_table = agp_generic_free_gatt_table,
  1612. .insert_memory = agp_generic_insert_memory,
  1613. .remove_memory = agp_generic_remove_memory,
  1614. .alloc_by_type = agp_generic_alloc_by_type,
  1615. .free_by_type = agp_generic_free_by_type,
  1616. .agp_alloc_page = agp_generic_alloc_page,
  1617. .agp_alloc_pages = agp_generic_alloc_pages,
  1618. .agp_destroy_page = agp_generic_destroy_page,
  1619. .agp_destroy_pages = agp_generic_destroy_pages,
  1620. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1621. };
  1622. static const struct agp_bridge_driver intel_830_driver = {
  1623. .owner = THIS_MODULE,
  1624. .aperture_sizes = intel_i830_sizes,
  1625. .size_type = FIXED_APER_SIZE,
  1626. .num_aperture_sizes = 4,
  1627. .needs_scratch_page = true,
  1628. .configure = intel_i830_configure,
  1629. .fetch_size = intel_i830_fetch_size,
  1630. .cleanup = intel_i830_cleanup,
  1631. .tlb_flush = intel_i810_tlbflush,
  1632. .mask_memory = intel_i810_mask_memory,
  1633. .masks = intel_i810_masks,
  1634. .agp_enable = intel_i810_agp_enable,
  1635. .cache_flush = global_cache_flush,
  1636. .create_gatt_table = intel_i830_create_gatt_table,
  1637. .free_gatt_table = intel_i830_free_gatt_table,
  1638. .insert_memory = intel_i830_insert_entries,
  1639. .remove_memory = intel_i830_remove_entries,
  1640. .alloc_by_type = intel_i830_alloc_by_type,
  1641. .free_by_type = intel_i810_free_by_type,
  1642. .agp_alloc_page = agp_generic_alloc_page,
  1643. .agp_alloc_pages = agp_generic_alloc_pages,
  1644. .agp_destroy_page = agp_generic_destroy_page,
  1645. .agp_destroy_pages = agp_generic_destroy_pages,
  1646. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1647. .chipset_flush = intel_i830_chipset_flush,
  1648. };
  1649. static const struct agp_bridge_driver intel_820_driver = {
  1650. .owner = THIS_MODULE,
  1651. .aperture_sizes = intel_8xx_sizes,
  1652. .size_type = U8_APER_SIZE,
  1653. .num_aperture_sizes = 7,
  1654. .configure = intel_820_configure,
  1655. .fetch_size = intel_8xx_fetch_size,
  1656. .cleanup = intel_820_cleanup,
  1657. .tlb_flush = intel_820_tlbflush,
  1658. .mask_memory = agp_generic_mask_memory,
  1659. .masks = intel_generic_masks,
  1660. .agp_enable = agp_generic_enable,
  1661. .cache_flush = global_cache_flush,
  1662. .create_gatt_table = agp_generic_create_gatt_table,
  1663. .free_gatt_table = agp_generic_free_gatt_table,
  1664. .insert_memory = agp_generic_insert_memory,
  1665. .remove_memory = agp_generic_remove_memory,
  1666. .alloc_by_type = agp_generic_alloc_by_type,
  1667. .free_by_type = agp_generic_free_by_type,
  1668. .agp_alloc_page = agp_generic_alloc_page,
  1669. .agp_alloc_pages = agp_generic_alloc_pages,
  1670. .agp_destroy_page = agp_generic_destroy_page,
  1671. .agp_destroy_pages = agp_generic_destroy_pages,
  1672. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1673. };
  1674. static const struct agp_bridge_driver intel_830mp_driver = {
  1675. .owner = THIS_MODULE,
  1676. .aperture_sizes = intel_830mp_sizes,
  1677. .size_type = U8_APER_SIZE,
  1678. .num_aperture_sizes = 4,
  1679. .configure = intel_830mp_configure,
  1680. .fetch_size = intel_8xx_fetch_size,
  1681. .cleanup = intel_8xx_cleanup,
  1682. .tlb_flush = intel_8xx_tlbflush,
  1683. .mask_memory = agp_generic_mask_memory,
  1684. .masks = intel_generic_masks,
  1685. .agp_enable = agp_generic_enable,
  1686. .cache_flush = global_cache_flush,
  1687. .create_gatt_table = agp_generic_create_gatt_table,
  1688. .free_gatt_table = agp_generic_free_gatt_table,
  1689. .insert_memory = agp_generic_insert_memory,
  1690. .remove_memory = agp_generic_remove_memory,
  1691. .alloc_by_type = agp_generic_alloc_by_type,
  1692. .free_by_type = agp_generic_free_by_type,
  1693. .agp_alloc_page = agp_generic_alloc_page,
  1694. .agp_alloc_pages = agp_generic_alloc_pages,
  1695. .agp_destroy_page = agp_generic_destroy_page,
  1696. .agp_destroy_pages = agp_generic_destroy_pages,
  1697. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1698. };
  1699. static const struct agp_bridge_driver intel_840_driver = {
  1700. .owner = THIS_MODULE,
  1701. .aperture_sizes = intel_8xx_sizes,
  1702. .size_type = U8_APER_SIZE,
  1703. .num_aperture_sizes = 7,
  1704. .configure = intel_840_configure,
  1705. .fetch_size = intel_8xx_fetch_size,
  1706. .cleanup = intel_8xx_cleanup,
  1707. .tlb_flush = intel_8xx_tlbflush,
  1708. .mask_memory = agp_generic_mask_memory,
  1709. .masks = intel_generic_masks,
  1710. .agp_enable = agp_generic_enable,
  1711. .cache_flush = global_cache_flush,
  1712. .create_gatt_table = agp_generic_create_gatt_table,
  1713. .free_gatt_table = agp_generic_free_gatt_table,
  1714. .insert_memory = agp_generic_insert_memory,
  1715. .remove_memory = agp_generic_remove_memory,
  1716. .alloc_by_type = agp_generic_alloc_by_type,
  1717. .free_by_type = agp_generic_free_by_type,
  1718. .agp_alloc_page = agp_generic_alloc_page,
  1719. .agp_alloc_pages = agp_generic_alloc_pages,
  1720. .agp_destroy_page = agp_generic_destroy_page,
  1721. .agp_destroy_pages = agp_generic_destroy_pages,
  1722. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1723. };
  1724. static const struct agp_bridge_driver intel_845_driver = {
  1725. .owner = THIS_MODULE,
  1726. .aperture_sizes = intel_8xx_sizes,
  1727. .size_type = U8_APER_SIZE,
  1728. .num_aperture_sizes = 7,
  1729. .configure = intel_845_configure,
  1730. .fetch_size = intel_8xx_fetch_size,
  1731. .cleanup = intel_8xx_cleanup,
  1732. .tlb_flush = intel_8xx_tlbflush,
  1733. .mask_memory = agp_generic_mask_memory,
  1734. .masks = intel_generic_masks,
  1735. .agp_enable = agp_generic_enable,
  1736. .cache_flush = global_cache_flush,
  1737. .create_gatt_table = agp_generic_create_gatt_table,
  1738. .free_gatt_table = agp_generic_free_gatt_table,
  1739. .insert_memory = agp_generic_insert_memory,
  1740. .remove_memory = agp_generic_remove_memory,
  1741. .alloc_by_type = agp_generic_alloc_by_type,
  1742. .free_by_type = agp_generic_free_by_type,
  1743. .agp_alloc_page = agp_generic_alloc_page,
  1744. .agp_alloc_pages = agp_generic_alloc_pages,
  1745. .agp_destroy_page = agp_generic_destroy_page,
  1746. .agp_destroy_pages = agp_generic_destroy_pages,
  1747. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1748. .chipset_flush = intel_i830_chipset_flush,
  1749. };
  1750. static const struct agp_bridge_driver intel_850_driver = {
  1751. .owner = THIS_MODULE,
  1752. .aperture_sizes = intel_8xx_sizes,
  1753. .size_type = U8_APER_SIZE,
  1754. .num_aperture_sizes = 7,
  1755. .configure = intel_850_configure,
  1756. .fetch_size = intel_8xx_fetch_size,
  1757. .cleanup = intel_8xx_cleanup,
  1758. .tlb_flush = intel_8xx_tlbflush,
  1759. .mask_memory = agp_generic_mask_memory,
  1760. .masks = intel_generic_masks,
  1761. .agp_enable = agp_generic_enable,
  1762. .cache_flush = global_cache_flush,
  1763. .create_gatt_table = agp_generic_create_gatt_table,
  1764. .free_gatt_table = agp_generic_free_gatt_table,
  1765. .insert_memory = agp_generic_insert_memory,
  1766. .remove_memory = agp_generic_remove_memory,
  1767. .alloc_by_type = agp_generic_alloc_by_type,
  1768. .free_by_type = agp_generic_free_by_type,
  1769. .agp_alloc_page = agp_generic_alloc_page,
  1770. .agp_alloc_pages = agp_generic_alloc_pages,
  1771. .agp_destroy_page = agp_generic_destroy_page,
  1772. .agp_destroy_pages = agp_generic_destroy_pages,
  1773. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1774. };
  1775. static const struct agp_bridge_driver intel_860_driver = {
  1776. .owner = THIS_MODULE,
  1777. .aperture_sizes = intel_8xx_sizes,
  1778. .size_type = U8_APER_SIZE,
  1779. .num_aperture_sizes = 7,
  1780. .configure = intel_860_configure,
  1781. .fetch_size = intel_8xx_fetch_size,
  1782. .cleanup = intel_8xx_cleanup,
  1783. .tlb_flush = intel_8xx_tlbflush,
  1784. .mask_memory = agp_generic_mask_memory,
  1785. .masks = intel_generic_masks,
  1786. .agp_enable = agp_generic_enable,
  1787. .cache_flush = global_cache_flush,
  1788. .create_gatt_table = agp_generic_create_gatt_table,
  1789. .free_gatt_table = agp_generic_free_gatt_table,
  1790. .insert_memory = agp_generic_insert_memory,
  1791. .remove_memory = agp_generic_remove_memory,
  1792. .alloc_by_type = agp_generic_alloc_by_type,
  1793. .free_by_type = agp_generic_free_by_type,
  1794. .agp_alloc_page = agp_generic_alloc_page,
  1795. .agp_alloc_pages = agp_generic_alloc_pages,
  1796. .agp_destroy_page = agp_generic_destroy_page,
  1797. .agp_destroy_pages = agp_generic_destroy_pages,
  1798. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1799. };
  1800. static const struct agp_bridge_driver intel_915_driver = {
  1801. .owner = THIS_MODULE,
  1802. .aperture_sizes = intel_i830_sizes,
  1803. .size_type = FIXED_APER_SIZE,
  1804. .num_aperture_sizes = 4,
  1805. .needs_scratch_page = true,
  1806. .configure = intel_i915_configure,
  1807. .fetch_size = intel_i9xx_fetch_size,
  1808. .cleanup = intel_i915_cleanup,
  1809. .tlb_flush = intel_i810_tlbflush,
  1810. .mask_memory = intel_i810_mask_memory,
  1811. .masks = intel_i810_masks,
  1812. .agp_enable = intel_i810_agp_enable,
  1813. .cache_flush = global_cache_flush,
  1814. .create_gatt_table = intel_i915_create_gatt_table,
  1815. .free_gatt_table = intel_i830_free_gatt_table,
  1816. .insert_memory = intel_i915_insert_entries,
  1817. .remove_memory = intel_i915_remove_entries,
  1818. .alloc_by_type = intel_i830_alloc_by_type,
  1819. .free_by_type = intel_i810_free_by_type,
  1820. .agp_alloc_page = agp_generic_alloc_page,
  1821. .agp_alloc_pages = agp_generic_alloc_pages,
  1822. .agp_destroy_page = agp_generic_destroy_page,
  1823. .agp_destroy_pages = agp_generic_destroy_pages,
  1824. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1825. .chipset_flush = intel_i915_chipset_flush,
  1826. #ifdef USE_PCI_DMA_API
  1827. .agp_map_page = intel_agp_map_page,
  1828. .agp_unmap_page = intel_agp_unmap_page,
  1829. .agp_map_memory = intel_agp_map_memory,
  1830. .agp_unmap_memory = intel_agp_unmap_memory,
  1831. #endif
  1832. };
  1833. static const struct agp_bridge_driver intel_i965_driver = {
  1834. .owner = THIS_MODULE,
  1835. .aperture_sizes = intel_i830_sizes,
  1836. .size_type = FIXED_APER_SIZE,
  1837. .num_aperture_sizes = 4,
  1838. .needs_scratch_page = true,
  1839. .configure = intel_i915_configure,
  1840. .fetch_size = intel_i9xx_fetch_size,
  1841. .cleanup = intel_i915_cleanup,
  1842. .tlb_flush = intel_i810_tlbflush,
  1843. .mask_memory = intel_i965_mask_memory,
  1844. .masks = intel_i810_masks,
  1845. .agp_enable = intel_i810_agp_enable,
  1846. .cache_flush = global_cache_flush,
  1847. .create_gatt_table = intel_i965_create_gatt_table,
  1848. .free_gatt_table = intel_i830_free_gatt_table,
  1849. .insert_memory = intel_i915_insert_entries,
  1850. .remove_memory = intel_i915_remove_entries,
  1851. .alloc_by_type = intel_i830_alloc_by_type,
  1852. .free_by_type = intel_i810_free_by_type,
  1853. .agp_alloc_page = agp_generic_alloc_page,
  1854. .agp_alloc_pages = agp_generic_alloc_pages,
  1855. .agp_destroy_page = agp_generic_destroy_page,
  1856. .agp_destroy_pages = agp_generic_destroy_pages,
  1857. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1858. .chipset_flush = intel_i915_chipset_flush,
  1859. #ifdef USE_PCI_DMA_API
  1860. .agp_map_page = intel_agp_map_page,
  1861. .agp_unmap_page = intel_agp_unmap_page,
  1862. .agp_map_memory = intel_agp_map_memory,
  1863. .agp_unmap_memory = intel_agp_unmap_memory,
  1864. #endif
  1865. };
  1866. static const struct agp_bridge_driver intel_7505_driver = {
  1867. .owner = THIS_MODULE,
  1868. .aperture_sizes = intel_8xx_sizes,
  1869. .size_type = U8_APER_SIZE,
  1870. .num_aperture_sizes = 7,
  1871. .configure = intel_7505_configure,
  1872. .fetch_size = intel_8xx_fetch_size,
  1873. .cleanup = intel_8xx_cleanup,
  1874. .tlb_flush = intel_8xx_tlbflush,
  1875. .mask_memory = agp_generic_mask_memory,
  1876. .masks = intel_generic_masks,
  1877. .agp_enable = agp_generic_enable,
  1878. .cache_flush = global_cache_flush,
  1879. .create_gatt_table = agp_generic_create_gatt_table,
  1880. .free_gatt_table = agp_generic_free_gatt_table,
  1881. .insert_memory = agp_generic_insert_memory,
  1882. .remove_memory = agp_generic_remove_memory,
  1883. .alloc_by_type = agp_generic_alloc_by_type,
  1884. .free_by_type = agp_generic_free_by_type,
  1885. .agp_alloc_page = agp_generic_alloc_page,
  1886. .agp_alloc_pages = agp_generic_alloc_pages,
  1887. .agp_destroy_page = agp_generic_destroy_page,
  1888. .agp_destroy_pages = agp_generic_destroy_pages,
  1889. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1890. };
  1891. static const struct agp_bridge_driver intel_g33_driver = {
  1892. .owner = THIS_MODULE,
  1893. .aperture_sizes = intel_i830_sizes,
  1894. .size_type = FIXED_APER_SIZE,
  1895. .num_aperture_sizes = 4,
  1896. .needs_scratch_page = true,
  1897. .configure = intel_i915_configure,
  1898. .fetch_size = intel_i9xx_fetch_size,
  1899. .cleanup = intel_i915_cleanup,
  1900. .tlb_flush = intel_i810_tlbflush,
  1901. .mask_memory = intel_i965_mask_memory,
  1902. .masks = intel_i810_masks,
  1903. .agp_enable = intel_i810_agp_enable,
  1904. .cache_flush = global_cache_flush,
  1905. .create_gatt_table = intel_i915_create_gatt_table,
  1906. .free_gatt_table = intel_i830_free_gatt_table,
  1907. .insert_memory = intel_i915_insert_entries,
  1908. .remove_memory = intel_i915_remove_entries,
  1909. .alloc_by_type = intel_i830_alloc_by_type,
  1910. .free_by_type = intel_i810_free_by_type,
  1911. .agp_alloc_page = agp_generic_alloc_page,
  1912. .agp_alloc_pages = agp_generic_alloc_pages,
  1913. .agp_destroy_page = agp_generic_destroy_page,
  1914. .agp_destroy_pages = agp_generic_destroy_pages,
  1915. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1916. .chipset_flush = intel_i915_chipset_flush,
  1917. #ifdef USE_PCI_DMA_API
  1918. .agp_map_page = intel_agp_map_page,
  1919. .agp_unmap_page = intel_agp_unmap_page,
  1920. .agp_map_memory = intel_agp_map_memory,
  1921. .agp_unmap_memory = intel_agp_unmap_memory,
  1922. #endif
  1923. };
  1924. static int find_gmch(u16 device)
  1925. {
  1926. struct pci_dev *gmch_device;
  1927. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1928. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1929. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1930. device, gmch_device);
  1931. }
  1932. if (!gmch_device)
  1933. return 0;
  1934. intel_private.pcidev = gmch_device;
  1935. return 1;
  1936. }
  1937. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1938. * driver and gmch_driver must be non-null, and find_gmch will determine
  1939. * which one should be used if a gmch_chip_id is present.
  1940. */
  1941. static const struct intel_driver_description {
  1942. unsigned int chip_id;
  1943. unsigned int gmch_chip_id;
  1944. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1945. char *name;
  1946. const struct agp_bridge_driver *driver;
  1947. const struct agp_bridge_driver *gmch_driver;
  1948. } intel_agp_chipsets[] = {
  1949. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1950. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1951. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1952. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1953. NULL, &intel_810_driver },
  1954. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1955. NULL, &intel_810_driver },
  1956. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1957. NULL, &intel_810_driver },
  1958. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1959. &intel_815_driver, &intel_810_driver },
  1960. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1961. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1962. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1963. &intel_830mp_driver, &intel_830_driver },
  1964. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1965. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1966. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1967. &intel_845_driver, &intel_830_driver },
  1968. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1969. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1970. &intel_845_driver, &intel_830_driver },
  1971. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1972. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1973. &intel_845_driver, &intel_830_driver },
  1974. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1975. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1976. &intel_845_driver, &intel_830_driver },
  1977. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1978. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1979. NULL, &intel_915_driver },
  1980. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1981. NULL, &intel_915_driver },
  1982. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1983. NULL, &intel_915_driver },
  1984. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1985. NULL, &intel_915_driver },
  1986. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1987. NULL, &intel_915_driver },
  1988. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1989. NULL, &intel_915_driver },
  1990. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1991. NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1993. NULL, &intel_i965_driver },
  1994. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1995. NULL, &intel_i965_driver },
  1996. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1997. NULL, &intel_i965_driver },
  1998. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1999. NULL, &intel_i965_driver },
  2000. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2001. NULL, &intel_i965_driver },
  2002. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2003. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2004. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2005. NULL, &intel_g33_driver },
  2006. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2007. NULL, &intel_g33_driver },
  2008. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2009. NULL, &intel_g33_driver },
  2010. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2011. NULL, &intel_g33_driver },
  2012. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2013. NULL, &intel_g33_driver },
  2014. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2015. "GM45", NULL, &intel_i965_driver },
  2016. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2017. "Eaglelake", NULL, &intel_i965_driver },
  2018. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2019. "Q45/Q43", NULL, &intel_i965_driver },
  2020. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2021. "G45/G43", NULL, &intel_i965_driver },
  2022. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2023. "B43", NULL, &intel_i965_driver },
  2024. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2025. "G41", NULL, &intel_i965_driver },
  2026. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2027. "HD Graphics", NULL, &intel_i965_driver },
  2028. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2029. "HD Graphics", NULL, &intel_i965_driver },
  2030. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2031. "HD Graphics", NULL, &intel_i965_driver },
  2032. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2033. "HD Graphics", NULL, &intel_i965_driver },
  2034. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2035. "Sandybridge", NULL, &intel_i965_driver },
  2036. { 0, 0, 0, NULL, NULL, NULL }
  2037. };
  2038. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2039. const struct pci_device_id *ent)
  2040. {
  2041. struct agp_bridge_data *bridge;
  2042. u8 cap_ptr = 0;
  2043. struct resource *r;
  2044. int i;
  2045. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2046. bridge = agp_alloc_bridge();
  2047. if (!bridge)
  2048. return -ENOMEM;
  2049. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2050. /* In case that multiple models of gfx chip may
  2051. stand on same host bridge type, this can be
  2052. sure we detect the right IGD. */
  2053. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2054. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2055. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2056. bridge->driver =
  2057. intel_agp_chipsets[i].gmch_driver;
  2058. break;
  2059. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2060. continue;
  2061. } else {
  2062. bridge->driver = intel_agp_chipsets[i].driver;
  2063. break;
  2064. }
  2065. }
  2066. }
  2067. if (intel_agp_chipsets[i].name == NULL) {
  2068. if (cap_ptr)
  2069. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2070. pdev->vendor, pdev->device);
  2071. agp_put_bridge(bridge);
  2072. return -ENODEV;
  2073. }
  2074. if (bridge->driver == NULL) {
  2075. /* bridge has no AGP and no IGD detected */
  2076. if (cap_ptr)
  2077. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2078. intel_agp_chipsets[i].gmch_chip_id);
  2079. agp_put_bridge(bridge);
  2080. return -ENODEV;
  2081. }
  2082. bridge->dev = pdev;
  2083. bridge->capndx = cap_ptr;
  2084. bridge->dev_private_data = &intel_private;
  2085. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2086. /*
  2087. * The following fixes the case where the BIOS has "forgotten" to
  2088. * provide an address range for the GART.
  2089. * 20030610 - hamish@zot.org
  2090. */
  2091. r = &pdev->resource[0];
  2092. if (!r->start && r->end) {
  2093. if (pci_assign_resource(pdev, 0)) {
  2094. dev_err(&pdev->dev, "can't assign resource 0\n");
  2095. agp_put_bridge(bridge);
  2096. return -ENODEV;
  2097. }
  2098. }
  2099. /*
  2100. * If the device has not been properly setup, the following will catch
  2101. * the problem and should stop the system from crashing.
  2102. * 20030610 - hamish@zot.org
  2103. */
  2104. if (pci_enable_device(pdev)) {
  2105. dev_err(&pdev->dev, "can't enable PCI device\n");
  2106. agp_put_bridge(bridge);
  2107. return -ENODEV;
  2108. }
  2109. /* Fill in the mode register */
  2110. if (cap_ptr) {
  2111. pci_read_config_dword(pdev,
  2112. bridge->capndx+PCI_AGP_STATUS,
  2113. &bridge->mode);
  2114. }
  2115. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2116. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2117. dev_err(&intel_private.pcidev->dev,
  2118. "set gfx device dma mask 36bit failed!\n");
  2119. else
  2120. pci_set_consistent_dma_mask(intel_private.pcidev,
  2121. DMA_BIT_MASK(36));
  2122. }
  2123. pci_set_drvdata(pdev, bridge);
  2124. return agp_add_bridge(bridge);
  2125. }
  2126. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2127. {
  2128. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2129. agp_remove_bridge(bridge);
  2130. if (intel_private.pcidev)
  2131. pci_dev_put(intel_private.pcidev);
  2132. agp_put_bridge(bridge);
  2133. }
  2134. #ifdef CONFIG_PM
  2135. static int agp_intel_resume(struct pci_dev *pdev)
  2136. {
  2137. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2138. int ret_val;
  2139. if (bridge->driver == &intel_generic_driver)
  2140. intel_configure();
  2141. else if (bridge->driver == &intel_850_driver)
  2142. intel_850_configure();
  2143. else if (bridge->driver == &intel_845_driver)
  2144. intel_845_configure();
  2145. else if (bridge->driver == &intel_830mp_driver)
  2146. intel_830mp_configure();
  2147. else if (bridge->driver == &intel_915_driver)
  2148. intel_i915_configure();
  2149. else if (bridge->driver == &intel_830_driver)
  2150. intel_i830_configure();
  2151. else if (bridge->driver == &intel_810_driver)
  2152. intel_i810_configure();
  2153. else if (bridge->driver == &intel_i965_driver)
  2154. intel_i915_configure();
  2155. ret_val = agp_rebind_memory();
  2156. if (ret_val != 0)
  2157. return ret_val;
  2158. return 0;
  2159. }
  2160. #endif
  2161. static struct pci_device_id agp_intel_pci_table[] = {
  2162. #define ID(x) \
  2163. { \
  2164. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2165. .class_mask = ~0, \
  2166. .vendor = PCI_VENDOR_ID_INTEL, \
  2167. .device = x, \
  2168. .subvendor = PCI_ANY_ID, \
  2169. .subdevice = PCI_ANY_ID, \
  2170. }
  2171. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2172. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2173. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2174. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2175. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2176. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2177. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2178. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2192. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2193. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2201. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2202. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2203. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2204. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2205. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2206. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2207. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2208. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2209. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2210. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2211. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2212. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2213. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2214. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2215. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2216. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2217. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2218. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2219. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2220. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2221. { }
  2222. };
  2223. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2224. static struct pci_driver agp_intel_pci_driver = {
  2225. .name = "agpgart-intel",
  2226. .id_table = agp_intel_pci_table,
  2227. .probe = agp_intel_probe,
  2228. .remove = __devexit_p(agp_intel_remove),
  2229. #ifdef CONFIG_PM
  2230. .resume = agp_intel_resume,
  2231. #endif
  2232. };
  2233. static int __init agp_intel_init(void)
  2234. {
  2235. if (agp_off)
  2236. return -EINVAL;
  2237. return pci_register_driver(&agp_intel_pci_driver);
  2238. }
  2239. static void __exit agp_intel_cleanup(void)
  2240. {
  2241. pci_unregister_driver(&agp_intel_pci_driver);
  2242. }
  2243. module_init(agp_intel_init);
  2244. module_exit(agp_intel_cleanup);
  2245. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2246. MODULE_LICENSE("GPL and additional rights");