i915_gem.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include "i915_trace.h"
  31. #include "intel_drv.h"
  32. #include <linux/shmem_fs.h>
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-buf.h>
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  40. unsigned alignment,
  41. bool map_and_fenceable,
  42. bool nonblocking);
  43. static int i915_gem_phys_pwrite(struct drm_device *dev,
  44. struct drm_i915_gem_object *obj,
  45. struct drm_i915_gem_pwrite *args,
  46. struct drm_file *file);
  47. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  48. struct drm_i915_gem_object *obj);
  49. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  50. struct drm_i915_fence_reg *fence,
  51. bool enable);
  52. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  53. struct shrink_control *sc);
  54. static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
  55. static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
  56. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  57. static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
  58. {
  59. if (obj->tiling_mode)
  60. i915_gem_release_mmap(obj);
  61. /* As we do not have an associated fence register, we will force
  62. * a tiling change if we ever need to acquire one.
  63. */
  64. obj->fence_dirty = false;
  65. obj->fence_reg = I915_FENCE_REG_NONE;
  66. }
  67. /* some bookkeeping */
  68. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  69. size_t size)
  70. {
  71. dev_priv->mm.object_count++;
  72. dev_priv->mm.object_memory += size;
  73. }
  74. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  75. size_t size)
  76. {
  77. dev_priv->mm.object_count--;
  78. dev_priv->mm.object_memory -= size;
  79. }
  80. static int
  81. i915_gem_wait_for_error(struct drm_device *dev)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. struct completion *x = &dev_priv->error_completion;
  85. unsigned long flags;
  86. int ret;
  87. if (!atomic_read(&dev_priv->mm.wedged))
  88. return 0;
  89. /*
  90. * Only wait 10 seconds for the gpu reset to complete to avoid hanging
  91. * userspace. If it takes that long something really bad is going on and
  92. * we should simply try to bail out and fail as gracefully as possible.
  93. */
  94. ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
  95. if (ret == 0) {
  96. DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
  97. return -EIO;
  98. } else if (ret < 0) {
  99. return ret;
  100. }
  101. if (atomic_read(&dev_priv->mm.wedged)) {
  102. /* GPU is hung, bump the completion count to account for
  103. * the token we just consumed so that we never hit zero and
  104. * end up waiting upon a subsequent completion event that
  105. * will never happen.
  106. */
  107. spin_lock_irqsave(&x->wait.lock, flags);
  108. x->done++;
  109. spin_unlock_irqrestore(&x->wait.lock, flags);
  110. }
  111. return 0;
  112. }
  113. int i915_mutex_lock_interruptible(struct drm_device *dev)
  114. {
  115. int ret;
  116. ret = i915_gem_wait_for_error(dev);
  117. if (ret)
  118. return ret;
  119. ret = mutex_lock_interruptible(&dev->struct_mutex);
  120. if (ret)
  121. return ret;
  122. WARN_ON(i915_verify_lists(dev));
  123. return 0;
  124. }
  125. static inline bool
  126. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  127. {
  128. return obj->gtt_space && !obj->active;
  129. }
  130. int
  131. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  132. struct drm_file *file)
  133. {
  134. struct drm_i915_gem_init *args = data;
  135. if (drm_core_check_feature(dev, DRIVER_MODESET))
  136. return -ENODEV;
  137. if (args->gtt_start >= args->gtt_end ||
  138. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  139. return -EINVAL;
  140. /* GEM with user mode setting was never supported on ilk and later. */
  141. if (INTEL_INFO(dev)->gen >= 5)
  142. return -ENODEV;
  143. mutex_lock(&dev->struct_mutex);
  144. i915_gem_init_global_gtt(dev, args->gtt_start,
  145. args->gtt_end, args->gtt_end);
  146. mutex_unlock(&dev->struct_mutex);
  147. return 0;
  148. }
  149. int
  150. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  151. struct drm_file *file)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct drm_i915_gem_get_aperture *args = data;
  155. struct drm_i915_gem_object *obj;
  156. size_t pinned;
  157. pinned = 0;
  158. mutex_lock(&dev->struct_mutex);
  159. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  160. if (obj->pin_count)
  161. pinned += obj->gtt_space->size;
  162. mutex_unlock(&dev->struct_mutex);
  163. args->aper_size = dev_priv->mm.gtt_total;
  164. args->aper_available_size = args->aper_size - pinned;
  165. return 0;
  166. }
  167. void *i915_gem_object_alloc(struct drm_device *dev)
  168. {
  169. struct drm_i915_private *dev_priv = dev->dev_private;
  170. return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
  171. }
  172. void i915_gem_object_free(struct drm_i915_gem_object *obj)
  173. {
  174. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  175. kmem_cache_free(dev_priv->slab, obj);
  176. }
  177. static int
  178. i915_gem_create(struct drm_file *file,
  179. struct drm_device *dev,
  180. uint64_t size,
  181. uint32_t *handle_p)
  182. {
  183. struct drm_i915_gem_object *obj;
  184. int ret;
  185. u32 handle;
  186. size = roundup(size, PAGE_SIZE);
  187. if (size == 0)
  188. return -EINVAL;
  189. /* Allocate the new object */
  190. obj = i915_gem_alloc_object(dev, size);
  191. if (obj == NULL)
  192. return -ENOMEM;
  193. ret = drm_gem_handle_create(file, &obj->base, &handle);
  194. if (ret) {
  195. drm_gem_object_release(&obj->base);
  196. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  197. i915_gem_object_free(obj);
  198. return ret;
  199. }
  200. /* drop reference from allocate - handle holds it now */
  201. drm_gem_object_unreference(&obj->base);
  202. trace_i915_gem_object_create(obj);
  203. *handle_p = handle;
  204. return 0;
  205. }
  206. int
  207. i915_gem_dumb_create(struct drm_file *file,
  208. struct drm_device *dev,
  209. struct drm_mode_create_dumb *args)
  210. {
  211. /* have to work out size/pitch and return them */
  212. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  213. args->size = args->pitch * args->height;
  214. return i915_gem_create(file, dev,
  215. args->size, &args->handle);
  216. }
  217. int i915_gem_dumb_destroy(struct drm_file *file,
  218. struct drm_device *dev,
  219. uint32_t handle)
  220. {
  221. return drm_gem_handle_delete(file, handle);
  222. }
  223. /**
  224. * Creates a new mm object and returns a handle to it.
  225. */
  226. int
  227. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  228. struct drm_file *file)
  229. {
  230. struct drm_i915_gem_create *args = data;
  231. return i915_gem_create(file, dev,
  232. args->size, &args->handle);
  233. }
  234. static inline int
  235. __copy_to_user_swizzled(char __user *cpu_vaddr,
  236. const char *gpu_vaddr, int gpu_offset,
  237. int length)
  238. {
  239. int ret, cpu_offset = 0;
  240. while (length > 0) {
  241. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  242. int this_length = min(cacheline_end - gpu_offset, length);
  243. int swizzled_gpu_offset = gpu_offset ^ 64;
  244. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  245. gpu_vaddr + swizzled_gpu_offset,
  246. this_length);
  247. if (ret)
  248. return ret + length;
  249. cpu_offset += this_length;
  250. gpu_offset += this_length;
  251. length -= this_length;
  252. }
  253. return 0;
  254. }
  255. static inline int
  256. __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
  257. const char __user *cpu_vaddr,
  258. int length)
  259. {
  260. int ret, cpu_offset = 0;
  261. while (length > 0) {
  262. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  263. int this_length = min(cacheline_end - gpu_offset, length);
  264. int swizzled_gpu_offset = gpu_offset ^ 64;
  265. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  266. cpu_vaddr + cpu_offset,
  267. this_length);
  268. if (ret)
  269. return ret + length;
  270. cpu_offset += this_length;
  271. gpu_offset += this_length;
  272. length -= this_length;
  273. }
  274. return 0;
  275. }
  276. /* Per-page copy function for the shmem pread fastpath.
  277. * Flushes invalid cachelines before reading the target if
  278. * needs_clflush is set. */
  279. static int
  280. shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
  281. char __user *user_data,
  282. bool page_do_bit17_swizzling, bool needs_clflush)
  283. {
  284. char *vaddr;
  285. int ret;
  286. if (unlikely(page_do_bit17_swizzling))
  287. return -EINVAL;
  288. vaddr = kmap_atomic(page);
  289. if (needs_clflush)
  290. drm_clflush_virt_range(vaddr + shmem_page_offset,
  291. page_length);
  292. ret = __copy_to_user_inatomic(user_data,
  293. vaddr + shmem_page_offset,
  294. page_length);
  295. kunmap_atomic(vaddr);
  296. return ret ? -EFAULT : 0;
  297. }
  298. static void
  299. shmem_clflush_swizzled_range(char *addr, unsigned long length,
  300. bool swizzled)
  301. {
  302. if (unlikely(swizzled)) {
  303. unsigned long start = (unsigned long) addr;
  304. unsigned long end = (unsigned long) addr + length;
  305. /* For swizzling simply ensure that we always flush both
  306. * channels. Lame, but simple and it works. Swizzled
  307. * pwrite/pread is far from a hotpath - current userspace
  308. * doesn't use it at all. */
  309. start = round_down(start, 128);
  310. end = round_up(end, 128);
  311. drm_clflush_virt_range((void *)start, end - start);
  312. } else {
  313. drm_clflush_virt_range(addr, length);
  314. }
  315. }
  316. /* Only difference to the fast-path function is that this can handle bit17
  317. * and uses non-atomic copy and kmap functions. */
  318. static int
  319. shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
  320. char __user *user_data,
  321. bool page_do_bit17_swizzling, bool needs_clflush)
  322. {
  323. char *vaddr;
  324. int ret;
  325. vaddr = kmap(page);
  326. if (needs_clflush)
  327. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  328. page_length,
  329. page_do_bit17_swizzling);
  330. if (page_do_bit17_swizzling)
  331. ret = __copy_to_user_swizzled(user_data,
  332. vaddr, shmem_page_offset,
  333. page_length);
  334. else
  335. ret = __copy_to_user(user_data,
  336. vaddr + shmem_page_offset,
  337. page_length);
  338. kunmap(page);
  339. return ret ? - EFAULT : 0;
  340. }
  341. static int
  342. i915_gem_shmem_pread(struct drm_device *dev,
  343. struct drm_i915_gem_object *obj,
  344. struct drm_i915_gem_pread *args,
  345. struct drm_file *file)
  346. {
  347. char __user *user_data;
  348. ssize_t remain;
  349. loff_t offset;
  350. int shmem_page_offset, page_length, ret = 0;
  351. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  352. int prefaulted = 0;
  353. int needs_clflush = 0;
  354. struct scatterlist *sg;
  355. int i;
  356. user_data = (char __user *) (uintptr_t) args->data_ptr;
  357. remain = args->size;
  358. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  359. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
  360. /* If we're not in the cpu read domain, set ourself into the gtt
  361. * read domain and manually flush cachelines (if required). This
  362. * optimizes for the case when the gpu will dirty the data
  363. * anyway again before the next pread happens. */
  364. if (obj->cache_level == I915_CACHE_NONE)
  365. needs_clflush = 1;
  366. if (obj->gtt_space) {
  367. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  368. if (ret)
  369. return ret;
  370. }
  371. }
  372. ret = i915_gem_object_get_pages(obj);
  373. if (ret)
  374. return ret;
  375. i915_gem_object_pin_pages(obj);
  376. offset = args->offset;
  377. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  378. struct page *page;
  379. if (i < offset >> PAGE_SHIFT)
  380. continue;
  381. if (remain <= 0)
  382. break;
  383. /* Operation in this page
  384. *
  385. * shmem_page_offset = offset within page in shmem file
  386. * page_length = bytes to copy for this page
  387. */
  388. shmem_page_offset = offset_in_page(offset);
  389. page_length = remain;
  390. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  391. page_length = PAGE_SIZE - shmem_page_offset;
  392. page = sg_page(sg);
  393. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  394. (page_to_phys(page) & (1 << 17)) != 0;
  395. ret = shmem_pread_fast(page, shmem_page_offset, page_length,
  396. user_data, page_do_bit17_swizzling,
  397. needs_clflush);
  398. if (ret == 0)
  399. goto next_page;
  400. mutex_unlock(&dev->struct_mutex);
  401. if (!prefaulted) {
  402. ret = fault_in_multipages_writeable(user_data, remain);
  403. /* Userspace is tricking us, but we've already clobbered
  404. * its pages with the prefault and promised to write the
  405. * data up to the first fault. Hence ignore any errors
  406. * and just continue. */
  407. (void)ret;
  408. prefaulted = 1;
  409. }
  410. ret = shmem_pread_slow(page, shmem_page_offset, page_length,
  411. user_data, page_do_bit17_swizzling,
  412. needs_clflush);
  413. mutex_lock(&dev->struct_mutex);
  414. next_page:
  415. mark_page_accessed(page);
  416. if (ret)
  417. goto out;
  418. remain -= page_length;
  419. user_data += page_length;
  420. offset += page_length;
  421. }
  422. out:
  423. i915_gem_object_unpin_pages(obj);
  424. return ret;
  425. }
  426. /**
  427. * Reads data from the object referenced by handle.
  428. *
  429. * On error, the contents of *data are undefined.
  430. */
  431. int
  432. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  433. struct drm_file *file)
  434. {
  435. struct drm_i915_gem_pread *args = data;
  436. struct drm_i915_gem_object *obj;
  437. int ret = 0;
  438. if (args->size == 0)
  439. return 0;
  440. if (!access_ok(VERIFY_WRITE,
  441. (char __user *)(uintptr_t)args->data_ptr,
  442. args->size))
  443. return -EFAULT;
  444. ret = i915_mutex_lock_interruptible(dev);
  445. if (ret)
  446. return ret;
  447. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  448. if (&obj->base == NULL) {
  449. ret = -ENOENT;
  450. goto unlock;
  451. }
  452. /* Bounds check source. */
  453. if (args->offset > obj->base.size ||
  454. args->size > obj->base.size - args->offset) {
  455. ret = -EINVAL;
  456. goto out;
  457. }
  458. /* prime objects have no backing filp to GEM pread/pwrite
  459. * pages from.
  460. */
  461. if (!obj->base.filp) {
  462. ret = -EINVAL;
  463. goto out;
  464. }
  465. trace_i915_gem_object_pread(obj, args->offset, args->size);
  466. ret = i915_gem_shmem_pread(dev, obj, args, file);
  467. out:
  468. drm_gem_object_unreference(&obj->base);
  469. unlock:
  470. mutex_unlock(&dev->struct_mutex);
  471. return ret;
  472. }
  473. /* This is the fast write path which cannot handle
  474. * page faults in the source data
  475. */
  476. static inline int
  477. fast_user_write(struct io_mapping *mapping,
  478. loff_t page_base, int page_offset,
  479. char __user *user_data,
  480. int length)
  481. {
  482. void __iomem *vaddr_atomic;
  483. void *vaddr;
  484. unsigned long unwritten;
  485. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  486. /* We can use the cpu mem copy function because this is X86. */
  487. vaddr = (void __force*)vaddr_atomic + page_offset;
  488. unwritten = __copy_from_user_inatomic_nocache(vaddr,
  489. user_data, length);
  490. io_mapping_unmap_atomic(vaddr_atomic);
  491. return unwritten;
  492. }
  493. /**
  494. * This is the fast pwrite path, where we copy the data directly from the
  495. * user into the GTT, uncached.
  496. */
  497. static int
  498. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  499. struct drm_i915_gem_object *obj,
  500. struct drm_i915_gem_pwrite *args,
  501. struct drm_file *file)
  502. {
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. ssize_t remain;
  505. loff_t offset, page_base;
  506. char __user *user_data;
  507. int page_offset, page_length, ret;
  508. ret = i915_gem_object_pin(obj, 0, true, true);
  509. if (ret)
  510. goto out;
  511. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  512. if (ret)
  513. goto out_unpin;
  514. ret = i915_gem_object_put_fence(obj);
  515. if (ret)
  516. goto out_unpin;
  517. user_data = (char __user *) (uintptr_t) args->data_ptr;
  518. remain = args->size;
  519. offset = obj->gtt_offset + args->offset;
  520. while (remain > 0) {
  521. /* Operation in this page
  522. *
  523. * page_base = page offset within aperture
  524. * page_offset = offset within page
  525. * page_length = bytes to copy for this page
  526. */
  527. page_base = offset & PAGE_MASK;
  528. page_offset = offset_in_page(offset);
  529. page_length = remain;
  530. if ((page_offset + remain) > PAGE_SIZE)
  531. page_length = PAGE_SIZE - page_offset;
  532. /* If we get a fault while copying data, then (presumably) our
  533. * source page isn't available. Return the error and we'll
  534. * retry in the slow path.
  535. */
  536. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  537. page_offset, user_data, page_length)) {
  538. ret = -EFAULT;
  539. goto out_unpin;
  540. }
  541. remain -= page_length;
  542. user_data += page_length;
  543. offset += page_length;
  544. }
  545. out_unpin:
  546. i915_gem_object_unpin(obj);
  547. out:
  548. return ret;
  549. }
  550. /* Per-page copy function for the shmem pwrite fastpath.
  551. * Flushes invalid cachelines before writing to the target if
  552. * needs_clflush_before is set and flushes out any written cachelines after
  553. * writing if needs_clflush is set. */
  554. static int
  555. shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
  556. char __user *user_data,
  557. bool page_do_bit17_swizzling,
  558. bool needs_clflush_before,
  559. bool needs_clflush_after)
  560. {
  561. char *vaddr;
  562. int ret;
  563. if (unlikely(page_do_bit17_swizzling))
  564. return -EINVAL;
  565. vaddr = kmap_atomic(page);
  566. if (needs_clflush_before)
  567. drm_clflush_virt_range(vaddr + shmem_page_offset,
  568. page_length);
  569. ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
  570. user_data,
  571. page_length);
  572. if (needs_clflush_after)
  573. drm_clflush_virt_range(vaddr + shmem_page_offset,
  574. page_length);
  575. kunmap_atomic(vaddr);
  576. return ret ? -EFAULT : 0;
  577. }
  578. /* Only difference to the fast-path function is that this can handle bit17
  579. * and uses non-atomic copy and kmap functions. */
  580. static int
  581. shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
  582. char __user *user_data,
  583. bool page_do_bit17_swizzling,
  584. bool needs_clflush_before,
  585. bool needs_clflush_after)
  586. {
  587. char *vaddr;
  588. int ret;
  589. vaddr = kmap(page);
  590. if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
  591. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  592. page_length,
  593. page_do_bit17_swizzling);
  594. if (page_do_bit17_swizzling)
  595. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  596. user_data,
  597. page_length);
  598. else
  599. ret = __copy_from_user(vaddr + shmem_page_offset,
  600. user_data,
  601. page_length);
  602. if (needs_clflush_after)
  603. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  604. page_length,
  605. page_do_bit17_swizzling);
  606. kunmap(page);
  607. return ret ? -EFAULT : 0;
  608. }
  609. static int
  610. i915_gem_shmem_pwrite(struct drm_device *dev,
  611. struct drm_i915_gem_object *obj,
  612. struct drm_i915_gem_pwrite *args,
  613. struct drm_file *file)
  614. {
  615. ssize_t remain;
  616. loff_t offset;
  617. char __user *user_data;
  618. int shmem_page_offset, page_length, ret = 0;
  619. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  620. int hit_slowpath = 0;
  621. int needs_clflush_after = 0;
  622. int needs_clflush_before = 0;
  623. int i;
  624. struct scatterlist *sg;
  625. user_data = (char __user *) (uintptr_t) args->data_ptr;
  626. remain = args->size;
  627. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  628. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  629. /* If we're not in the cpu write domain, set ourself into the gtt
  630. * write domain and manually flush cachelines (if required). This
  631. * optimizes for the case when the gpu will use the data
  632. * right away and we therefore have to clflush anyway. */
  633. if (obj->cache_level == I915_CACHE_NONE)
  634. needs_clflush_after = 1;
  635. if (obj->gtt_space) {
  636. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  637. if (ret)
  638. return ret;
  639. }
  640. }
  641. /* Same trick applies for invalidate partially written cachelines before
  642. * writing. */
  643. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
  644. && obj->cache_level == I915_CACHE_NONE)
  645. needs_clflush_before = 1;
  646. ret = i915_gem_object_get_pages(obj);
  647. if (ret)
  648. return ret;
  649. i915_gem_object_pin_pages(obj);
  650. offset = args->offset;
  651. obj->dirty = 1;
  652. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  653. struct page *page;
  654. int partial_cacheline_write;
  655. if (i < offset >> PAGE_SHIFT)
  656. continue;
  657. if (remain <= 0)
  658. break;
  659. /* Operation in this page
  660. *
  661. * shmem_page_offset = offset within page in shmem file
  662. * page_length = bytes to copy for this page
  663. */
  664. shmem_page_offset = offset_in_page(offset);
  665. page_length = remain;
  666. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  667. page_length = PAGE_SIZE - shmem_page_offset;
  668. /* If we don't overwrite a cacheline completely we need to be
  669. * careful to have up-to-date data by first clflushing. Don't
  670. * overcomplicate things and flush the entire patch. */
  671. partial_cacheline_write = needs_clflush_before &&
  672. ((shmem_page_offset | page_length)
  673. & (boot_cpu_data.x86_clflush_size - 1));
  674. page = sg_page(sg);
  675. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  676. (page_to_phys(page) & (1 << 17)) != 0;
  677. ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
  678. user_data, page_do_bit17_swizzling,
  679. partial_cacheline_write,
  680. needs_clflush_after);
  681. if (ret == 0)
  682. goto next_page;
  683. hit_slowpath = 1;
  684. mutex_unlock(&dev->struct_mutex);
  685. ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
  686. user_data, page_do_bit17_swizzling,
  687. partial_cacheline_write,
  688. needs_clflush_after);
  689. mutex_lock(&dev->struct_mutex);
  690. next_page:
  691. set_page_dirty(page);
  692. mark_page_accessed(page);
  693. if (ret)
  694. goto out;
  695. remain -= page_length;
  696. user_data += page_length;
  697. offset += page_length;
  698. }
  699. out:
  700. i915_gem_object_unpin_pages(obj);
  701. if (hit_slowpath) {
  702. /*
  703. * Fixup: Flush cpu caches in case we didn't flush the dirty
  704. * cachelines in-line while writing and the object moved
  705. * out of the cpu write domain while we've dropped the lock.
  706. */
  707. if (!needs_clflush_after &&
  708. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  709. i915_gem_clflush_object(obj);
  710. i915_gem_chipset_flush(dev);
  711. }
  712. }
  713. if (needs_clflush_after)
  714. i915_gem_chipset_flush(dev);
  715. return ret;
  716. }
  717. /**
  718. * Writes data to the object referenced by handle.
  719. *
  720. * On error, the contents of the buffer that were to be modified are undefined.
  721. */
  722. int
  723. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  724. struct drm_file *file)
  725. {
  726. struct drm_i915_gem_pwrite *args = data;
  727. struct drm_i915_gem_object *obj;
  728. int ret;
  729. if (args->size == 0)
  730. return 0;
  731. if (!access_ok(VERIFY_READ,
  732. (char __user *)(uintptr_t)args->data_ptr,
  733. args->size))
  734. return -EFAULT;
  735. ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
  736. args->size);
  737. if (ret)
  738. return -EFAULT;
  739. ret = i915_mutex_lock_interruptible(dev);
  740. if (ret)
  741. return ret;
  742. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  743. if (&obj->base == NULL) {
  744. ret = -ENOENT;
  745. goto unlock;
  746. }
  747. /* Bounds check destination. */
  748. if (args->offset > obj->base.size ||
  749. args->size > obj->base.size - args->offset) {
  750. ret = -EINVAL;
  751. goto out;
  752. }
  753. /* prime objects have no backing filp to GEM pread/pwrite
  754. * pages from.
  755. */
  756. if (!obj->base.filp) {
  757. ret = -EINVAL;
  758. goto out;
  759. }
  760. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  761. ret = -EFAULT;
  762. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  763. * it would end up going through the fenced access, and we'll get
  764. * different detiling behavior between reading and writing.
  765. * pread/pwrite currently are reading and writing from the CPU
  766. * perspective, requiring manual detiling by the client.
  767. */
  768. if (obj->phys_obj) {
  769. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  770. goto out;
  771. }
  772. if (obj->cache_level == I915_CACHE_NONE &&
  773. obj->tiling_mode == I915_TILING_NONE &&
  774. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  775. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  776. /* Note that the gtt paths might fail with non-page-backed user
  777. * pointers (e.g. gtt mappings when moving data between
  778. * textures). Fallback to the shmem path in that case. */
  779. }
  780. if (ret == -EFAULT || ret == -ENOSPC)
  781. ret = i915_gem_shmem_pwrite(dev, obj, args, file);
  782. out:
  783. drm_gem_object_unreference(&obj->base);
  784. unlock:
  785. mutex_unlock(&dev->struct_mutex);
  786. return ret;
  787. }
  788. int
  789. i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  790. bool interruptible)
  791. {
  792. if (atomic_read(&dev_priv->mm.wedged)) {
  793. struct completion *x = &dev_priv->error_completion;
  794. bool recovery_complete;
  795. unsigned long flags;
  796. /* Give the error handler a chance to run. */
  797. spin_lock_irqsave(&x->wait.lock, flags);
  798. recovery_complete = x->done > 0;
  799. spin_unlock_irqrestore(&x->wait.lock, flags);
  800. /* Non-interruptible callers can't handle -EAGAIN, hence return
  801. * -EIO unconditionally for these. */
  802. if (!interruptible)
  803. return -EIO;
  804. /* Recovery complete, but still wedged means reset failure. */
  805. if (recovery_complete)
  806. return -EIO;
  807. return -EAGAIN;
  808. }
  809. return 0;
  810. }
  811. /*
  812. * Compare seqno against outstanding lazy request. Emit a request if they are
  813. * equal.
  814. */
  815. static int
  816. i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
  817. {
  818. int ret;
  819. BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
  820. ret = 0;
  821. if (seqno == ring->outstanding_lazy_request)
  822. ret = i915_add_request(ring, NULL, NULL);
  823. return ret;
  824. }
  825. /**
  826. * __wait_seqno - wait until execution of seqno has finished
  827. * @ring: the ring expected to report seqno
  828. * @seqno: duh!
  829. * @interruptible: do an interruptible wait (normally yes)
  830. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  831. *
  832. * Returns 0 if the seqno was found within the alloted time. Else returns the
  833. * errno with remaining time filled in timeout argument.
  834. */
  835. static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
  836. bool interruptible, struct timespec *timeout)
  837. {
  838. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  839. struct timespec before, now, wait_time={1,0};
  840. unsigned long timeout_jiffies;
  841. long end;
  842. bool wait_forever = true;
  843. int ret;
  844. if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
  845. return 0;
  846. trace_i915_gem_request_wait_begin(ring, seqno);
  847. if (timeout != NULL) {
  848. wait_time = *timeout;
  849. wait_forever = false;
  850. }
  851. timeout_jiffies = timespec_to_jiffies(&wait_time);
  852. if (WARN_ON(!ring->irq_get(ring)))
  853. return -ENODEV;
  854. /* Record current time in case interrupted by signal, or wedged * */
  855. getrawmonotonic(&before);
  856. #define EXIT_COND \
  857. (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
  858. atomic_read(&dev_priv->mm.wedged))
  859. do {
  860. if (interruptible)
  861. end = wait_event_interruptible_timeout(ring->irq_queue,
  862. EXIT_COND,
  863. timeout_jiffies);
  864. else
  865. end = wait_event_timeout(ring->irq_queue, EXIT_COND,
  866. timeout_jiffies);
  867. ret = i915_gem_check_wedge(dev_priv, interruptible);
  868. if (ret)
  869. end = ret;
  870. } while (end == 0 && wait_forever);
  871. getrawmonotonic(&now);
  872. ring->irq_put(ring);
  873. trace_i915_gem_request_wait_end(ring, seqno);
  874. #undef EXIT_COND
  875. if (timeout) {
  876. struct timespec sleep_time = timespec_sub(now, before);
  877. *timeout = timespec_sub(*timeout, sleep_time);
  878. }
  879. switch (end) {
  880. case -EIO:
  881. case -EAGAIN: /* Wedged */
  882. case -ERESTARTSYS: /* Signal */
  883. return (int)end;
  884. case 0: /* Timeout */
  885. if (timeout)
  886. set_normalized_timespec(timeout, 0, 0);
  887. return -ETIME;
  888. default: /* Completed */
  889. WARN_ON(end < 0); /* We're not aware of other errors */
  890. return 0;
  891. }
  892. }
  893. /**
  894. * Waits for a sequence number to be signaled, and cleans up the
  895. * request and object lists appropriately for that event.
  896. */
  897. int
  898. i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
  899. {
  900. struct drm_device *dev = ring->dev;
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. bool interruptible = dev_priv->mm.interruptible;
  903. int ret;
  904. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  905. BUG_ON(seqno == 0);
  906. ret = i915_gem_check_wedge(dev_priv, interruptible);
  907. if (ret)
  908. return ret;
  909. ret = i915_gem_check_olr(ring, seqno);
  910. if (ret)
  911. return ret;
  912. return __wait_seqno(ring, seqno, interruptible, NULL);
  913. }
  914. /**
  915. * Ensures that all rendering to the object has completed and the object is
  916. * safe to unbind from the GTT or access from the CPU.
  917. */
  918. static __must_check int
  919. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  920. bool readonly)
  921. {
  922. struct intel_ring_buffer *ring = obj->ring;
  923. u32 seqno;
  924. int ret;
  925. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  926. if (seqno == 0)
  927. return 0;
  928. ret = i915_wait_seqno(ring, seqno);
  929. if (ret)
  930. return ret;
  931. i915_gem_retire_requests_ring(ring);
  932. /* Manually manage the write flush as we may have not yet
  933. * retired the buffer.
  934. */
  935. if (obj->last_write_seqno &&
  936. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  937. obj->last_write_seqno = 0;
  938. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  939. }
  940. return 0;
  941. }
  942. /* A nonblocking variant of the above wait. This is a highly dangerous routine
  943. * as the object state may change during this call.
  944. */
  945. static __must_check int
  946. i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
  947. bool readonly)
  948. {
  949. struct drm_device *dev = obj->base.dev;
  950. struct drm_i915_private *dev_priv = dev->dev_private;
  951. struct intel_ring_buffer *ring = obj->ring;
  952. u32 seqno;
  953. int ret;
  954. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  955. BUG_ON(!dev_priv->mm.interruptible);
  956. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  957. if (seqno == 0)
  958. return 0;
  959. ret = i915_gem_check_wedge(dev_priv, true);
  960. if (ret)
  961. return ret;
  962. ret = i915_gem_check_olr(ring, seqno);
  963. if (ret)
  964. return ret;
  965. mutex_unlock(&dev->struct_mutex);
  966. ret = __wait_seqno(ring, seqno, true, NULL);
  967. mutex_lock(&dev->struct_mutex);
  968. i915_gem_retire_requests_ring(ring);
  969. /* Manually manage the write flush as we may have not yet
  970. * retired the buffer.
  971. */
  972. if (obj->last_write_seqno &&
  973. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  974. obj->last_write_seqno = 0;
  975. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  976. }
  977. return ret;
  978. }
  979. /**
  980. * Called when user space prepares to use an object with the CPU, either
  981. * through the mmap ioctl's mapping or a GTT mapping.
  982. */
  983. int
  984. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  985. struct drm_file *file)
  986. {
  987. struct drm_i915_gem_set_domain *args = data;
  988. struct drm_i915_gem_object *obj;
  989. uint32_t read_domains = args->read_domains;
  990. uint32_t write_domain = args->write_domain;
  991. int ret;
  992. /* Only handle setting domains to types used by the CPU. */
  993. if (write_domain & I915_GEM_GPU_DOMAINS)
  994. return -EINVAL;
  995. if (read_domains & I915_GEM_GPU_DOMAINS)
  996. return -EINVAL;
  997. /* Having something in the write domain implies it's in the read
  998. * domain, and only that read domain. Enforce that in the request.
  999. */
  1000. if (write_domain != 0 && read_domains != write_domain)
  1001. return -EINVAL;
  1002. ret = i915_mutex_lock_interruptible(dev);
  1003. if (ret)
  1004. return ret;
  1005. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1006. if (&obj->base == NULL) {
  1007. ret = -ENOENT;
  1008. goto unlock;
  1009. }
  1010. /* Try to flush the object off the GPU without holding the lock.
  1011. * We will repeat the flush holding the lock in the normal manner
  1012. * to catch cases where we are gazumped.
  1013. */
  1014. ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
  1015. if (ret)
  1016. goto unref;
  1017. if (read_domains & I915_GEM_DOMAIN_GTT) {
  1018. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  1019. /* Silently promote "you're not bound, there was nothing to do"
  1020. * to success, since the client was just asking us to
  1021. * make sure everything was done.
  1022. */
  1023. if (ret == -EINVAL)
  1024. ret = 0;
  1025. } else {
  1026. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  1027. }
  1028. unref:
  1029. drm_gem_object_unreference(&obj->base);
  1030. unlock:
  1031. mutex_unlock(&dev->struct_mutex);
  1032. return ret;
  1033. }
  1034. /**
  1035. * Called when user space has done writes to this buffer
  1036. */
  1037. int
  1038. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1039. struct drm_file *file)
  1040. {
  1041. struct drm_i915_gem_sw_finish *args = data;
  1042. struct drm_i915_gem_object *obj;
  1043. int ret = 0;
  1044. ret = i915_mutex_lock_interruptible(dev);
  1045. if (ret)
  1046. return ret;
  1047. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1048. if (&obj->base == NULL) {
  1049. ret = -ENOENT;
  1050. goto unlock;
  1051. }
  1052. /* Pinned buffers may be scanout, so flush the cache */
  1053. if (obj->pin_count)
  1054. i915_gem_object_flush_cpu_write_domain(obj);
  1055. drm_gem_object_unreference(&obj->base);
  1056. unlock:
  1057. mutex_unlock(&dev->struct_mutex);
  1058. return ret;
  1059. }
  1060. /**
  1061. * Maps the contents of an object, returning the address it is mapped
  1062. * into.
  1063. *
  1064. * While the mapping holds a reference on the contents of the object, it doesn't
  1065. * imply a ref on the object itself.
  1066. */
  1067. int
  1068. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1069. struct drm_file *file)
  1070. {
  1071. struct drm_i915_gem_mmap *args = data;
  1072. struct drm_gem_object *obj;
  1073. unsigned long addr;
  1074. obj = drm_gem_object_lookup(dev, file, args->handle);
  1075. if (obj == NULL)
  1076. return -ENOENT;
  1077. /* prime objects have no backing filp to GEM mmap
  1078. * pages from.
  1079. */
  1080. if (!obj->filp) {
  1081. drm_gem_object_unreference_unlocked(obj);
  1082. return -EINVAL;
  1083. }
  1084. addr = vm_mmap(obj->filp, 0, args->size,
  1085. PROT_READ | PROT_WRITE, MAP_SHARED,
  1086. args->offset);
  1087. drm_gem_object_unreference_unlocked(obj);
  1088. if (IS_ERR((void *)addr))
  1089. return addr;
  1090. args->addr_ptr = (uint64_t) addr;
  1091. return 0;
  1092. }
  1093. /**
  1094. * i915_gem_fault - fault a page into the GTT
  1095. * vma: VMA in question
  1096. * vmf: fault info
  1097. *
  1098. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1099. * from userspace. The fault handler takes care of binding the object to
  1100. * the GTT (if needed), allocating and programming a fence register (again,
  1101. * only if needed based on whether the old reg is still valid or the object
  1102. * is tiled) and inserting a new PTE into the faulting process.
  1103. *
  1104. * Note that the faulting process may involve evicting existing objects
  1105. * from the GTT and/or fence registers to make room. So performance may
  1106. * suffer if the GTT working set is large or there are few fence registers
  1107. * left.
  1108. */
  1109. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1110. {
  1111. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1112. struct drm_device *dev = obj->base.dev;
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. pgoff_t page_offset;
  1115. unsigned long pfn;
  1116. int ret = 0;
  1117. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1118. /* We don't use vmf->pgoff since that has the fake offset */
  1119. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1120. PAGE_SHIFT;
  1121. ret = i915_mutex_lock_interruptible(dev);
  1122. if (ret)
  1123. goto out;
  1124. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1125. /* Now bind it into the GTT if needed */
  1126. ret = i915_gem_object_pin(obj, 0, true, false);
  1127. if (ret)
  1128. goto unlock;
  1129. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1130. if (ret)
  1131. goto unpin;
  1132. ret = i915_gem_object_get_fence(obj);
  1133. if (ret)
  1134. goto unpin;
  1135. obj->fault_mappable = true;
  1136. pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
  1137. page_offset;
  1138. /* Finally, remap it using the new GTT offset */
  1139. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1140. unpin:
  1141. i915_gem_object_unpin(obj);
  1142. unlock:
  1143. mutex_unlock(&dev->struct_mutex);
  1144. out:
  1145. switch (ret) {
  1146. case -EIO:
  1147. /* If this -EIO is due to a gpu hang, give the reset code a
  1148. * chance to clean up the mess. Otherwise return the proper
  1149. * SIGBUS. */
  1150. if (!atomic_read(&dev_priv->mm.wedged))
  1151. return VM_FAULT_SIGBUS;
  1152. case -EAGAIN:
  1153. /* Give the error handler a chance to run and move the
  1154. * objects off the GPU active list. Next time we service the
  1155. * fault, we should be able to transition the page into the
  1156. * GTT without touching the GPU (and so avoid further
  1157. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1158. * with coherency, just lost writes.
  1159. */
  1160. set_need_resched();
  1161. case 0:
  1162. case -ERESTARTSYS:
  1163. case -EINTR:
  1164. case -EBUSY:
  1165. /*
  1166. * EBUSY is ok: this just means that another thread
  1167. * already did the job.
  1168. */
  1169. return VM_FAULT_NOPAGE;
  1170. case -ENOMEM:
  1171. return VM_FAULT_OOM;
  1172. case -ENOSPC:
  1173. return VM_FAULT_SIGBUS;
  1174. default:
  1175. WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
  1176. return VM_FAULT_SIGBUS;
  1177. }
  1178. }
  1179. /**
  1180. * i915_gem_release_mmap - remove physical page mappings
  1181. * @obj: obj in question
  1182. *
  1183. * Preserve the reservation of the mmapping with the DRM core code, but
  1184. * relinquish ownership of the pages back to the system.
  1185. *
  1186. * It is vital that we remove the page mapping if we have mapped a tiled
  1187. * object through the GTT and then lose the fence register due to
  1188. * resource pressure. Similarly if the object has been moved out of the
  1189. * aperture, than pages mapped into userspace must be revoked. Removing the
  1190. * mapping will then trigger a page fault on the next user access, allowing
  1191. * fixup by i915_gem_fault().
  1192. */
  1193. void
  1194. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1195. {
  1196. if (!obj->fault_mappable)
  1197. return;
  1198. if (obj->base.dev->dev_mapping)
  1199. unmap_mapping_range(obj->base.dev->dev_mapping,
  1200. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1201. obj->base.size, 1);
  1202. obj->fault_mappable = false;
  1203. }
  1204. static uint32_t
  1205. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1206. {
  1207. uint32_t gtt_size;
  1208. if (INTEL_INFO(dev)->gen >= 4 ||
  1209. tiling_mode == I915_TILING_NONE)
  1210. return size;
  1211. /* Previous chips need a power-of-two fence region when tiling */
  1212. if (INTEL_INFO(dev)->gen == 3)
  1213. gtt_size = 1024*1024;
  1214. else
  1215. gtt_size = 512*1024;
  1216. while (gtt_size < size)
  1217. gtt_size <<= 1;
  1218. return gtt_size;
  1219. }
  1220. /**
  1221. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1222. * @obj: object to check
  1223. *
  1224. * Return the required GTT alignment for an object, taking into account
  1225. * potential fence register mapping.
  1226. */
  1227. static uint32_t
  1228. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1229. uint32_t size,
  1230. int tiling_mode)
  1231. {
  1232. /*
  1233. * Minimum alignment is 4k (GTT page size), but might be greater
  1234. * if a fence register is needed for the object.
  1235. */
  1236. if (INTEL_INFO(dev)->gen >= 4 ||
  1237. tiling_mode == I915_TILING_NONE)
  1238. return 4096;
  1239. /*
  1240. * Previous chips need to be aligned to the size of the smallest
  1241. * fence register that can contain the object.
  1242. */
  1243. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1244. }
  1245. /**
  1246. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1247. * unfenced object
  1248. * @dev: the device
  1249. * @size: size of the object
  1250. * @tiling_mode: tiling mode of the object
  1251. *
  1252. * Return the required GTT alignment for an object, only taking into account
  1253. * unfenced tiled surface requirements.
  1254. */
  1255. uint32_t
  1256. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1257. uint32_t size,
  1258. int tiling_mode)
  1259. {
  1260. /*
  1261. * Minimum alignment is 4k (GTT page size) for sane hw.
  1262. */
  1263. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1264. tiling_mode == I915_TILING_NONE)
  1265. return 4096;
  1266. /* Previous hardware however needs to be aligned to a power-of-two
  1267. * tile height. The simplest method for determining this is to reuse
  1268. * the power-of-tile object size.
  1269. */
  1270. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1271. }
  1272. static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
  1273. {
  1274. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1275. int ret;
  1276. if (obj->base.map_list.map)
  1277. return 0;
  1278. ret = drm_gem_create_mmap_offset(&obj->base);
  1279. if (ret != -ENOSPC)
  1280. return ret;
  1281. /* Badly fragmented mmap space? The only way we can recover
  1282. * space is by destroying unwanted objects. We can't randomly release
  1283. * mmap_offsets as userspace expects them to be persistent for the
  1284. * lifetime of the objects. The closest we can is to release the
  1285. * offsets on purgeable objects by truncating it and marking it purged,
  1286. * which prevents userspace from ever using that object again.
  1287. */
  1288. i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
  1289. ret = drm_gem_create_mmap_offset(&obj->base);
  1290. if (ret != -ENOSPC)
  1291. return ret;
  1292. i915_gem_shrink_all(dev_priv);
  1293. return drm_gem_create_mmap_offset(&obj->base);
  1294. }
  1295. static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
  1296. {
  1297. if (!obj->base.map_list.map)
  1298. return;
  1299. drm_gem_free_mmap_offset(&obj->base);
  1300. }
  1301. int
  1302. i915_gem_mmap_gtt(struct drm_file *file,
  1303. struct drm_device *dev,
  1304. uint32_t handle,
  1305. uint64_t *offset)
  1306. {
  1307. struct drm_i915_private *dev_priv = dev->dev_private;
  1308. struct drm_i915_gem_object *obj;
  1309. int ret;
  1310. ret = i915_mutex_lock_interruptible(dev);
  1311. if (ret)
  1312. return ret;
  1313. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1314. if (&obj->base == NULL) {
  1315. ret = -ENOENT;
  1316. goto unlock;
  1317. }
  1318. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1319. ret = -E2BIG;
  1320. goto out;
  1321. }
  1322. if (obj->madv != I915_MADV_WILLNEED) {
  1323. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1324. ret = -EINVAL;
  1325. goto out;
  1326. }
  1327. ret = i915_gem_object_create_mmap_offset(obj);
  1328. if (ret)
  1329. goto out;
  1330. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1331. out:
  1332. drm_gem_object_unreference(&obj->base);
  1333. unlock:
  1334. mutex_unlock(&dev->struct_mutex);
  1335. return ret;
  1336. }
  1337. /**
  1338. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1339. * @dev: DRM device
  1340. * @data: GTT mapping ioctl data
  1341. * @file: GEM object info
  1342. *
  1343. * Simply returns the fake offset to userspace so it can mmap it.
  1344. * The mmap call will end up in drm_gem_mmap(), which will set things
  1345. * up so we can get faults in the handler above.
  1346. *
  1347. * The fault handler will take care of binding the object into the GTT
  1348. * (since it may have been evicted to make room for something), allocating
  1349. * a fence register, and mapping the appropriate aperture address into
  1350. * userspace.
  1351. */
  1352. int
  1353. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1354. struct drm_file *file)
  1355. {
  1356. struct drm_i915_gem_mmap_gtt *args = data;
  1357. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1358. }
  1359. /* Immediately discard the backing storage */
  1360. static void
  1361. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1362. {
  1363. struct inode *inode;
  1364. i915_gem_object_free_mmap_offset(obj);
  1365. if (obj->base.filp == NULL)
  1366. return;
  1367. /* Our goal here is to return as much of the memory as
  1368. * is possible back to the system as we are called from OOM.
  1369. * To do this we must instruct the shmfs to drop all of its
  1370. * backing pages, *now*.
  1371. */
  1372. inode = obj->base.filp->f_path.dentry->d_inode;
  1373. shmem_truncate_range(inode, 0, (loff_t)-1);
  1374. obj->madv = __I915_MADV_PURGED;
  1375. }
  1376. static inline int
  1377. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1378. {
  1379. return obj->madv == I915_MADV_DONTNEED;
  1380. }
  1381. static void
  1382. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1383. {
  1384. int page_count = obj->base.size / PAGE_SIZE;
  1385. struct scatterlist *sg;
  1386. int ret, i;
  1387. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1388. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1389. if (ret) {
  1390. /* In the event of a disaster, abandon all caches and
  1391. * hope for the best.
  1392. */
  1393. WARN_ON(ret != -EIO);
  1394. i915_gem_clflush_object(obj);
  1395. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1396. }
  1397. if (i915_gem_object_needs_bit17_swizzle(obj))
  1398. i915_gem_object_save_bit_17_swizzle(obj);
  1399. if (obj->madv == I915_MADV_DONTNEED)
  1400. obj->dirty = 0;
  1401. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  1402. struct page *page = sg_page(sg);
  1403. if (obj->dirty)
  1404. set_page_dirty(page);
  1405. if (obj->madv == I915_MADV_WILLNEED)
  1406. mark_page_accessed(page);
  1407. page_cache_release(page);
  1408. }
  1409. obj->dirty = 0;
  1410. sg_free_table(obj->pages);
  1411. kfree(obj->pages);
  1412. }
  1413. static int
  1414. i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
  1415. {
  1416. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1417. if (obj->pages == NULL)
  1418. return 0;
  1419. BUG_ON(obj->gtt_space);
  1420. if (obj->pages_pin_count)
  1421. return -EBUSY;
  1422. ops->put_pages(obj);
  1423. obj->pages = NULL;
  1424. list_del(&obj->gtt_list);
  1425. if (i915_gem_object_is_purgeable(obj))
  1426. i915_gem_object_truncate(obj);
  1427. return 0;
  1428. }
  1429. static long
  1430. i915_gem_purge(struct drm_i915_private *dev_priv, long target)
  1431. {
  1432. struct drm_i915_gem_object *obj, *next;
  1433. long count = 0;
  1434. list_for_each_entry_safe(obj, next,
  1435. &dev_priv->mm.unbound_list,
  1436. gtt_list) {
  1437. if (i915_gem_object_is_purgeable(obj) &&
  1438. i915_gem_object_put_pages(obj) == 0) {
  1439. count += obj->base.size >> PAGE_SHIFT;
  1440. if (count >= target)
  1441. return count;
  1442. }
  1443. }
  1444. list_for_each_entry_safe(obj, next,
  1445. &dev_priv->mm.inactive_list,
  1446. mm_list) {
  1447. if (i915_gem_object_is_purgeable(obj) &&
  1448. i915_gem_object_unbind(obj) == 0 &&
  1449. i915_gem_object_put_pages(obj) == 0) {
  1450. count += obj->base.size >> PAGE_SHIFT;
  1451. if (count >= target)
  1452. return count;
  1453. }
  1454. }
  1455. return count;
  1456. }
  1457. static void
  1458. i915_gem_shrink_all(struct drm_i915_private *dev_priv)
  1459. {
  1460. struct drm_i915_gem_object *obj, *next;
  1461. i915_gem_evict_everything(dev_priv->dev);
  1462. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1463. i915_gem_object_put_pages(obj);
  1464. }
  1465. static int
  1466. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
  1467. {
  1468. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1469. int page_count, i;
  1470. struct address_space *mapping;
  1471. struct sg_table *st;
  1472. struct scatterlist *sg;
  1473. struct page *page;
  1474. gfp_t gfp;
  1475. /* Assert that the object is not currently in any GPU domain. As it
  1476. * wasn't in the GTT, there shouldn't be any way it could have been in
  1477. * a GPU cache
  1478. */
  1479. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  1480. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  1481. st = kmalloc(sizeof(*st), GFP_KERNEL);
  1482. if (st == NULL)
  1483. return -ENOMEM;
  1484. page_count = obj->base.size / PAGE_SIZE;
  1485. if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
  1486. sg_free_table(st);
  1487. kfree(st);
  1488. return -ENOMEM;
  1489. }
  1490. /* Get the list of pages out of our struct file. They'll be pinned
  1491. * at this point until we release them.
  1492. *
  1493. * Fail silently without starting the shrinker
  1494. */
  1495. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  1496. gfp = mapping_gfp_mask(mapping);
  1497. gfp |= __GFP_NORETRY | __GFP_NOWARN;
  1498. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1499. for_each_sg(st->sgl, sg, page_count, i) {
  1500. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1501. if (IS_ERR(page)) {
  1502. i915_gem_purge(dev_priv, page_count);
  1503. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1504. }
  1505. if (IS_ERR(page)) {
  1506. /* We've tried hard to allocate the memory by reaping
  1507. * our own buffer, now let the real VM do its job and
  1508. * go down in flames if truly OOM.
  1509. */
  1510. gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
  1511. gfp |= __GFP_IO | __GFP_WAIT;
  1512. i915_gem_shrink_all(dev_priv);
  1513. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1514. if (IS_ERR(page))
  1515. goto err_pages;
  1516. gfp |= __GFP_NORETRY | __GFP_NOWARN;
  1517. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1518. }
  1519. sg_set_page(sg, page, PAGE_SIZE, 0);
  1520. }
  1521. obj->pages = st;
  1522. if (i915_gem_object_needs_bit17_swizzle(obj))
  1523. i915_gem_object_do_bit_17_swizzle(obj);
  1524. return 0;
  1525. err_pages:
  1526. for_each_sg(st->sgl, sg, i, page_count)
  1527. page_cache_release(sg_page(sg));
  1528. sg_free_table(st);
  1529. kfree(st);
  1530. return PTR_ERR(page);
  1531. }
  1532. /* Ensure that the associated pages are gathered from the backing storage
  1533. * and pinned into our object. i915_gem_object_get_pages() may be called
  1534. * multiple times before they are released by a single call to
  1535. * i915_gem_object_put_pages() - once the pages are no longer referenced
  1536. * either as a result of memory pressure (reaping pages under the shrinker)
  1537. * or as the object is itself released.
  1538. */
  1539. int
  1540. i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
  1541. {
  1542. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1543. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1544. int ret;
  1545. if (obj->pages)
  1546. return 0;
  1547. BUG_ON(obj->pages_pin_count);
  1548. ret = ops->get_pages(obj);
  1549. if (ret)
  1550. return ret;
  1551. list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  1552. return 0;
  1553. }
  1554. void
  1555. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1556. struct intel_ring_buffer *ring)
  1557. {
  1558. struct drm_device *dev = obj->base.dev;
  1559. struct drm_i915_private *dev_priv = dev->dev_private;
  1560. u32 seqno = intel_ring_get_seqno(ring);
  1561. BUG_ON(ring == NULL);
  1562. obj->ring = ring;
  1563. /* Add a reference if we're newly entering the active list. */
  1564. if (!obj->active) {
  1565. drm_gem_object_reference(&obj->base);
  1566. obj->active = 1;
  1567. }
  1568. /* Move from whatever list we were on to the tail of execution. */
  1569. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1570. list_move_tail(&obj->ring_list, &ring->active_list);
  1571. obj->last_read_seqno = seqno;
  1572. if (obj->fenced_gpu_access) {
  1573. obj->last_fenced_seqno = seqno;
  1574. /* Bump MRU to take account of the delayed flush */
  1575. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1576. struct drm_i915_fence_reg *reg;
  1577. reg = &dev_priv->fence_regs[obj->fence_reg];
  1578. list_move_tail(&reg->lru_list,
  1579. &dev_priv->mm.fence_list);
  1580. }
  1581. }
  1582. }
  1583. static void
  1584. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1585. {
  1586. struct drm_device *dev = obj->base.dev;
  1587. struct drm_i915_private *dev_priv = dev->dev_private;
  1588. BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
  1589. BUG_ON(!obj->active);
  1590. if (obj->pin_count) /* are we a framebuffer? */
  1591. intel_mark_fb_idle(obj);
  1592. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1593. list_del_init(&obj->ring_list);
  1594. obj->ring = NULL;
  1595. obj->last_read_seqno = 0;
  1596. obj->last_write_seqno = 0;
  1597. obj->base.write_domain = 0;
  1598. obj->last_fenced_seqno = 0;
  1599. obj->fenced_gpu_access = false;
  1600. obj->active = 0;
  1601. drm_gem_object_unreference(&obj->base);
  1602. WARN_ON(i915_verify_lists(dev));
  1603. }
  1604. static int
  1605. i915_gem_handle_seqno_wrap(struct drm_device *dev)
  1606. {
  1607. struct drm_i915_private *dev_priv = dev->dev_private;
  1608. struct intel_ring_buffer *ring;
  1609. int ret, i, j;
  1610. /* The hardware uses various monotonic 32-bit counters, if we
  1611. * detect that they will wraparound we need to idle the GPU
  1612. * and reset those counters.
  1613. */
  1614. ret = 0;
  1615. for_each_ring(ring, dev_priv, i) {
  1616. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1617. ret |= ring->sync_seqno[j] != 0;
  1618. }
  1619. if (ret == 0)
  1620. return ret;
  1621. /* Carefully retire all requests without writing to the rings */
  1622. for_each_ring(ring, dev_priv, i) {
  1623. ret = intel_ring_idle(ring);
  1624. if (ret)
  1625. return ret;
  1626. }
  1627. i915_gem_retire_requests(dev);
  1628. /* Finally reset hw state */
  1629. for_each_ring(ring, dev_priv, i) {
  1630. ret = intel_ring_handle_seqno_wrap(ring);
  1631. if (ret)
  1632. return ret;
  1633. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1634. ring->sync_seqno[j] = 0;
  1635. }
  1636. return 0;
  1637. }
  1638. int
  1639. i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
  1640. {
  1641. struct drm_i915_private *dev_priv = dev->dev_private;
  1642. /* reserve 0 for non-seqno */
  1643. if (dev_priv->next_seqno == 0) {
  1644. int ret = i915_gem_handle_seqno_wrap(dev);
  1645. if (ret)
  1646. return ret;
  1647. dev_priv->next_seqno = 1;
  1648. }
  1649. *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
  1650. return 0;
  1651. }
  1652. int
  1653. i915_add_request(struct intel_ring_buffer *ring,
  1654. struct drm_file *file,
  1655. u32 *out_seqno)
  1656. {
  1657. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1658. struct drm_i915_gem_request *request;
  1659. u32 request_ring_position;
  1660. int was_empty;
  1661. int ret;
  1662. /*
  1663. * Emit any outstanding flushes - execbuf can fail to emit the flush
  1664. * after having emitted the batchbuffer command. Hence we need to fix
  1665. * things up similar to emitting the lazy request. The difference here
  1666. * is that the flush _must_ happen before the next request, no matter
  1667. * what.
  1668. */
  1669. ret = intel_ring_flush_all_caches(ring);
  1670. if (ret)
  1671. return ret;
  1672. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1673. if (request == NULL)
  1674. return -ENOMEM;
  1675. /* Record the position of the start of the request so that
  1676. * should we detect the updated seqno part-way through the
  1677. * GPU processing the request, we never over-estimate the
  1678. * position of the head.
  1679. */
  1680. request_ring_position = intel_ring_get_tail(ring);
  1681. ret = ring->add_request(ring);
  1682. if (ret) {
  1683. kfree(request);
  1684. return ret;
  1685. }
  1686. request->seqno = intel_ring_get_seqno(ring);
  1687. request->ring = ring;
  1688. request->tail = request_ring_position;
  1689. request->emitted_jiffies = jiffies;
  1690. was_empty = list_empty(&ring->request_list);
  1691. list_add_tail(&request->list, &ring->request_list);
  1692. request->file_priv = NULL;
  1693. if (file) {
  1694. struct drm_i915_file_private *file_priv = file->driver_priv;
  1695. spin_lock(&file_priv->mm.lock);
  1696. request->file_priv = file_priv;
  1697. list_add_tail(&request->client_list,
  1698. &file_priv->mm.request_list);
  1699. spin_unlock(&file_priv->mm.lock);
  1700. }
  1701. trace_i915_gem_request_add(ring, request->seqno);
  1702. ring->outstanding_lazy_request = 0;
  1703. if (!dev_priv->mm.suspended) {
  1704. if (i915_enable_hangcheck) {
  1705. mod_timer(&dev_priv->hangcheck_timer,
  1706. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1707. }
  1708. if (was_empty) {
  1709. queue_delayed_work(dev_priv->wq,
  1710. &dev_priv->mm.retire_work,
  1711. round_jiffies_up_relative(HZ));
  1712. intel_mark_busy(dev_priv->dev);
  1713. }
  1714. }
  1715. if (out_seqno)
  1716. *out_seqno = request->seqno;
  1717. return 0;
  1718. }
  1719. static inline void
  1720. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1721. {
  1722. struct drm_i915_file_private *file_priv = request->file_priv;
  1723. if (!file_priv)
  1724. return;
  1725. spin_lock(&file_priv->mm.lock);
  1726. if (request->file_priv) {
  1727. list_del(&request->client_list);
  1728. request->file_priv = NULL;
  1729. }
  1730. spin_unlock(&file_priv->mm.lock);
  1731. }
  1732. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1733. struct intel_ring_buffer *ring)
  1734. {
  1735. while (!list_empty(&ring->request_list)) {
  1736. struct drm_i915_gem_request *request;
  1737. request = list_first_entry(&ring->request_list,
  1738. struct drm_i915_gem_request,
  1739. list);
  1740. list_del(&request->list);
  1741. i915_gem_request_remove_from_client(request);
  1742. kfree(request);
  1743. }
  1744. while (!list_empty(&ring->active_list)) {
  1745. struct drm_i915_gem_object *obj;
  1746. obj = list_first_entry(&ring->active_list,
  1747. struct drm_i915_gem_object,
  1748. ring_list);
  1749. i915_gem_object_move_to_inactive(obj);
  1750. }
  1751. }
  1752. static void i915_gem_reset_fences(struct drm_device *dev)
  1753. {
  1754. struct drm_i915_private *dev_priv = dev->dev_private;
  1755. int i;
  1756. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1757. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1758. i915_gem_write_fence(dev, i, NULL);
  1759. if (reg->obj)
  1760. i915_gem_object_fence_lost(reg->obj);
  1761. reg->pin_count = 0;
  1762. reg->obj = NULL;
  1763. INIT_LIST_HEAD(&reg->lru_list);
  1764. }
  1765. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  1766. }
  1767. void i915_gem_reset(struct drm_device *dev)
  1768. {
  1769. struct drm_i915_private *dev_priv = dev->dev_private;
  1770. struct drm_i915_gem_object *obj;
  1771. struct intel_ring_buffer *ring;
  1772. int i;
  1773. for_each_ring(ring, dev_priv, i)
  1774. i915_gem_reset_ring_lists(dev_priv, ring);
  1775. /* Move everything out of the GPU domains to ensure we do any
  1776. * necessary invalidation upon reuse.
  1777. */
  1778. list_for_each_entry(obj,
  1779. &dev_priv->mm.inactive_list,
  1780. mm_list)
  1781. {
  1782. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1783. }
  1784. /* The fence registers are invalidated so clear them out */
  1785. i915_gem_reset_fences(dev);
  1786. }
  1787. /**
  1788. * This function clears the request list as sequence numbers are passed.
  1789. */
  1790. void
  1791. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1792. {
  1793. uint32_t seqno;
  1794. if (list_empty(&ring->request_list))
  1795. return;
  1796. WARN_ON(i915_verify_lists(ring->dev));
  1797. seqno = ring->get_seqno(ring, true);
  1798. while (!list_empty(&ring->request_list)) {
  1799. struct drm_i915_gem_request *request;
  1800. request = list_first_entry(&ring->request_list,
  1801. struct drm_i915_gem_request,
  1802. list);
  1803. if (!i915_seqno_passed(seqno, request->seqno))
  1804. break;
  1805. trace_i915_gem_request_retire(ring, request->seqno);
  1806. /* We know the GPU must have read the request to have
  1807. * sent us the seqno + interrupt, so use the position
  1808. * of tail of the request to update the last known position
  1809. * of the GPU head.
  1810. */
  1811. ring->last_retired_head = request->tail;
  1812. list_del(&request->list);
  1813. i915_gem_request_remove_from_client(request);
  1814. kfree(request);
  1815. }
  1816. /* Move any buffers on the active list that are no longer referenced
  1817. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1818. */
  1819. while (!list_empty(&ring->active_list)) {
  1820. struct drm_i915_gem_object *obj;
  1821. obj = list_first_entry(&ring->active_list,
  1822. struct drm_i915_gem_object,
  1823. ring_list);
  1824. if (!i915_seqno_passed(seqno, obj->last_read_seqno))
  1825. break;
  1826. i915_gem_object_move_to_inactive(obj);
  1827. }
  1828. if (unlikely(ring->trace_irq_seqno &&
  1829. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1830. ring->irq_put(ring);
  1831. ring->trace_irq_seqno = 0;
  1832. }
  1833. WARN_ON(i915_verify_lists(ring->dev));
  1834. }
  1835. void
  1836. i915_gem_retire_requests(struct drm_device *dev)
  1837. {
  1838. drm_i915_private_t *dev_priv = dev->dev_private;
  1839. struct intel_ring_buffer *ring;
  1840. int i;
  1841. for_each_ring(ring, dev_priv, i)
  1842. i915_gem_retire_requests_ring(ring);
  1843. }
  1844. static void
  1845. i915_gem_retire_work_handler(struct work_struct *work)
  1846. {
  1847. drm_i915_private_t *dev_priv;
  1848. struct drm_device *dev;
  1849. struct intel_ring_buffer *ring;
  1850. bool idle;
  1851. int i;
  1852. dev_priv = container_of(work, drm_i915_private_t,
  1853. mm.retire_work.work);
  1854. dev = dev_priv->dev;
  1855. /* Come back later if the device is busy... */
  1856. if (!mutex_trylock(&dev->struct_mutex)) {
  1857. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1858. round_jiffies_up_relative(HZ));
  1859. return;
  1860. }
  1861. i915_gem_retire_requests(dev);
  1862. /* Send a periodic flush down the ring so we don't hold onto GEM
  1863. * objects indefinitely.
  1864. */
  1865. idle = true;
  1866. for_each_ring(ring, dev_priv, i) {
  1867. if (ring->gpu_caches_dirty)
  1868. i915_add_request(ring, NULL, NULL);
  1869. idle &= list_empty(&ring->request_list);
  1870. }
  1871. if (!dev_priv->mm.suspended && !idle)
  1872. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1873. round_jiffies_up_relative(HZ));
  1874. if (idle)
  1875. intel_mark_idle(dev);
  1876. mutex_unlock(&dev->struct_mutex);
  1877. }
  1878. /**
  1879. * Ensures that an object will eventually get non-busy by flushing any required
  1880. * write domains, emitting any outstanding lazy request and retiring and
  1881. * completed requests.
  1882. */
  1883. static int
  1884. i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
  1885. {
  1886. int ret;
  1887. if (obj->active) {
  1888. ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
  1889. if (ret)
  1890. return ret;
  1891. i915_gem_retire_requests_ring(obj->ring);
  1892. }
  1893. return 0;
  1894. }
  1895. /**
  1896. * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
  1897. * @DRM_IOCTL_ARGS: standard ioctl arguments
  1898. *
  1899. * Returns 0 if successful, else an error is returned with the remaining time in
  1900. * the timeout parameter.
  1901. * -ETIME: object is still busy after timeout
  1902. * -ERESTARTSYS: signal interrupted the wait
  1903. * -ENONENT: object doesn't exist
  1904. * Also possible, but rare:
  1905. * -EAGAIN: GPU wedged
  1906. * -ENOMEM: damn
  1907. * -ENODEV: Internal IRQ fail
  1908. * -E?: The add request failed
  1909. *
  1910. * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
  1911. * non-zero timeout parameter the wait ioctl will wait for the given number of
  1912. * nanoseconds on an object becoming unbusy. Since the wait itself does so
  1913. * without holding struct_mutex the object may become re-busied before this
  1914. * function completes. A similar but shorter * race condition exists in the busy
  1915. * ioctl
  1916. */
  1917. int
  1918. i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
  1919. {
  1920. struct drm_i915_gem_wait *args = data;
  1921. struct drm_i915_gem_object *obj;
  1922. struct intel_ring_buffer *ring = NULL;
  1923. struct timespec timeout_stack, *timeout = NULL;
  1924. u32 seqno = 0;
  1925. int ret = 0;
  1926. if (args->timeout_ns >= 0) {
  1927. timeout_stack = ns_to_timespec(args->timeout_ns);
  1928. timeout = &timeout_stack;
  1929. }
  1930. ret = i915_mutex_lock_interruptible(dev);
  1931. if (ret)
  1932. return ret;
  1933. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
  1934. if (&obj->base == NULL) {
  1935. mutex_unlock(&dev->struct_mutex);
  1936. return -ENOENT;
  1937. }
  1938. /* Need to make sure the object gets inactive eventually. */
  1939. ret = i915_gem_object_flush_active(obj);
  1940. if (ret)
  1941. goto out;
  1942. if (obj->active) {
  1943. seqno = obj->last_read_seqno;
  1944. ring = obj->ring;
  1945. }
  1946. if (seqno == 0)
  1947. goto out;
  1948. /* Do this after OLR check to make sure we make forward progress polling
  1949. * on this IOCTL with a 0 timeout (like busy ioctl)
  1950. */
  1951. if (!args->timeout_ns) {
  1952. ret = -ETIME;
  1953. goto out;
  1954. }
  1955. drm_gem_object_unreference(&obj->base);
  1956. mutex_unlock(&dev->struct_mutex);
  1957. ret = __wait_seqno(ring, seqno, true, timeout);
  1958. if (timeout) {
  1959. WARN_ON(!timespec_valid(timeout));
  1960. args->timeout_ns = timespec_to_ns(timeout);
  1961. }
  1962. return ret;
  1963. out:
  1964. drm_gem_object_unreference(&obj->base);
  1965. mutex_unlock(&dev->struct_mutex);
  1966. return ret;
  1967. }
  1968. /**
  1969. * i915_gem_object_sync - sync an object to a ring.
  1970. *
  1971. * @obj: object which may be in use on another ring.
  1972. * @to: ring we wish to use the object on. May be NULL.
  1973. *
  1974. * This code is meant to abstract object synchronization with the GPU.
  1975. * Calling with NULL implies synchronizing the object with the CPU
  1976. * rather than a particular GPU ring.
  1977. *
  1978. * Returns 0 if successful, else propagates up the lower layer error.
  1979. */
  1980. int
  1981. i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1982. struct intel_ring_buffer *to)
  1983. {
  1984. struct intel_ring_buffer *from = obj->ring;
  1985. u32 seqno;
  1986. int ret, idx;
  1987. if (from == NULL || to == from)
  1988. return 0;
  1989. if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
  1990. return i915_gem_object_wait_rendering(obj, false);
  1991. idx = intel_ring_sync_index(from, to);
  1992. seqno = obj->last_read_seqno;
  1993. if (seqno <= from->sync_seqno[idx])
  1994. return 0;
  1995. ret = i915_gem_check_olr(obj->ring, seqno);
  1996. if (ret)
  1997. return ret;
  1998. ret = to->sync_to(to, from, seqno);
  1999. if (!ret)
  2000. /* We use last_read_seqno because sync_to()
  2001. * might have just caused seqno wrap under
  2002. * the radar.
  2003. */
  2004. from->sync_seqno[idx] = obj->last_read_seqno;
  2005. return ret;
  2006. }
  2007. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  2008. {
  2009. u32 old_write_domain, old_read_domains;
  2010. /* Act a barrier for all accesses through the GTT */
  2011. mb();
  2012. /* Force a pagefault for domain tracking on next user access */
  2013. i915_gem_release_mmap(obj);
  2014. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2015. return;
  2016. old_read_domains = obj->base.read_domains;
  2017. old_write_domain = obj->base.write_domain;
  2018. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  2019. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  2020. trace_i915_gem_object_change_domain(obj,
  2021. old_read_domains,
  2022. old_write_domain);
  2023. }
  2024. /**
  2025. * Unbinds an object from the GTT aperture.
  2026. */
  2027. int
  2028. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  2029. {
  2030. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2031. int ret = 0;
  2032. if (obj->gtt_space == NULL)
  2033. return 0;
  2034. if (obj->pin_count)
  2035. return -EBUSY;
  2036. BUG_ON(obj->pages == NULL);
  2037. ret = i915_gem_object_finish_gpu(obj);
  2038. if (ret)
  2039. return ret;
  2040. /* Continue on if we fail due to EIO, the GPU is hung so we
  2041. * should be safe and we need to cleanup or else we might
  2042. * cause memory corruption through use-after-free.
  2043. */
  2044. i915_gem_object_finish_gtt(obj);
  2045. /* release the fence reg _after_ flushing */
  2046. ret = i915_gem_object_put_fence(obj);
  2047. if (ret)
  2048. return ret;
  2049. trace_i915_gem_object_unbind(obj);
  2050. if (obj->has_global_gtt_mapping)
  2051. i915_gem_gtt_unbind_object(obj);
  2052. if (obj->has_aliasing_ppgtt_mapping) {
  2053. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  2054. obj->has_aliasing_ppgtt_mapping = 0;
  2055. }
  2056. i915_gem_gtt_finish_object(obj);
  2057. list_del(&obj->mm_list);
  2058. list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  2059. /* Avoid an unnecessary call to unbind on rebind. */
  2060. obj->map_and_fenceable = true;
  2061. drm_mm_put_block(obj->gtt_space);
  2062. obj->gtt_space = NULL;
  2063. obj->gtt_offset = 0;
  2064. return 0;
  2065. }
  2066. int i915_gpu_idle(struct drm_device *dev)
  2067. {
  2068. drm_i915_private_t *dev_priv = dev->dev_private;
  2069. struct intel_ring_buffer *ring;
  2070. int ret, i;
  2071. /* Flush everything onto the inactive list. */
  2072. for_each_ring(ring, dev_priv, i) {
  2073. ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
  2074. if (ret)
  2075. return ret;
  2076. ret = intel_ring_idle(ring);
  2077. if (ret)
  2078. return ret;
  2079. }
  2080. return 0;
  2081. }
  2082. static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
  2083. struct drm_i915_gem_object *obj)
  2084. {
  2085. drm_i915_private_t *dev_priv = dev->dev_private;
  2086. uint64_t val;
  2087. if (obj) {
  2088. u32 size = obj->gtt_space->size;
  2089. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2090. 0xfffff000) << 32;
  2091. val |= obj->gtt_offset & 0xfffff000;
  2092. val |= (uint64_t)((obj->stride / 128) - 1) <<
  2093. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  2094. if (obj->tiling_mode == I915_TILING_Y)
  2095. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2096. val |= I965_FENCE_REG_VALID;
  2097. } else
  2098. val = 0;
  2099. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
  2100. POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
  2101. }
  2102. static void i965_write_fence_reg(struct drm_device *dev, int reg,
  2103. struct drm_i915_gem_object *obj)
  2104. {
  2105. drm_i915_private_t *dev_priv = dev->dev_private;
  2106. uint64_t val;
  2107. if (obj) {
  2108. u32 size = obj->gtt_space->size;
  2109. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2110. 0xfffff000) << 32;
  2111. val |= obj->gtt_offset & 0xfffff000;
  2112. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  2113. if (obj->tiling_mode == I915_TILING_Y)
  2114. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2115. val |= I965_FENCE_REG_VALID;
  2116. } else
  2117. val = 0;
  2118. I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
  2119. POSTING_READ(FENCE_REG_965_0 + reg * 8);
  2120. }
  2121. static void i915_write_fence_reg(struct drm_device *dev, int reg,
  2122. struct drm_i915_gem_object *obj)
  2123. {
  2124. drm_i915_private_t *dev_priv = dev->dev_private;
  2125. u32 val;
  2126. if (obj) {
  2127. u32 size = obj->gtt_space->size;
  2128. int pitch_val;
  2129. int tile_width;
  2130. WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  2131. (size & -size) != size ||
  2132. (obj->gtt_offset & (size - 1)),
  2133. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  2134. obj->gtt_offset, obj->map_and_fenceable, size);
  2135. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  2136. tile_width = 128;
  2137. else
  2138. tile_width = 512;
  2139. /* Note: pitch better be a power of two tile widths */
  2140. pitch_val = obj->stride / tile_width;
  2141. pitch_val = ffs(pitch_val) - 1;
  2142. val = obj->gtt_offset;
  2143. if (obj->tiling_mode == I915_TILING_Y)
  2144. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2145. val |= I915_FENCE_SIZE_BITS(size);
  2146. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2147. val |= I830_FENCE_REG_VALID;
  2148. } else
  2149. val = 0;
  2150. if (reg < 8)
  2151. reg = FENCE_REG_830_0 + reg * 4;
  2152. else
  2153. reg = FENCE_REG_945_8 + (reg - 8) * 4;
  2154. I915_WRITE(reg, val);
  2155. POSTING_READ(reg);
  2156. }
  2157. static void i830_write_fence_reg(struct drm_device *dev, int reg,
  2158. struct drm_i915_gem_object *obj)
  2159. {
  2160. drm_i915_private_t *dev_priv = dev->dev_private;
  2161. uint32_t val;
  2162. if (obj) {
  2163. u32 size = obj->gtt_space->size;
  2164. uint32_t pitch_val;
  2165. WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2166. (size & -size) != size ||
  2167. (obj->gtt_offset & (size - 1)),
  2168. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  2169. obj->gtt_offset, size);
  2170. pitch_val = obj->stride / 128;
  2171. pitch_val = ffs(pitch_val) - 1;
  2172. val = obj->gtt_offset;
  2173. if (obj->tiling_mode == I915_TILING_Y)
  2174. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2175. val |= I830_FENCE_SIZE_BITS(size);
  2176. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2177. val |= I830_FENCE_REG_VALID;
  2178. } else
  2179. val = 0;
  2180. I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
  2181. POSTING_READ(FENCE_REG_830_0 + reg * 4);
  2182. }
  2183. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  2184. struct drm_i915_gem_object *obj)
  2185. {
  2186. switch (INTEL_INFO(dev)->gen) {
  2187. case 7:
  2188. case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
  2189. case 5:
  2190. case 4: i965_write_fence_reg(dev, reg, obj); break;
  2191. case 3: i915_write_fence_reg(dev, reg, obj); break;
  2192. case 2: i830_write_fence_reg(dev, reg, obj); break;
  2193. default: break;
  2194. }
  2195. }
  2196. static inline int fence_number(struct drm_i915_private *dev_priv,
  2197. struct drm_i915_fence_reg *fence)
  2198. {
  2199. return fence - dev_priv->fence_regs;
  2200. }
  2201. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  2202. struct drm_i915_fence_reg *fence,
  2203. bool enable)
  2204. {
  2205. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2206. int reg = fence_number(dev_priv, fence);
  2207. i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
  2208. if (enable) {
  2209. obj->fence_reg = reg;
  2210. fence->obj = obj;
  2211. list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
  2212. } else {
  2213. obj->fence_reg = I915_FENCE_REG_NONE;
  2214. fence->obj = NULL;
  2215. list_del_init(&fence->lru_list);
  2216. }
  2217. }
  2218. static int
  2219. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
  2220. {
  2221. if (obj->last_fenced_seqno) {
  2222. int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
  2223. if (ret)
  2224. return ret;
  2225. obj->last_fenced_seqno = 0;
  2226. }
  2227. /* Ensure that all CPU reads are completed before installing a fence
  2228. * and all writes before removing the fence.
  2229. */
  2230. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  2231. mb();
  2232. obj->fenced_gpu_access = false;
  2233. return 0;
  2234. }
  2235. int
  2236. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2237. {
  2238. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2239. int ret;
  2240. ret = i915_gem_object_flush_fence(obj);
  2241. if (ret)
  2242. return ret;
  2243. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2244. return 0;
  2245. i915_gem_object_update_fence(obj,
  2246. &dev_priv->fence_regs[obj->fence_reg],
  2247. false);
  2248. i915_gem_object_fence_lost(obj);
  2249. return 0;
  2250. }
  2251. static struct drm_i915_fence_reg *
  2252. i915_find_fence_reg(struct drm_device *dev)
  2253. {
  2254. struct drm_i915_private *dev_priv = dev->dev_private;
  2255. struct drm_i915_fence_reg *reg, *avail;
  2256. int i;
  2257. /* First try to find a free reg */
  2258. avail = NULL;
  2259. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2260. reg = &dev_priv->fence_regs[i];
  2261. if (!reg->obj)
  2262. return reg;
  2263. if (!reg->pin_count)
  2264. avail = reg;
  2265. }
  2266. if (avail == NULL)
  2267. return NULL;
  2268. /* None available, try to steal one or wait for a user to finish */
  2269. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2270. if (reg->pin_count)
  2271. continue;
  2272. return reg;
  2273. }
  2274. return NULL;
  2275. }
  2276. /**
  2277. * i915_gem_object_get_fence - set up fencing for an object
  2278. * @obj: object to map through a fence reg
  2279. *
  2280. * When mapping objects through the GTT, userspace wants to be able to write
  2281. * to them without having to worry about swizzling if the object is tiled.
  2282. * This function walks the fence regs looking for a free one for @obj,
  2283. * stealing one if it can't find any.
  2284. *
  2285. * It then sets up the reg based on the object's properties: address, pitch
  2286. * and tiling format.
  2287. *
  2288. * For an untiled surface, this removes any existing fence.
  2289. */
  2290. int
  2291. i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
  2292. {
  2293. struct drm_device *dev = obj->base.dev;
  2294. struct drm_i915_private *dev_priv = dev->dev_private;
  2295. bool enable = obj->tiling_mode != I915_TILING_NONE;
  2296. struct drm_i915_fence_reg *reg;
  2297. int ret;
  2298. /* Have we updated the tiling parameters upon the object and so
  2299. * will need to serialise the write to the associated fence register?
  2300. */
  2301. if (obj->fence_dirty) {
  2302. ret = i915_gem_object_flush_fence(obj);
  2303. if (ret)
  2304. return ret;
  2305. }
  2306. /* Just update our place in the LRU if our fence is getting reused. */
  2307. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2308. reg = &dev_priv->fence_regs[obj->fence_reg];
  2309. if (!obj->fence_dirty) {
  2310. list_move_tail(&reg->lru_list,
  2311. &dev_priv->mm.fence_list);
  2312. return 0;
  2313. }
  2314. } else if (enable) {
  2315. reg = i915_find_fence_reg(dev);
  2316. if (reg == NULL)
  2317. return -EDEADLK;
  2318. if (reg->obj) {
  2319. struct drm_i915_gem_object *old = reg->obj;
  2320. ret = i915_gem_object_flush_fence(old);
  2321. if (ret)
  2322. return ret;
  2323. i915_gem_object_fence_lost(old);
  2324. }
  2325. } else
  2326. return 0;
  2327. i915_gem_object_update_fence(obj, reg, enable);
  2328. obj->fence_dirty = false;
  2329. return 0;
  2330. }
  2331. static bool i915_gem_valid_gtt_space(struct drm_device *dev,
  2332. struct drm_mm_node *gtt_space,
  2333. unsigned long cache_level)
  2334. {
  2335. struct drm_mm_node *other;
  2336. /* On non-LLC machines we have to be careful when putting differing
  2337. * types of snoopable memory together to avoid the prefetcher
  2338. * crossing memory domains and dying.
  2339. */
  2340. if (HAS_LLC(dev))
  2341. return true;
  2342. if (gtt_space == NULL)
  2343. return true;
  2344. if (list_empty(&gtt_space->node_list))
  2345. return true;
  2346. other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
  2347. if (other->allocated && !other->hole_follows && other->color != cache_level)
  2348. return false;
  2349. other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
  2350. if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
  2351. return false;
  2352. return true;
  2353. }
  2354. static void i915_gem_verify_gtt(struct drm_device *dev)
  2355. {
  2356. #if WATCH_GTT
  2357. struct drm_i915_private *dev_priv = dev->dev_private;
  2358. struct drm_i915_gem_object *obj;
  2359. int err = 0;
  2360. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  2361. if (obj->gtt_space == NULL) {
  2362. printk(KERN_ERR "object found on GTT list with no space reserved\n");
  2363. err++;
  2364. continue;
  2365. }
  2366. if (obj->cache_level != obj->gtt_space->color) {
  2367. printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
  2368. obj->gtt_space->start,
  2369. obj->gtt_space->start + obj->gtt_space->size,
  2370. obj->cache_level,
  2371. obj->gtt_space->color);
  2372. err++;
  2373. continue;
  2374. }
  2375. if (!i915_gem_valid_gtt_space(dev,
  2376. obj->gtt_space,
  2377. obj->cache_level)) {
  2378. printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
  2379. obj->gtt_space->start,
  2380. obj->gtt_space->start + obj->gtt_space->size,
  2381. obj->cache_level);
  2382. err++;
  2383. continue;
  2384. }
  2385. }
  2386. WARN_ON(err);
  2387. #endif
  2388. }
  2389. /**
  2390. * Finds free space in the GTT aperture and binds the object there.
  2391. */
  2392. static int
  2393. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2394. unsigned alignment,
  2395. bool map_and_fenceable,
  2396. bool nonblocking)
  2397. {
  2398. struct drm_device *dev = obj->base.dev;
  2399. drm_i915_private_t *dev_priv = dev->dev_private;
  2400. struct drm_mm_node *free_space;
  2401. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2402. bool mappable, fenceable;
  2403. int ret;
  2404. if (obj->madv != I915_MADV_WILLNEED) {
  2405. DRM_ERROR("Attempting to bind a purgeable object\n");
  2406. return -EINVAL;
  2407. }
  2408. fence_size = i915_gem_get_gtt_size(dev,
  2409. obj->base.size,
  2410. obj->tiling_mode);
  2411. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2412. obj->base.size,
  2413. obj->tiling_mode);
  2414. unfenced_alignment =
  2415. i915_gem_get_unfenced_gtt_alignment(dev,
  2416. obj->base.size,
  2417. obj->tiling_mode);
  2418. if (alignment == 0)
  2419. alignment = map_and_fenceable ? fence_alignment :
  2420. unfenced_alignment;
  2421. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2422. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2423. return -EINVAL;
  2424. }
  2425. size = map_and_fenceable ? fence_size : obj->base.size;
  2426. /* If the object is bigger than the entire aperture, reject it early
  2427. * before evicting everything in a vain attempt to find space.
  2428. */
  2429. if (obj->base.size >
  2430. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2431. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2432. return -E2BIG;
  2433. }
  2434. ret = i915_gem_object_get_pages(obj);
  2435. if (ret)
  2436. return ret;
  2437. i915_gem_object_pin_pages(obj);
  2438. search_free:
  2439. if (map_and_fenceable)
  2440. free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
  2441. size, alignment, obj->cache_level,
  2442. 0, dev_priv->mm.gtt_mappable_end,
  2443. false);
  2444. else
  2445. free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
  2446. size, alignment, obj->cache_level,
  2447. false);
  2448. if (free_space != NULL) {
  2449. if (map_and_fenceable)
  2450. free_space =
  2451. drm_mm_get_block_range_generic(free_space,
  2452. size, alignment, obj->cache_level,
  2453. 0, dev_priv->mm.gtt_mappable_end,
  2454. false);
  2455. else
  2456. free_space =
  2457. drm_mm_get_block_generic(free_space,
  2458. size, alignment, obj->cache_level,
  2459. false);
  2460. }
  2461. if (free_space == NULL) {
  2462. ret = i915_gem_evict_something(dev, size, alignment,
  2463. obj->cache_level,
  2464. map_and_fenceable,
  2465. nonblocking);
  2466. if (ret) {
  2467. i915_gem_object_unpin_pages(obj);
  2468. return ret;
  2469. }
  2470. goto search_free;
  2471. }
  2472. if (WARN_ON(!i915_gem_valid_gtt_space(dev,
  2473. free_space,
  2474. obj->cache_level))) {
  2475. i915_gem_object_unpin_pages(obj);
  2476. drm_mm_put_block(free_space);
  2477. return -EINVAL;
  2478. }
  2479. ret = i915_gem_gtt_prepare_object(obj);
  2480. if (ret) {
  2481. i915_gem_object_unpin_pages(obj);
  2482. drm_mm_put_block(free_space);
  2483. return ret;
  2484. }
  2485. list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
  2486. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2487. obj->gtt_space = free_space;
  2488. obj->gtt_offset = free_space->start;
  2489. fenceable =
  2490. free_space->size == fence_size &&
  2491. (free_space->start & (fence_alignment - 1)) == 0;
  2492. mappable =
  2493. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2494. obj->map_and_fenceable = mappable && fenceable;
  2495. i915_gem_object_unpin_pages(obj);
  2496. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2497. i915_gem_verify_gtt(dev);
  2498. return 0;
  2499. }
  2500. void
  2501. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2502. {
  2503. /* If we don't have a page list set up, then we're not pinned
  2504. * to GPU, and we can ignore the cache flush because it'll happen
  2505. * again at bind time.
  2506. */
  2507. if (obj->pages == NULL)
  2508. return;
  2509. /* If the GPU is snooping the contents of the CPU cache,
  2510. * we do not need to manually clear the CPU cache lines. However,
  2511. * the caches are only snooped when the render cache is
  2512. * flushed/invalidated. As we always have to emit invalidations
  2513. * and flushes when moving into and out of the RENDER domain, correct
  2514. * snooping behaviour occurs naturally as the result of our domain
  2515. * tracking.
  2516. */
  2517. if (obj->cache_level != I915_CACHE_NONE)
  2518. return;
  2519. trace_i915_gem_object_clflush(obj);
  2520. drm_clflush_sg(obj->pages);
  2521. }
  2522. /** Flushes the GTT write domain for the object if it's dirty. */
  2523. static void
  2524. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2525. {
  2526. uint32_t old_write_domain;
  2527. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2528. return;
  2529. /* No actual flushing is required for the GTT write domain. Writes
  2530. * to it immediately go to main memory as far as we know, so there's
  2531. * no chipset flush. It also doesn't land in render cache.
  2532. *
  2533. * However, we do have to enforce the order so that all writes through
  2534. * the GTT land before any writes to the device, such as updates to
  2535. * the GATT itself.
  2536. */
  2537. wmb();
  2538. old_write_domain = obj->base.write_domain;
  2539. obj->base.write_domain = 0;
  2540. trace_i915_gem_object_change_domain(obj,
  2541. obj->base.read_domains,
  2542. old_write_domain);
  2543. }
  2544. /** Flushes the CPU write domain for the object if it's dirty. */
  2545. static void
  2546. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2547. {
  2548. uint32_t old_write_domain;
  2549. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2550. return;
  2551. i915_gem_clflush_object(obj);
  2552. i915_gem_chipset_flush(obj->base.dev);
  2553. old_write_domain = obj->base.write_domain;
  2554. obj->base.write_domain = 0;
  2555. trace_i915_gem_object_change_domain(obj,
  2556. obj->base.read_domains,
  2557. old_write_domain);
  2558. }
  2559. /**
  2560. * Moves a single object to the GTT read, and possibly write domain.
  2561. *
  2562. * This function returns when the move is complete, including waiting on
  2563. * flushes to occur.
  2564. */
  2565. int
  2566. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2567. {
  2568. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2569. uint32_t old_write_domain, old_read_domains;
  2570. int ret;
  2571. /* Not valid to be called on unbound objects. */
  2572. if (obj->gtt_space == NULL)
  2573. return -EINVAL;
  2574. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2575. return 0;
  2576. ret = i915_gem_object_wait_rendering(obj, !write);
  2577. if (ret)
  2578. return ret;
  2579. i915_gem_object_flush_cpu_write_domain(obj);
  2580. old_write_domain = obj->base.write_domain;
  2581. old_read_domains = obj->base.read_domains;
  2582. /* It should now be out of any other write domains, and we can update
  2583. * the domain values for our changes.
  2584. */
  2585. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2586. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2587. if (write) {
  2588. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2589. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2590. obj->dirty = 1;
  2591. }
  2592. trace_i915_gem_object_change_domain(obj,
  2593. old_read_domains,
  2594. old_write_domain);
  2595. /* And bump the LRU for this access */
  2596. if (i915_gem_object_is_inactive(obj))
  2597. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2598. return 0;
  2599. }
  2600. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2601. enum i915_cache_level cache_level)
  2602. {
  2603. struct drm_device *dev = obj->base.dev;
  2604. drm_i915_private_t *dev_priv = dev->dev_private;
  2605. int ret;
  2606. if (obj->cache_level == cache_level)
  2607. return 0;
  2608. if (obj->pin_count) {
  2609. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2610. return -EBUSY;
  2611. }
  2612. if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
  2613. ret = i915_gem_object_unbind(obj);
  2614. if (ret)
  2615. return ret;
  2616. }
  2617. if (obj->gtt_space) {
  2618. ret = i915_gem_object_finish_gpu(obj);
  2619. if (ret)
  2620. return ret;
  2621. i915_gem_object_finish_gtt(obj);
  2622. /* Before SandyBridge, you could not use tiling or fence
  2623. * registers with snooped memory, so relinquish any fences
  2624. * currently pointing to our region in the aperture.
  2625. */
  2626. if (INTEL_INFO(dev)->gen < 6) {
  2627. ret = i915_gem_object_put_fence(obj);
  2628. if (ret)
  2629. return ret;
  2630. }
  2631. if (obj->has_global_gtt_mapping)
  2632. i915_gem_gtt_bind_object(obj, cache_level);
  2633. if (obj->has_aliasing_ppgtt_mapping)
  2634. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2635. obj, cache_level);
  2636. obj->gtt_space->color = cache_level;
  2637. }
  2638. if (cache_level == I915_CACHE_NONE) {
  2639. u32 old_read_domains, old_write_domain;
  2640. /* If we're coming from LLC cached, then we haven't
  2641. * actually been tracking whether the data is in the
  2642. * CPU cache or not, since we only allow one bit set
  2643. * in obj->write_domain and have been skipping the clflushes.
  2644. * Just set it to the CPU cache for now.
  2645. */
  2646. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2647. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2648. old_read_domains = obj->base.read_domains;
  2649. old_write_domain = obj->base.write_domain;
  2650. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2651. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2652. trace_i915_gem_object_change_domain(obj,
  2653. old_read_domains,
  2654. old_write_domain);
  2655. }
  2656. obj->cache_level = cache_level;
  2657. i915_gem_verify_gtt(dev);
  2658. return 0;
  2659. }
  2660. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2661. struct drm_file *file)
  2662. {
  2663. struct drm_i915_gem_caching *args = data;
  2664. struct drm_i915_gem_object *obj;
  2665. int ret;
  2666. ret = i915_mutex_lock_interruptible(dev);
  2667. if (ret)
  2668. return ret;
  2669. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2670. if (&obj->base == NULL) {
  2671. ret = -ENOENT;
  2672. goto unlock;
  2673. }
  2674. args->caching = obj->cache_level != I915_CACHE_NONE;
  2675. drm_gem_object_unreference(&obj->base);
  2676. unlock:
  2677. mutex_unlock(&dev->struct_mutex);
  2678. return ret;
  2679. }
  2680. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2681. struct drm_file *file)
  2682. {
  2683. struct drm_i915_gem_caching *args = data;
  2684. struct drm_i915_gem_object *obj;
  2685. enum i915_cache_level level;
  2686. int ret;
  2687. switch (args->caching) {
  2688. case I915_CACHING_NONE:
  2689. level = I915_CACHE_NONE;
  2690. break;
  2691. case I915_CACHING_CACHED:
  2692. level = I915_CACHE_LLC;
  2693. break;
  2694. default:
  2695. return -EINVAL;
  2696. }
  2697. ret = i915_mutex_lock_interruptible(dev);
  2698. if (ret)
  2699. return ret;
  2700. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2701. if (&obj->base == NULL) {
  2702. ret = -ENOENT;
  2703. goto unlock;
  2704. }
  2705. ret = i915_gem_object_set_cache_level(obj, level);
  2706. drm_gem_object_unreference(&obj->base);
  2707. unlock:
  2708. mutex_unlock(&dev->struct_mutex);
  2709. return ret;
  2710. }
  2711. /*
  2712. * Prepare buffer for display plane (scanout, cursors, etc).
  2713. * Can be called from an uninterruptible phase (modesetting) and allows
  2714. * any flushes to be pipelined (for pageflips).
  2715. */
  2716. int
  2717. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2718. u32 alignment,
  2719. struct intel_ring_buffer *pipelined)
  2720. {
  2721. u32 old_read_domains, old_write_domain;
  2722. int ret;
  2723. if (pipelined != obj->ring) {
  2724. ret = i915_gem_object_sync(obj, pipelined);
  2725. if (ret)
  2726. return ret;
  2727. }
  2728. /* The display engine is not coherent with the LLC cache on gen6. As
  2729. * a result, we make sure that the pinning that is about to occur is
  2730. * done with uncached PTEs. This is lowest common denominator for all
  2731. * chipsets.
  2732. *
  2733. * However for gen6+, we could do better by using the GFDT bit instead
  2734. * of uncaching, which would allow us to flush all the LLC-cached data
  2735. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2736. */
  2737. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2738. if (ret)
  2739. return ret;
  2740. /* As the user may map the buffer once pinned in the display plane
  2741. * (e.g. libkms for the bootup splash), we have to ensure that we
  2742. * always use map_and_fenceable for all scanout buffers.
  2743. */
  2744. ret = i915_gem_object_pin(obj, alignment, true, false);
  2745. if (ret)
  2746. return ret;
  2747. i915_gem_object_flush_cpu_write_domain(obj);
  2748. old_write_domain = obj->base.write_domain;
  2749. old_read_domains = obj->base.read_domains;
  2750. /* It should now be out of any other write domains, and we can update
  2751. * the domain values for our changes.
  2752. */
  2753. obj->base.write_domain = 0;
  2754. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2755. trace_i915_gem_object_change_domain(obj,
  2756. old_read_domains,
  2757. old_write_domain);
  2758. return 0;
  2759. }
  2760. int
  2761. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2762. {
  2763. int ret;
  2764. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2765. return 0;
  2766. ret = i915_gem_object_wait_rendering(obj, false);
  2767. if (ret)
  2768. return ret;
  2769. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2770. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2771. return 0;
  2772. }
  2773. /**
  2774. * Moves a single object to the CPU read, and possibly write domain.
  2775. *
  2776. * This function returns when the move is complete, including waiting on
  2777. * flushes to occur.
  2778. */
  2779. int
  2780. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2781. {
  2782. uint32_t old_write_domain, old_read_domains;
  2783. int ret;
  2784. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2785. return 0;
  2786. ret = i915_gem_object_wait_rendering(obj, !write);
  2787. if (ret)
  2788. return ret;
  2789. i915_gem_object_flush_gtt_write_domain(obj);
  2790. old_write_domain = obj->base.write_domain;
  2791. old_read_domains = obj->base.read_domains;
  2792. /* Flush the CPU cache if it's still invalid. */
  2793. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2794. i915_gem_clflush_object(obj);
  2795. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2796. }
  2797. /* It should now be out of any other write domains, and we can update
  2798. * the domain values for our changes.
  2799. */
  2800. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2801. /* If we're writing through the CPU, then the GPU read domains will
  2802. * need to be invalidated at next use.
  2803. */
  2804. if (write) {
  2805. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2806. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2807. }
  2808. trace_i915_gem_object_change_domain(obj,
  2809. old_read_domains,
  2810. old_write_domain);
  2811. return 0;
  2812. }
  2813. /* Throttle our rendering by waiting until the ring has completed our requests
  2814. * emitted over 20 msec ago.
  2815. *
  2816. * Note that if we were to use the current jiffies each time around the loop,
  2817. * we wouldn't escape the function with any frames outstanding if the time to
  2818. * render a frame was over 20ms.
  2819. *
  2820. * This should get us reasonable parallelism between CPU and GPU but also
  2821. * relatively low latency when blocking on a particular request to finish.
  2822. */
  2823. static int
  2824. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2825. {
  2826. struct drm_i915_private *dev_priv = dev->dev_private;
  2827. struct drm_i915_file_private *file_priv = file->driver_priv;
  2828. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2829. struct drm_i915_gem_request *request;
  2830. struct intel_ring_buffer *ring = NULL;
  2831. u32 seqno = 0;
  2832. int ret;
  2833. if (atomic_read(&dev_priv->mm.wedged))
  2834. return -EIO;
  2835. spin_lock(&file_priv->mm.lock);
  2836. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2837. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2838. break;
  2839. ring = request->ring;
  2840. seqno = request->seqno;
  2841. }
  2842. spin_unlock(&file_priv->mm.lock);
  2843. if (seqno == 0)
  2844. return 0;
  2845. ret = __wait_seqno(ring, seqno, true, NULL);
  2846. if (ret == 0)
  2847. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2848. return ret;
  2849. }
  2850. int
  2851. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2852. uint32_t alignment,
  2853. bool map_and_fenceable,
  2854. bool nonblocking)
  2855. {
  2856. int ret;
  2857. if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
  2858. return -EBUSY;
  2859. if (obj->gtt_space != NULL) {
  2860. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2861. (map_and_fenceable && !obj->map_and_fenceable)) {
  2862. WARN(obj->pin_count,
  2863. "bo is already pinned with incorrect alignment:"
  2864. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2865. " obj->map_and_fenceable=%d\n",
  2866. obj->gtt_offset, alignment,
  2867. map_and_fenceable,
  2868. obj->map_and_fenceable);
  2869. ret = i915_gem_object_unbind(obj);
  2870. if (ret)
  2871. return ret;
  2872. }
  2873. }
  2874. if (obj->gtt_space == NULL) {
  2875. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2876. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2877. map_and_fenceable,
  2878. nonblocking);
  2879. if (ret)
  2880. return ret;
  2881. if (!dev_priv->mm.aliasing_ppgtt)
  2882. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2883. }
  2884. if (!obj->has_global_gtt_mapping && map_and_fenceable)
  2885. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2886. obj->pin_count++;
  2887. obj->pin_mappable |= map_and_fenceable;
  2888. return 0;
  2889. }
  2890. void
  2891. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2892. {
  2893. BUG_ON(obj->pin_count == 0);
  2894. BUG_ON(obj->gtt_space == NULL);
  2895. if (--obj->pin_count == 0)
  2896. obj->pin_mappable = false;
  2897. }
  2898. int
  2899. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2900. struct drm_file *file)
  2901. {
  2902. struct drm_i915_gem_pin *args = data;
  2903. struct drm_i915_gem_object *obj;
  2904. int ret;
  2905. ret = i915_mutex_lock_interruptible(dev);
  2906. if (ret)
  2907. return ret;
  2908. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2909. if (&obj->base == NULL) {
  2910. ret = -ENOENT;
  2911. goto unlock;
  2912. }
  2913. if (obj->madv != I915_MADV_WILLNEED) {
  2914. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2915. ret = -EINVAL;
  2916. goto out;
  2917. }
  2918. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2919. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2920. args->handle);
  2921. ret = -EINVAL;
  2922. goto out;
  2923. }
  2924. obj->user_pin_count++;
  2925. obj->pin_filp = file;
  2926. if (obj->user_pin_count == 1) {
  2927. ret = i915_gem_object_pin(obj, args->alignment, true, false);
  2928. if (ret)
  2929. goto out;
  2930. }
  2931. /* XXX - flush the CPU caches for pinned objects
  2932. * as the X server doesn't manage domains yet
  2933. */
  2934. i915_gem_object_flush_cpu_write_domain(obj);
  2935. args->offset = obj->gtt_offset;
  2936. out:
  2937. drm_gem_object_unreference(&obj->base);
  2938. unlock:
  2939. mutex_unlock(&dev->struct_mutex);
  2940. return ret;
  2941. }
  2942. int
  2943. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2944. struct drm_file *file)
  2945. {
  2946. struct drm_i915_gem_pin *args = data;
  2947. struct drm_i915_gem_object *obj;
  2948. int ret;
  2949. ret = i915_mutex_lock_interruptible(dev);
  2950. if (ret)
  2951. return ret;
  2952. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2953. if (&obj->base == NULL) {
  2954. ret = -ENOENT;
  2955. goto unlock;
  2956. }
  2957. if (obj->pin_filp != file) {
  2958. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2959. args->handle);
  2960. ret = -EINVAL;
  2961. goto out;
  2962. }
  2963. obj->user_pin_count--;
  2964. if (obj->user_pin_count == 0) {
  2965. obj->pin_filp = NULL;
  2966. i915_gem_object_unpin(obj);
  2967. }
  2968. out:
  2969. drm_gem_object_unreference(&obj->base);
  2970. unlock:
  2971. mutex_unlock(&dev->struct_mutex);
  2972. return ret;
  2973. }
  2974. int
  2975. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2976. struct drm_file *file)
  2977. {
  2978. struct drm_i915_gem_busy *args = data;
  2979. struct drm_i915_gem_object *obj;
  2980. int ret;
  2981. ret = i915_mutex_lock_interruptible(dev);
  2982. if (ret)
  2983. return ret;
  2984. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2985. if (&obj->base == NULL) {
  2986. ret = -ENOENT;
  2987. goto unlock;
  2988. }
  2989. /* Count all active objects as busy, even if they are currently not used
  2990. * by the gpu. Users of this interface expect objects to eventually
  2991. * become non-busy without any further actions, therefore emit any
  2992. * necessary flushes here.
  2993. */
  2994. ret = i915_gem_object_flush_active(obj);
  2995. args->busy = obj->active;
  2996. if (obj->ring) {
  2997. BUILD_BUG_ON(I915_NUM_RINGS > 16);
  2998. args->busy |= intel_ring_flag(obj->ring) << 16;
  2999. }
  3000. drm_gem_object_unreference(&obj->base);
  3001. unlock:
  3002. mutex_unlock(&dev->struct_mutex);
  3003. return ret;
  3004. }
  3005. int
  3006. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3007. struct drm_file *file_priv)
  3008. {
  3009. return i915_gem_ring_throttle(dev, file_priv);
  3010. }
  3011. int
  3012. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3013. struct drm_file *file_priv)
  3014. {
  3015. struct drm_i915_gem_madvise *args = data;
  3016. struct drm_i915_gem_object *obj;
  3017. int ret;
  3018. switch (args->madv) {
  3019. case I915_MADV_DONTNEED:
  3020. case I915_MADV_WILLNEED:
  3021. break;
  3022. default:
  3023. return -EINVAL;
  3024. }
  3025. ret = i915_mutex_lock_interruptible(dev);
  3026. if (ret)
  3027. return ret;
  3028. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3029. if (&obj->base == NULL) {
  3030. ret = -ENOENT;
  3031. goto unlock;
  3032. }
  3033. if (obj->pin_count) {
  3034. ret = -EINVAL;
  3035. goto out;
  3036. }
  3037. if (obj->madv != __I915_MADV_PURGED)
  3038. obj->madv = args->madv;
  3039. /* if the object is no longer attached, discard its backing storage */
  3040. if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
  3041. i915_gem_object_truncate(obj);
  3042. args->retained = obj->madv != __I915_MADV_PURGED;
  3043. out:
  3044. drm_gem_object_unreference(&obj->base);
  3045. unlock:
  3046. mutex_unlock(&dev->struct_mutex);
  3047. return ret;
  3048. }
  3049. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  3050. const struct drm_i915_gem_object_ops *ops)
  3051. {
  3052. INIT_LIST_HEAD(&obj->mm_list);
  3053. INIT_LIST_HEAD(&obj->gtt_list);
  3054. INIT_LIST_HEAD(&obj->ring_list);
  3055. INIT_LIST_HEAD(&obj->exec_list);
  3056. obj->ops = ops;
  3057. obj->fence_reg = I915_FENCE_REG_NONE;
  3058. obj->madv = I915_MADV_WILLNEED;
  3059. /* Avoid an unnecessary call to unbind on the first bind. */
  3060. obj->map_and_fenceable = true;
  3061. i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
  3062. }
  3063. static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
  3064. .get_pages = i915_gem_object_get_pages_gtt,
  3065. .put_pages = i915_gem_object_put_pages_gtt,
  3066. };
  3067. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3068. size_t size)
  3069. {
  3070. struct drm_i915_gem_object *obj;
  3071. struct address_space *mapping;
  3072. gfp_t mask;
  3073. obj = i915_gem_object_alloc(dev);
  3074. if (obj == NULL)
  3075. return NULL;
  3076. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3077. i915_gem_object_free(obj);
  3078. return NULL;
  3079. }
  3080. mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
  3081. if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
  3082. /* 965gm cannot relocate objects above 4GiB. */
  3083. mask &= ~__GFP_HIGHMEM;
  3084. mask |= __GFP_DMA32;
  3085. }
  3086. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3087. mapping_set_gfp_mask(mapping, mask);
  3088. i915_gem_object_init(obj, &i915_gem_object_ops);
  3089. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3090. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3091. if (HAS_LLC(dev)) {
  3092. /* On some devices, we can have the GPU use the LLC (the CPU
  3093. * cache) for about a 10% performance improvement
  3094. * compared to uncached. Graphics requests other than
  3095. * display scanout are coherent with the CPU in
  3096. * accessing this cache. This means in this mode we
  3097. * don't need to clflush on the CPU side, and on the
  3098. * GPU side we only need to flush internal caches to
  3099. * get data visible to the CPU.
  3100. *
  3101. * However, we maintain the display planes as UC, and so
  3102. * need to rebind when first used as such.
  3103. */
  3104. obj->cache_level = I915_CACHE_LLC;
  3105. } else
  3106. obj->cache_level = I915_CACHE_NONE;
  3107. return obj;
  3108. }
  3109. int i915_gem_init_object(struct drm_gem_object *obj)
  3110. {
  3111. BUG();
  3112. return 0;
  3113. }
  3114. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3115. {
  3116. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3117. struct drm_device *dev = obj->base.dev;
  3118. drm_i915_private_t *dev_priv = dev->dev_private;
  3119. trace_i915_gem_object_destroy(obj);
  3120. if (obj->phys_obj)
  3121. i915_gem_detach_phys_object(dev, obj);
  3122. obj->pin_count = 0;
  3123. if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
  3124. bool was_interruptible;
  3125. was_interruptible = dev_priv->mm.interruptible;
  3126. dev_priv->mm.interruptible = false;
  3127. WARN_ON(i915_gem_object_unbind(obj));
  3128. dev_priv->mm.interruptible = was_interruptible;
  3129. }
  3130. obj->pages_pin_count = 0;
  3131. i915_gem_object_put_pages(obj);
  3132. i915_gem_object_free_mmap_offset(obj);
  3133. i915_gem_object_release_stolen(obj);
  3134. BUG_ON(obj->pages);
  3135. if (obj->base.import_attach)
  3136. drm_prime_gem_destroy(&obj->base, NULL);
  3137. drm_gem_object_release(&obj->base);
  3138. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3139. kfree(obj->bit_17);
  3140. i915_gem_object_free(obj);
  3141. }
  3142. int
  3143. i915_gem_idle(struct drm_device *dev)
  3144. {
  3145. drm_i915_private_t *dev_priv = dev->dev_private;
  3146. int ret;
  3147. mutex_lock(&dev->struct_mutex);
  3148. if (dev_priv->mm.suspended) {
  3149. mutex_unlock(&dev->struct_mutex);
  3150. return 0;
  3151. }
  3152. ret = i915_gpu_idle(dev);
  3153. if (ret) {
  3154. mutex_unlock(&dev->struct_mutex);
  3155. return ret;
  3156. }
  3157. i915_gem_retire_requests(dev);
  3158. /* Under UMS, be paranoid and evict. */
  3159. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3160. i915_gem_evict_everything(dev);
  3161. i915_gem_reset_fences(dev);
  3162. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3163. * We need to replace this with a semaphore, or something.
  3164. * And not confound mm.suspended!
  3165. */
  3166. dev_priv->mm.suspended = 1;
  3167. del_timer_sync(&dev_priv->hangcheck_timer);
  3168. i915_kernel_lost_context(dev);
  3169. i915_gem_cleanup_ringbuffer(dev);
  3170. mutex_unlock(&dev->struct_mutex);
  3171. /* Cancel the retire work handler, which should be idle now. */
  3172. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3173. return 0;
  3174. }
  3175. void i915_gem_l3_remap(struct drm_device *dev)
  3176. {
  3177. drm_i915_private_t *dev_priv = dev->dev_private;
  3178. u32 misccpctl;
  3179. int i;
  3180. if (!IS_IVYBRIDGE(dev))
  3181. return;
  3182. if (!dev_priv->l3_parity.remap_info)
  3183. return;
  3184. misccpctl = I915_READ(GEN7_MISCCPCTL);
  3185. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  3186. POSTING_READ(GEN7_MISCCPCTL);
  3187. for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
  3188. u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
  3189. if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
  3190. DRM_DEBUG("0x%x was already programmed to %x\n",
  3191. GEN7_L3LOG_BASE + i, remap);
  3192. if (remap && !dev_priv->l3_parity.remap_info[i/4])
  3193. DRM_DEBUG_DRIVER("Clearing remapped register\n");
  3194. I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
  3195. }
  3196. /* Make sure all the writes land before disabling dop clock gating */
  3197. POSTING_READ(GEN7_L3LOG_BASE);
  3198. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  3199. }
  3200. void i915_gem_init_swizzling(struct drm_device *dev)
  3201. {
  3202. drm_i915_private_t *dev_priv = dev->dev_private;
  3203. if (INTEL_INFO(dev)->gen < 5 ||
  3204. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3205. return;
  3206. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3207. DISP_TILE_SURFACE_SWIZZLING);
  3208. if (IS_GEN5(dev))
  3209. return;
  3210. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3211. if (IS_GEN6(dev))
  3212. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3213. else
  3214. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3215. }
  3216. static bool
  3217. intel_enable_blt(struct drm_device *dev)
  3218. {
  3219. if (!HAS_BLT(dev))
  3220. return false;
  3221. /* The blitter was dysfunctional on early prototypes */
  3222. if (IS_GEN6(dev) && dev->pdev->revision < 8) {
  3223. DRM_INFO("BLT not supported on this pre-production hardware;"
  3224. " graphics performance will be degraded.\n");
  3225. return false;
  3226. }
  3227. return true;
  3228. }
  3229. int
  3230. i915_gem_init_hw(struct drm_device *dev)
  3231. {
  3232. drm_i915_private_t *dev_priv = dev->dev_private;
  3233. int ret;
  3234. if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
  3235. return -EIO;
  3236. if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
  3237. I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
  3238. i915_gem_l3_remap(dev);
  3239. i915_gem_init_swizzling(dev);
  3240. ret = intel_init_render_ring_buffer(dev);
  3241. if (ret)
  3242. return ret;
  3243. if (HAS_BSD(dev)) {
  3244. ret = intel_init_bsd_ring_buffer(dev);
  3245. if (ret)
  3246. goto cleanup_render_ring;
  3247. }
  3248. if (intel_enable_blt(dev)) {
  3249. ret = intel_init_blt_ring_buffer(dev);
  3250. if (ret)
  3251. goto cleanup_bsd_ring;
  3252. }
  3253. dev_priv->next_seqno = 1;
  3254. /*
  3255. * XXX: There was some w/a described somewhere suggesting loading
  3256. * contexts before PPGTT.
  3257. */
  3258. i915_gem_context_init(dev);
  3259. i915_gem_init_ppgtt(dev);
  3260. return 0;
  3261. cleanup_bsd_ring:
  3262. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3263. cleanup_render_ring:
  3264. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3265. return ret;
  3266. }
  3267. static bool
  3268. intel_enable_ppgtt(struct drm_device *dev)
  3269. {
  3270. if (i915_enable_ppgtt >= 0)
  3271. return i915_enable_ppgtt;
  3272. #ifdef CONFIG_INTEL_IOMMU
  3273. /* Disable ppgtt on SNB if VT-d is on. */
  3274. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  3275. return false;
  3276. #endif
  3277. return true;
  3278. }
  3279. int i915_gem_init(struct drm_device *dev)
  3280. {
  3281. struct drm_i915_private *dev_priv = dev->dev_private;
  3282. unsigned long gtt_size, mappable_size;
  3283. int ret;
  3284. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  3285. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  3286. mutex_lock(&dev->struct_mutex);
  3287. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  3288. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  3289. * aperture accordingly when using aliasing ppgtt. */
  3290. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  3291. i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
  3292. ret = i915_gem_init_aliasing_ppgtt(dev);
  3293. if (ret) {
  3294. mutex_unlock(&dev->struct_mutex);
  3295. return ret;
  3296. }
  3297. } else {
  3298. /* Let GEM Manage all of the aperture.
  3299. *
  3300. * However, leave one page at the end still bound to the scratch
  3301. * page. There are a number of places where the hardware
  3302. * apparently prefetches past the end of the object, and we've
  3303. * seen multiple hangs with the GPU head pointer stuck in a
  3304. * batchbuffer bound at the last page of the aperture. One page
  3305. * should be enough to keep any prefetching inside of the
  3306. * aperture.
  3307. */
  3308. i915_gem_init_global_gtt(dev, 0, mappable_size,
  3309. gtt_size);
  3310. }
  3311. ret = i915_gem_init_hw(dev);
  3312. mutex_unlock(&dev->struct_mutex);
  3313. if (ret) {
  3314. i915_gem_cleanup_aliasing_ppgtt(dev);
  3315. return ret;
  3316. }
  3317. /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
  3318. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3319. dev_priv->dri1.allow_batchbuffer = 1;
  3320. return 0;
  3321. }
  3322. void
  3323. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3324. {
  3325. drm_i915_private_t *dev_priv = dev->dev_private;
  3326. struct intel_ring_buffer *ring;
  3327. int i;
  3328. for_each_ring(ring, dev_priv, i)
  3329. intel_cleanup_ring_buffer(ring);
  3330. }
  3331. int
  3332. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3333. struct drm_file *file_priv)
  3334. {
  3335. drm_i915_private_t *dev_priv = dev->dev_private;
  3336. int ret;
  3337. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3338. return 0;
  3339. if (atomic_read(&dev_priv->mm.wedged)) {
  3340. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3341. atomic_set(&dev_priv->mm.wedged, 0);
  3342. }
  3343. mutex_lock(&dev->struct_mutex);
  3344. dev_priv->mm.suspended = 0;
  3345. ret = i915_gem_init_hw(dev);
  3346. if (ret != 0) {
  3347. mutex_unlock(&dev->struct_mutex);
  3348. return ret;
  3349. }
  3350. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3351. mutex_unlock(&dev->struct_mutex);
  3352. ret = drm_irq_install(dev);
  3353. if (ret)
  3354. goto cleanup_ringbuffer;
  3355. return 0;
  3356. cleanup_ringbuffer:
  3357. mutex_lock(&dev->struct_mutex);
  3358. i915_gem_cleanup_ringbuffer(dev);
  3359. dev_priv->mm.suspended = 1;
  3360. mutex_unlock(&dev->struct_mutex);
  3361. return ret;
  3362. }
  3363. int
  3364. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3365. struct drm_file *file_priv)
  3366. {
  3367. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3368. return 0;
  3369. drm_irq_uninstall(dev);
  3370. return i915_gem_idle(dev);
  3371. }
  3372. void
  3373. i915_gem_lastclose(struct drm_device *dev)
  3374. {
  3375. int ret;
  3376. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3377. return;
  3378. ret = i915_gem_idle(dev);
  3379. if (ret)
  3380. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3381. }
  3382. static void
  3383. init_ring_lists(struct intel_ring_buffer *ring)
  3384. {
  3385. INIT_LIST_HEAD(&ring->active_list);
  3386. INIT_LIST_HEAD(&ring->request_list);
  3387. }
  3388. void
  3389. i915_gem_load(struct drm_device *dev)
  3390. {
  3391. drm_i915_private_t *dev_priv = dev->dev_private;
  3392. int i;
  3393. dev_priv->slab =
  3394. kmem_cache_create("i915_gem_object",
  3395. sizeof(struct drm_i915_gem_object), 0,
  3396. SLAB_HWCACHE_ALIGN,
  3397. NULL);
  3398. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3399. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3400. INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
  3401. INIT_LIST_HEAD(&dev_priv->mm.bound_list);
  3402. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3403. for (i = 0; i < I915_NUM_RINGS; i++)
  3404. init_ring_lists(&dev_priv->ring[i]);
  3405. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3406. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3407. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3408. i915_gem_retire_work_handler);
  3409. init_completion(&dev_priv->error_completion);
  3410. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3411. if (IS_GEN3(dev)) {
  3412. I915_WRITE(MI_ARB_STATE,
  3413. _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  3414. }
  3415. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3416. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3417. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3418. dev_priv->fence_reg_start = 3;
  3419. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3420. dev_priv->num_fence_regs = 16;
  3421. else
  3422. dev_priv->num_fence_regs = 8;
  3423. /* Initialize fence registers to zero */
  3424. i915_gem_reset_fences(dev);
  3425. i915_gem_detect_bit_6_swizzle(dev);
  3426. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3427. dev_priv->mm.interruptible = true;
  3428. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3429. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3430. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3431. }
  3432. /*
  3433. * Create a physically contiguous memory object for this object
  3434. * e.g. for cursor + overlay regs
  3435. */
  3436. static int i915_gem_init_phys_object(struct drm_device *dev,
  3437. int id, int size, int align)
  3438. {
  3439. drm_i915_private_t *dev_priv = dev->dev_private;
  3440. struct drm_i915_gem_phys_object *phys_obj;
  3441. int ret;
  3442. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3443. return 0;
  3444. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3445. if (!phys_obj)
  3446. return -ENOMEM;
  3447. phys_obj->id = id;
  3448. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3449. if (!phys_obj->handle) {
  3450. ret = -ENOMEM;
  3451. goto kfree_obj;
  3452. }
  3453. #ifdef CONFIG_X86
  3454. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3455. #endif
  3456. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3457. return 0;
  3458. kfree_obj:
  3459. kfree(phys_obj);
  3460. return ret;
  3461. }
  3462. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3463. {
  3464. drm_i915_private_t *dev_priv = dev->dev_private;
  3465. struct drm_i915_gem_phys_object *phys_obj;
  3466. if (!dev_priv->mm.phys_objs[id - 1])
  3467. return;
  3468. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3469. if (phys_obj->cur_obj) {
  3470. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3471. }
  3472. #ifdef CONFIG_X86
  3473. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3474. #endif
  3475. drm_pci_free(dev, phys_obj->handle);
  3476. kfree(phys_obj);
  3477. dev_priv->mm.phys_objs[id - 1] = NULL;
  3478. }
  3479. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3480. {
  3481. int i;
  3482. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3483. i915_gem_free_phys_object(dev, i);
  3484. }
  3485. void i915_gem_detach_phys_object(struct drm_device *dev,
  3486. struct drm_i915_gem_object *obj)
  3487. {
  3488. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3489. char *vaddr;
  3490. int i;
  3491. int page_count;
  3492. if (!obj->phys_obj)
  3493. return;
  3494. vaddr = obj->phys_obj->handle->vaddr;
  3495. page_count = obj->base.size / PAGE_SIZE;
  3496. for (i = 0; i < page_count; i++) {
  3497. struct page *page = shmem_read_mapping_page(mapping, i);
  3498. if (!IS_ERR(page)) {
  3499. char *dst = kmap_atomic(page);
  3500. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3501. kunmap_atomic(dst);
  3502. drm_clflush_pages(&page, 1);
  3503. set_page_dirty(page);
  3504. mark_page_accessed(page);
  3505. page_cache_release(page);
  3506. }
  3507. }
  3508. i915_gem_chipset_flush(dev);
  3509. obj->phys_obj->cur_obj = NULL;
  3510. obj->phys_obj = NULL;
  3511. }
  3512. int
  3513. i915_gem_attach_phys_object(struct drm_device *dev,
  3514. struct drm_i915_gem_object *obj,
  3515. int id,
  3516. int align)
  3517. {
  3518. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3519. drm_i915_private_t *dev_priv = dev->dev_private;
  3520. int ret = 0;
  3521. int page_count;
  3522. int i;
  3523. if (id > I915_MAX_PHYS_OBJECT)
  3524. return -EINVAL;
  3525. if (obj->phys_obj) {
  3526. if (obj->phys_obj->id == id)
  3527. return 0;
  3528. i915_gem_detach_phys_object(dev, obj);
  3529. }
  3530. /* create a new object */
  3531. if (!dev_priv->mm.phys_objs[id - 1]) {
  3532. ret = i915_gem_init_phys_object(dev, id,
  3533. obj->base.size, align);
  3534. if (ret) {
  3535. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3536. id, obj->base.size);
  3537. return ret;
  3538. }
  3539. }
  3540. /* bind to the object */
  3541. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3542. obj->phys_obj->cur_obj = obj;
  3543. page_count = obj->base.size / PAGE_SIZE;
  3544. for (i = 0; i < page_count; i++) {
  3545. struct page *page;
  3546. char *dst, *src;
  3547. page = shmem_read_mapping_page(mapping, i);
  3548. if (IS_ERR(page))
  3549. return PTR_ERR(page);
  3550. src = kmap_atomic(page);
  3551. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3552. memcpy(dst, src, PAGE_SIZE);
  3553. kunmap_atomic(src);
  3554. mark_page_accessed(page);
  3555. page_cache_release(page);
  3556. }
  3557. return 0;
  3558. }
  3559. static int
  3560. i915_gem_phys_pwrite(struct drm_device *dev,
  3561. struct drm_i915_gem_object *obj,
  3562. struct drm_i915_gem_pwrite *args,
  3563. struct drm_file *file_priv)
  3564. {
  3565. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3566. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3567. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3568. unsigned long unwritten;
  3569. /* The physical object once assigned is fixed for the lifetime
  3570. * of the obj, so we can safely drop the lock and continue
  3571. * to access vaddr.
  3572. */
  3573. mutex_unlock(&dev->struct_mutex);
  3574. unwritten = copy_from_user(vaddr, user_data, args->size);
  3575. mutex_lock(&dev->struct_mutex);
  3576. if (unwritten)
  3577. return -EFAULT;
  3578. }
  3579. i915_gem_chipset_flush(dev);
  3580. return 0;
  3581. }
  3582. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3583. {
  3584. struct drm_i915_file_private *file_priv = file->driver_priv;
  3585. /* Clean up our request list when the client is going away, so that
  3586. * later retire_requests won't dereference our soon-to-be-gone
  3587. * file_priv.
  3588. */
  3589. spin_lock(&file_priv->mm.lock);
  3590. while (!list_empty(&file_priv->mm.request_list)) {
  3591. struct drm_i915_gem_request *request;
  3592. request = list_first_entry(&file_priv->mm.request_list,
  3593. struct drm_i915_gem_request,
  3594. client_list);
  3595. list_del(&request->client_list);
  3596. request->file_priv = NULL;
  3597. }
  3598. spin_unlock(&file_priv->mm.lock);
  3599. }
  3600. static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
  3601. {
  3602. if (!mutex_is_locked(mutex))
  3603. return false;
  3604. #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
  3605. return mutex->owner == task;
  3606. #else
  3607. /* Since UP may be pre-empted, we cannot assume that we own the lock */
  3608. return false;
  3609. #endif
  3610. }
  3611. static int
  3612. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3613. {
  3614. struct drm_i915_private *dev_priv =
  3615. container_of(shrinker,
  3616. struct drm_i915_private,
  3617. mm.inactive_shrinker);
  3618. struct drm_device *dev = dev_priv->dev;
  3619. struct drm_i915_gem_object *obj;
  3620. int nr_to_scan = sc->nr_to_scan;
  3621. bool unlock = true;
  3622. int cnt;
  3623. if (!mutex_trylock(&dev->struct_mutex)) {
  3624. if (!mutex_is_locked_by(&dev->struct_mutex, current))
  3625. return 0;
  3626. unlock = false;
  3627. }
  3628. if (nr_to_scan) {
  3629. nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
  3630. if (nr_to_scan > 0)
  3631. i915_gem_shrink_all(dev_priv);
  3632. }
  3633. cnt = 0;
  3634. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
  3635. if (obj->pages_pin_count == 0)
  3636. cnt += obj->base.size >> PAGE_SHIFT;
  3637. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  3638. if (obj->pin_count == 0 && obj->pages_pin_count == 0)
  3639. cnt += obj->base.size >> PAGE_SHIFT;
  3640. if (unlock)
  3641. mutex_unlock(&dev->struct_mutex);
  3642. return cnt;
  3643. }