intel_overlay.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_reg.h"
  34. #include "intel_drv.h"
  35. /* Limits for overlay size. According to intel doc, the real limits are:
  36. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  37. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  38. * the mininum of both. */
  39. #define IMAGE_MAX_WIDTH 2048
  40. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  41. /* on 830 and 845 these large limits result in the card hanging */
  42. #define IMAGE_MAX_WIDTH_LEGACY 1024
  43. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  44. /* overlay register definitions */
  45. /* OCMD register */
  46. #define OCMD_TILED_SURFACE (0x1<<19)
  47. #define OCMD_MIRROR_MASK (0x3<<17)
  48. #define OCMD_MIRROR_MODE (0x3<<17)
  49. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  50. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  51. #define OCMD_MIRROR_BOTH (0x3<<17)
  52. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  53. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  54. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  55. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  56. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  57. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  59. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_422_PACKED (0x8<<10)
  61. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  62. #define OCMD_YUV_420_PLANAR (0xc<<10)
  63. #define OCMD_YUV_422_PLANAR (0xd<<10)
  64. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  65. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  66. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  67. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  68. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  69. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  70. #define OCMD_TEST_MODE (0x1<<4)
  71. #define OCMD_BUFFER_SELECT (0x3<<2)
  72. #define OCMD_BUFFER0 (0x0<<2)
  73. #define OCMD_BUFFER1 (0x1<<2)
  74. #define OCMD_FIELD_SELECT (0x1<<2)
  75. #define OCMD_FIELD0 (0x0<<1)
  76. #define OCMD_FIELD1 (0x1<<1)
  77. #define OCMD_ENABLE (0x1<<0)
  78. /* OCONFIG register */
  79. #define OCONF_PIPE_MASK (0x1<<18)
  80. #define OCONF_PIPE_A (0x0<<18)
  81. #define OCONF_PIPE_B (0x1<<18)
  82. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  83. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  84. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  85. #define OCONF_CSC_BYPASS (0x1<<4)
  86. #define OCONF_CC_OUT_8BIT (0x1<<3)
  87. #define OCONF_TEST_MODE (0x1<<2)
  88. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  89. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  90. /* DCLRKM (dst-key) register */
  91. #define DST_KEY_ENABLE (0x1<<31)
  92. #define CLK_RGB24_MASK 0x0
  93. #define CLK_RGB16_MASK 0x070307
  94. #define CLK_RGB15_MASK 0x070707
  95. #define CLK_RGB8I_MASK 0xffffff
  96. #define RGB16_TO_COLORKEY(c) \
  97. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  98. #define RGB15_TO_COLORKEY(c) \
  99. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  100. /* overlay flip addr flag */
  101. #define OFC_UPDATE 0x1
  102. /* polyphase filter coefficients */
  103. #define N_HORIZ_Y_TAPS 5
  104. #define N_VERT_Y_TAPS 3
  105. #define N_HORIZ_UV_TAPS 3
  106. #define N_VERT_UV_TAPS 3
  107. #define N_PHASES 17
  108. #define MAX_TAPS 5
  109. /* memory bufferd overlay registers */
  110. struct overlay_registers {
  111. u32 OBUF_0Y;
  112. u32 OBUF_1Y;
  113. u32 OBUF_0U;
  114. u32 OBUF_0V;
  115. u32 OBUF_1U;
  116. u32 OBUF_1V;
  117. u32 OSTRIDE;
  118. u32 YRGB_VPH;
  119. u32 UV_VPH;
  120. u32 HORZ_PH;
  121. u32 INIT_PHS;
  122. u32 DWINPOS;
  123. u32 DWINSZ;
  124. u32 SWIDTH;
  125. u32 SWIDTHSW;
  126. u32 SHEIGHT;
  127. u32 YRGBSCALE;
  128. u32 UVSCALE;
  129. u32 OCLRC0;
  130. u32 OCLRC1;
  131. u32 DCLRKV;
  132. u32 DCLRKM;
  133. u32 SCLRKVH;
  134. u32 SCLRKVL;
  135. u32 SCLRKEN;
  136. u32 OCONFIG;
  137. u32 OCMD;
  138. u32 RESERVED1; /* 0x6C */
  139. u32 OSTART_0Y;
  140. u32 OSTART_1Y;
  141. u32 OSTART_0U;
  142. u32 OSTART_0V;
  143. u32 OSTART_1U;
  144. u32 OSTART_1V;
  145. u32 OTILEOFF_0Y;
  146. u32 OTILEOFF_1Y;
  147. u32 OTILEOFF_0U;
  148. u32 OTILEOFF_0V;
  149. u32 OTILEOFF_1U;
  150. u32 OTILEOFF_1V;
  151. u32 FASTHSCALE; /* 0xA0 */
  152. u32 UVSCALEV; /* 0xA4 */
  153. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  154. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  155. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  156. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  157. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  158. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  159. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  160. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  161. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  162. };
  163. static struct overlay_registers *
  164. intel_overlay_map_regs_atomic(struct intel_overlay *overlay,
  165. int slot)
  166. {
  167. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  168. struct overlay_registers *regs;
  169. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  170. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  171. else
  172. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  173. overlay->reg_bo->gtt_offset,
  174. slot);
  175. return regs;
  176. }
  177. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  178. int slot,
  179. struct overlay_registers *regs)
  180. {
  181. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  182. io_mapping_unmap_atomic(regs, slot);
  183. }
  184. static struct overlay_registers *
  185. intel_overlay_map_regs(struct intel_overlay *overlay)
  186. {
  187. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  188. struct overlay_registers *regs;
  189. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  190. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  191. else
  192. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  193. overlay->reg_bo->gtt_offset);
  194. return regs;
  195. }
  196. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  197. struct overlay_registers *regs)
  198. {
  199. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  200. io_mapping_unmap(regs);
  201. }
  202. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  203. struct drm_i915_gem_request *request,
  204. bool interruptible,
  205. int stage)
  206. {
  207. struct drm_device *dev = overlay->dev;
  208. drm_i915_private_t *dev_priv = dev->dev_private;
  209. int ret;
  210. overlay->last_flip_req =
  211. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  212. if (overlay->last_flip_req == 0)
  213. return -ENOMEM;
  214. overlay->hw_wedged = stage;
  215. ret = i915_do_wait_request(dev,
  216. overlay->last_flip_req, true,
  217. &dev_priv->render_ring);
  218. if (ret)
  219. return ret;
  220. overlay->hw_wedged = 0;
  221. overlay->last_flip_req = 0;
  222. return 0;
  223. }
  224. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  225. static int
  226. i830_activate_pipe_a(struct drm_device *dev)
  227. {
  228. drm_i915_private_t *dev_priv = dev->dev_private;
  229. struct intel_crtc *crtc;
  230. struct drm_crtc_helper_funcs *crtc_funcs;
  231. struct drm_display_mode vesa_640x480 = {
  232. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  233. 752, 800, 0, 480, 489, 492, 525, 0,
  234. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  235. }, *mode;
  236. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  237. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  238. return 0;
  239. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  240. if (I915_READ(PIPEACONF) & PIPEACONF_ENABLE)
  241. return 0;
  242. crtc_funcs = crtc->base.helper_private;
  243. if (crtc_funcs->dpms == NULL)
  244. return 0;
  245. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  246. mode = drm_mode_duplicate(dev, &vesa_640x480);
  247. drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
  248. if(!drm_crtc_helper_set_mode(&crtc->base, mode,
  249. crtc->base.x, crtc->base.y,
  250. crtc->base.fb))
  251. return 0;
  252. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  253. return 1;
  254. }
  255. static void
  256. i830_deactivate_pipe_a(struct drm_device *dev)
  257. {
  258. drm_i915_private_t *dev_priv = dev->dev_private;
  259. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  260. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  261. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  262. }
  263. /* overlay needs to be disable in OCMD reg */
  264. static int intel_overlay_on(struct intel_overlay *overlay)
  265. {
  266. struct drm_device *dev = overlay->dev;
  267. struct drm_i915_gem_request *request;
  268. int pipe_a_quirk = 0;
  269. int ret;
  270. BUG_ON(overlay->active);
  271. overlay->active = 1;
  272. if (IS_I830(dev)) {
  273. pipe_a_quirk = i830_activate_pipe_a(dev);
  274. if (pipe_a_quirk < 0)
  275. return pipe_a_quirk;
  276. }
  277. request = kzalloc(sizeof(*request), GFP_KERNEL);
  278. if (request == NULL) {
  279. ret = -ENOMEM;
  280. goto out;
  281. }
  282. BEGIN_LP_RING(4);
  283. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  284. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  285. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  286. OUT_RING(MI_NOOP);
  287. ADVANCE_LP_RING();
  288. ret = intel_overlay_do_wait_request(overlay, request, true,
  289. NEEDS_WAIT_FOR_FLIP);
  290. out:
  291. if (pipe_a_quirk)
  292. i830_deactivate_pipe_a(dev);
  293. return ret;
  294. }
  295. /* overlay needs to be enabled in OCMD reg */
  296. static int intel_overlay_continue(struct intel_overlay *overlay,
  297. bool load_polyphase_filter)
  298. {
  299. struct drm_device *dev = overlay->dev;
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. struct drm_i915_gem_request *request;
  302. u32 flip_addr = overlay->flip_addr;
  303. u32 tmp;
  304. BUG_ON(!overlay->active);
  305. request = kzalloc(sizeof(*request), GFP_KERNEL);
  306. if (request == NULL)
  307. return -ENOMEM;
  308. if (load_polyphase_filter)
  309. flip_addr |= OFC_UPDATE;
  310. /* check for underruns */
  311. tmp = I915_READ(DOVSTA);
  312. if (tmp & (1 << 17))
  313. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  314. BEGIN_LP_RING(2);
  315. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  316. OUT_RING(flip_addr);
  317. ADVANCE_LP_RING();
  318. overlay->last_flip_req =
  319. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  320. return 0;
  321. }
  322. /* overlay needs to be disabled in OCMD reg */
  323. static int intel_overlay_off(struct intel_overlay *overlay)
  324. {
  325. struct drm_device *dev = overlay->dev;
  326. u32 flip_addr = overlay->flip_addr;
  327. struct drm_i915_gem_request *request;
  328. BUG_ON(!overlay->active);
  329. request = kzalloc(sizeof(*request), GFP_KERNEL);
  330. if (request == NULL)
  331. return -ENOMEM;
  332. /* According to intel docs the overlay hw may hang (when switching
  333. * off) without loading the filter coeffs. It is however unclear whether
  334. * this applies to the disabling of the overlay or to the switching off
  335. * of the hw. Do it in both cases */
  336. flip_addr |= OFC_UPDATE;
  337. BEGIN_LP_RING(6);
  338. /* wait for overlay to go idle */
  339. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  340. OUT_RING(flip_addr);
  341. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  342. /* turn overlay off */
  343. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  344. OUT_RING(flip_addr);
  345. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  346. ADVANCE_LP_RING();
  347. return intel_overlay_do_wait_request(overlay, request, true,
  348. SWITCH_OFF);
  349. }
  350. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  351. {
  352. struct drm_gem_object *obj = &overlay->old_vid_bo->base;
  353. i915_gem_object_unpin(obj);
  354. drm_gem_object_unreference(obj);
  355. overlay->old_vid_bo = NULL;
  356. }
  357. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  358. {
  359. struct drm_gem_object *obj;
  360. /* never have the overlay hw on without showing a frame */
  361. BUG_ON(!overlay->vid_bo);
  362. obj = &overlay->vid_bo->base;
  363. i915_gem_object_unpin(obj);
  364. drm_gem_object_unreference(obj);
  365. overlay->vid_bo = NULL;
  366. overlay->crtc->overlay = NULL;
  367. overlay->crtc = NULL;
  368. overlay->active = 0;
  369. }
  370. /* recover from an interruption due to a signal
  371. * We have to be careful not to repeat work forever an make forward progess. */
  372. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  373. bool interruptible)
  374. {
  375. struct drm_device *dev = overlay->dev;
  376. drm_i915_private_t *dev_priv = dev->dev_private;
  377. int ret;
  378. if (overlay->hw_wedged == HW_WEDGED)
  379. return -EIO;
  380. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  381. interruptible, &dev_priv->render_ring);
  382. if (ret)
  383. return ret;
  384. switch (overlay->hw_wedged) {
  385. case RELEASE_OLD_VID:
  386. intel_overlay_release_old_vid_tail(overlay);
  387. break;
  388. case SWITCH_OFF:
  389. intel_overlay_off_tail(overlay);
  390. break;
  391. default:
  392. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  393. }
  394. overlay->hw_wedged = 0;
  395. overlay->last_flip_req = 0;
  396. return 0;
  397. }
  398. /* Wait for pending overlay flip and release old frame.
  399. * Needs to be called before the overlay register are changed
  400. * via intel_overlay_(un)map_regs
  401. */
  402. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  403. {
  404. struct drm_device *dev = overlay->dev;
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. int ret;
  407. /* Only wait if there is actually an old frame to release to
  408. * guarantee forward progress.
  409. */
  410. if (!overlay->old_vid_bo)
  411. return 0;
  412. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  413. struct drm_i915_gem_request *request;
  414. /* synchronous slowpath */
  415. request = kzalloc(sizeof(*request), GFP_KERNEL);
  416. if (request == NULL)
  417. return -ENOMEM;
  418. BEGIN_LP_RING(2);
  419. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  420. OUT_RING(MI_NOOP);
  421. ADVANCE_LP_RING();
  422. ret = intel_overlay_do_wait_request(overlay, request, true,
  423. RELEASE_OLD_VID);
  424. if (ret)
  425. return ret;
  426. }
  427. intel_overlay_release_old_vid_tail(overlay);
  428. return 0;
  429. }
  430. struct put_image_params {
  431. int format;
  432. short dst_x;
  433. short dst_y;
  434. short dst_w;
  435. short dst_h;
  436. short src_w;
  437. short src_scan_h;
  438. short src_scan_w;
  439. short src_h;
  440. short stride_Y;
  441. short stride_UV;
  442. int offset_Y;
  443. int offset_U;
  444. int offset_V;
  445. };
  446. static int packed_depth_bytes(u32 format)
  447. {
  448. switch (format & I915_OVERLAY_DEPTH_MASK) {
  449. case I915_OVERLAY_YUV422:
  450. return 4;
  451. case I915_OVERLAY_YUV411:
  452. /* return 6; not implemented */
  453. default:
  454. return -EINVAL;
  455. }
  456. }
  457. static int packed_width_bytes(u32 format, short width)
  458. {
  459. switch (format & I915_OVERLAY_DEPTH_MASK) {
  460. case I915_OVERLAY_YUV422:
  461. return width << 1;
  462. default:
  463. return -EINVAL;
  464. }
  465. }
  466. static int uv_hsubsampling(u32 format)
  467. {
  468. switch (format & I915_OVERLAY_DEPTH_MASK) {
  469. case I915_OVERLAY_YUV422:
  470. case I915_OVERLAY_YUV420:
  471. return 2;
  472. case I915_OVERLAY_YUV411:
  473. case I915_OVERLAY_YUV410:
  474. return 4;
  475. default:
  476. return -EINVAL;
  477. }
  478. }
  479. static int uv_vsubsampling(u32 format)
  480. {
  481. switch (format & I915_OVERLAY_DEPTH_MASK) {
  482. case I915_OVERLAY_YUV420:
  483. case I915_OVERLAY_YUV410:
  484. return 2;
  485. case I915_OVERLAY_YUV422:
  486. case I915_OVERLAY_YUV411:
  487. return 1;
  488. default:
  489. return -EINVAL;
  490. }
  491. }
  492. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  493. {
  494. u32 mask, shift, ret;
  495. if (IS_I9XX(dev)) {
  496. mask = 0x3f;
  497. shift = 6;
  498. } else {
  499. mask = 0x1f;
  500. shift = 5;
  501. }
  502. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  503. if (IS_I9XX(dev))
  504. ret <<= 1;
  505. ret -=1;
  506. return ret << 2;
  507. }
  508. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  509. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  510. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  511. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  512. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  513. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  514. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  515. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  516. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  517. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  518. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  519. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  520. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  521. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  522. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  523. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  524. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  525. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  526. };
  527. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  528. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  529. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  530. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  531. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  532. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  533. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  534. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  535. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  536. 0x3000, 0x0800, 0x3000
  537. };
  538. static void update_polyphase_filter(struct overlay_registers *regs)
  539. {
  540. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  541. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  542. }
  543. static bool update_scaling_factors(struct intel_overlay *overlay,
  544. struct overlay_registers *regs,
  545. struct put_image_params *params)
  546. {
  547. /* fixed point with a 12 bit shift */
  548. u32 xscale, yscale, xscale_UV, yscale_UV;
  549. #define FP_SHIFT 12
  550. #define FRACT_MASK 0xfff
  551. bool scale_changed = false;
  552. int uv_hscale = uv_hsubsampling(params->format);
  553. int uv_vscale = uv_vsubsampling(params->format);
  554. if (params->dst_w > 1)
  555. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  556. /(params->dst_w);
  557. else
  558. xscale = 1 << FP_SHIFT;
  559. if (params->dst_h > 1)
  560. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  561. /(params->dst_h);
  562. else
  563. yscale = 1 << FP_SHIFT;
  564. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  565. xscale_UV = xscale/uv_hscale;
  566. yscale_UV = yscale/uv_vscale;
  567. /* make the Y scale to UV scale ratio an exact multiply */
  568. xscale = xscale_UV * uv_hscale;
  569. yscale = yscale_UV * uv_vscale;
  570. /*} else {
  571. xscale_UV = 0;
  572. yscale_UV = 0;
  573. }*/
  574. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  575. scale_changed = true;
  576. overlay->old_xscale = xscale;
  577. overlay->old_yscale = yscale;
  578. regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
  579. ((xscale >> FP_SHIFT) << 16) |
  580. ((xscale & FRACT_MASK) << 3));
  581. regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
  582. ((xscale_UV >> FP_SHIFT) << 16) |
  583. ((xscale_UV & FRACT_MASK) << 3));
  584. regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
  585. ((yscale_UV >> FP_SHIFT) << 0)));
  586. if (scale_changed)
  587. update_polyphase_filter(regs);
  588. return scale_changed;
  589. }
  590. static void update_colorkey(struct intel_overlay *overlay,
  591. struct overlay_registers *regs)
  592. {
  593. u32 key = overlay->color_key;
  594. switch (overlay->crtc->base.fb->bits_per_pixel) {
  595. case 8:
  596. regs->DCLRKV = 0;
  597. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  598. break;
  599. case 16:
  600. if (overlay->crtc->base.fb->depth == 15) {
  601. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  602. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  603. } else {
  604. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  605. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  606. }
  607. break;
  608. case 24:
  609. case 32:
  610. regs->DCLRKV = key;
  611. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  612. break;
  613. }
  614. }
  615. static u32 overlay_cmd_reg(struct put_image_params *params)
  616. {
  617. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  618. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  619. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  620. case I915_OVERLAY_YUV422:
  621. cmd |= OCMD_YUV_422_PLANAR;
  622. break;
  623. case I915_OVERLAY_YUV420:
  624. cmd |= OCMD_YUV_420_PLANAR;
  625. break;
  626. case I915_OVERLAY_YUV411:
  627. case I915_OVERLAY_YUV410:
  628. cmd |= OCMD_YUV_410_PLANAR;
  629. break;
  630. }
  631. } else { /* YUV packed */
  632. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  633. case I915_OVERLAY_YUV422:
  634. cmd |= OCMD_YUV_422_PACKED;
  635. break;
  636. case I915_OVERLAY_YUV411:
  637. cmd |= OCMD_YUV_411_PACKED;
  638. break;
  639. }
  640. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  641. case I915_OVERLAY_NO_SWAP:
  642. break;
  643. case I915_OVERLAY_UV_SWAP:
  644. cmd |= OCMD_UV_SWAP;
  645. break;
  646. case I915_OVERLAY_Y_SWAP:
  647. cmd |= OCMD_Y_SWAP;
  648. break;
  649. case I915_OVERLAY_Y_AND_UV_SWAP:
  650. cmd |= OCMD_Y_AND_UV_SWAP;
  651. break;
  652. }
  653. }
  654. return cmd;
  655. }
  656. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  657. struct drm_gem_object *new_bo,
  658. struct put_image_params *params)
  659. {
  660. int ret, tmp_width;
  661. struct overlay_registers *regs;
  662. bool scale_changed = false;
  663. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  664. struct drm_device *dev = overlay->dev;
  665. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  666. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  667. BUG_ON(!overlay);
  668. ret = intel_overlay_release_old_vid(overlay);
  669. if (ret != 0)
  670. return ret;
  671. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  672. if (ret != 0)
  673. return ret;
  674. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  675. if (ret != 0)
  676. goto out_unpin;
  677. if (!overlay->active) {
  678. regs = intel_overlay_map_regs(overlay);
  679. if (!regs) {
  680. ret = -ENOMEM;
  681. goto out_unpin;
  682. }
  683. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  684. if (IS_I965GM(overlay->dev))
  685. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  686. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  687. OCONF_PIPE_A : OCONF_PIPE_B;
  688. intel_overlay_unmap_regs(overlay, regs);
  689. ret = intel_overlay_on(overlay);
  690. if (ret != 0)
  691. goto out_unpin;
  692. }
  693. regs = intel_overlay_map_regs(overlay);
  694. if (!regs) {
  695. ret = -ENOMEM;
  696. goto out_unpin;
  697. }
  698. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  699. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  700. if (params->format & I915_OVERLAY_YUV_PACKED)
  701. tmp_width = packed_width_bytes(params->format, params->src_w);
  702. else
  703. tmp_width = params->src_w;
  704. regs->SWIDTH = params->src_w;
  705. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  706. params->offset_Y, tmp_width);
  707. regs->SHEIGHT = params->src_h;
  708. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  709. regs->OSTRIDE = params->stride_Y;
  710. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  711. int uv_hscale = uv_hsubsampling(params->format);
  712. int uv_vscale = uv_vsubsampling(params->format);
  713. u32 tmp_U, tmp_V;
  714. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  715. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  716. params->src_w/uv_hscale);
  717. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  718. params->src_w/uv_hscale);
  719. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  720. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  721. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  722. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  723. regs->OSTRIDE |= params->stride_UV << 16;
  724. }
  725. scale_changed = update_scaling_factors(overlay, regs, params);
  726. update_colorkey(overlay, regs);
  727. regs->OCMD = overlay_cmd_reg(params);
  728. intel_overlay_unmap_regs(overlay, regs);
  729. ret = intel_overlay_continue(overlay, scale_changed);
  730. if (ret)
  731. goto out_unpin;
  732. overlay->old_vid_bo = overlay->vid_bo;
  733. overlay->vid_bo = to_intel_bo(new_bo);
  734. return 0;
  735. out_unpin:
  736. i915_gem_object_unpin(new_bo);
  737. return ret;
  738. }
  739. int intel_overlay_switch_off(struct intel_overlay *overlay)
  740. {
  741. int ret;
  742. struct overlay_registers *regs;
  743. struct drm_device *dev = overlay->dev;
  744. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  745. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  746. if (overlay->hw_wedged) {
  747. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  748. if (ret != 0)
  749. return ret;
  750. }
  751. if (!overlay->active)
  752. return 0;
  753. ret = intel_overlay_release_old_vid(overlay);
  754. if (ret != 0)
  755. return ret;
  756. regs = intel_overlay_map_regs(overlay);
  757. regs->OCMD = 0;
  758. intel_overlay_unmap_regs(overlay, regs);
  759. ret = intel_overlay_off(overlay);
  760. if (ret != 0)
  761. return ret;
  762. intel_overlay_off_tail(overlay);
  763. return 0;
  764. }
  765. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  766. struct intel_crtc *crtc)
  767. {
  768. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  769. u32 pipeconf;
  770. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  771. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  772. return -EINVAL;
  773. pipeconf = I915_READ(pipeconf_reg);
  774. /* can't use the overlay with double wide pipe */
  775. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  776. return -EINVAL;
  777. return 0;
  778. }
  779. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  780. {
  781. struct drm_device *dev = overlay->dev;
  782. drm_i915_private_t *dev_priv = dev->dev_private;
  783. u32 pfit_control = I915_READ(PFIT_CONTROL);
  784. u32 ratio;
  785. /* XXX: This is not the same logic as in the xorg driver, but more in
  786. * line with the intel documentation for the i965
  787. */
  788. if (!IS_I965G(dev)) {
  789. if (pfit_control & VERT_AUTO_SCALE)
  790. ratio = I915_READ(PFIT_AUTO_RATIOS);
  791. else
  792. ratio = I915_READ(PFIT_PGM_RATIOS);
  793. ratio >>= PFIT_VERT_SCALE_SHIFT;
  794. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  795. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  796. }
  797. overlay->pfit_vscale_ratio = ratio;
  798. }
  799. static int check_overlay_dst(struct intel_overlay *overlay,
  800. struct drm_intel_overlay_put_image *rec)
  801. {
  802. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  803. if (rec->dst_x < mode->crtc_hdisplay &&
  804. rec->dst_x + rec->dst_width <= mode->crtc_hdisplay &&
  805. rec->dst_y < mode->crtc_vdisplay &&
  806. rec->dst_y + rec->dst_height <= mode->crtc_vdisplay)
  807. return 0;
  808. else
  809. return -EINVAL;
  810. }
  811. static int check_overlay_scaling(struct put_image_params *rec)
  812. {
  813. u32 tmp;
  814. /* downscaling limit is 8.0 */
  815. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  816. if (tmp > 7)
  817. return -EINVAL;
  818. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  819. if (tmp > 7)
  820. return -EINVAL;
  821. return 0;
  822. }
  823. static int check_overlay_src(struct drm_device *dev,
  824. struct drm_intel_overlay_put_image *rec,
  825. struct drm_gem_object *new_bo)
  826. {
  827. int uv_hscale = uv_hsubsampling(rec->flags);
  828. int uv_vscale = uv_vsubsampling(rec->flags);
  829. u32 stride_mask, depth, tmp;
  830. /* check src dimensions */
  831. if (IS_845G(dev) || IS_I830(dev)) {
  832. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  833. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  834. return -EINVAL;
  835. } else {
  836. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  837. rec->src_width > IMAGE_MAX_WIDTH)
  838. return -EINVAL;
  839. }
  840. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  841. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  842. rec->src_width < N_HORIZ_Y_TAPS*4)
  843. return -EINVAL;
  844. /* check alignment constraints */
  845. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  846. case I915_OVERLAY_RGB:
  847. /* not implemented */
  848. return -EINVAL;
  849. case I915_OVERLAY_YUV_PACKED:
  850. if (uv_vscale != 1)
  851. return -EINVAL;
  852. depth = packed_depth_bytes(rec->flags);
  853. if (depth < 0)
  854. return depth;
  855. /* ignore UV planes */
  856. rec->stride_UV = 0;
  857. rec->offset_U = 0;
  858. rec->offset_V = 0;
  859. /* check pixel alignment */
  860. if (rec->offset_Y % depth)
  861. return -EINVAL;
  862. break;
  863. case I915_OVERLAY_YUV_PLANAR:
  864. if (uv_vscale < 0 || uv_hscale < 0)
  865. return -EINVAL;
  866. /* no offset restrictions for planar formats */
  867. break;
  868. default:
  869. return -EINVAL;
  870. }
  871. if (rec->src_width % uv_hscale)
  872. return -EINVAL;
  873. /* stride checking */
  874. if (IS_I830(dev) || IS_845G(dev))
  875. stride_mask = 255;
  876. else
  877. stride_mask = 63;
  878. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  879. return -EINVAL;
  880. if (IS_I965G(dev) && rec->stride_Y < 512)
  881. return -EINVAL;
  882. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  883. 4096 : 8192;
  884. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  885. return -EINVAL;
  886. /* check buffer dimensions */
  887. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  888. case I915_OVERLAY_RGB:
  889. case I915_OVERLAY_YUV_PACKED:
  890. /* always 4 Y values per depth pixels */
  891. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  892. return -EINVAL;
  893. tmp = rec->stride_Y*rec->src_height;
  894. if (rec->offset_Y + tmp > new_bo->size)
  895. return -EINVAL;
  896. break;
  897. case I915_OVERLAY_YUV_PLANAR:
  898. if (rec->src_width > rec->stride_Y)
  899. return -EINVAL;
  900. if (rec->src_width/uv_hscale > rec->stride_UV)
  901. return -EINVAL;
  902. tmp = rec->stride_Y * rec->src_height;
  903. if (rec->offset_Y + tmp > new_bo->size)
  904. return -EINVAL;
  905. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  906. if (rec->offset_U + tmp > new_bo->size ||
  907. rec->offset_V + tmp > new_bo->size)
  908. return -EINVAL;
  909. break;
  910. }
  911. return 0;
  912. }
  913. int intel_overlay_put_image(struct drm_device *dev, void *data,
  914. struct drm_file *file_priv)
  915. {
  916. struct drm_intel_overlay_put_image *put_image_rec = data;
  917. drm_i915_private_t *dev_priv = dev->dev_private;
  918. struct intel_overlay *overlay;
  919. struct drm_mode_object *drmmode_obj;
  920. struct intel_crtc *crtc;
  921. struct drm_gem_object *new_bo;
  922. struct put_image_params *params;
  923. int ret;
  924. if (!dev_priv) {
  925. DRM_ERROR("called with no initialization\n");
  926. return -EINVAL;
  927. }
  928. overlay = dev_priv->overlay;
  929. if (!overlay) {
  930. DRM_DEBUG("userspace bug: no overlay\n");
  931. return -ENODEV;
  932. }
  933. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  934. mutex_lock(&dev->mode_config.mutex);
  935. mutex_lock(&dev->struct_mutex);
  936. ret = intel_overlay_switch_off(overlay);
  937. mutex_unlock(&dev->struct_mutex);
  938. mutex_unlock(&dev->mode_config.mutex);
  939. return ret;
  940. }
  941. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  942. if (!params)
  943. return -ENOMEM;
  944. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  945. DRM_MODE_OBJECT_CRTC);
  946. if (!drmmode_obj) {
  947. ret = -ENOENT;
  948. goto out_free;
  949. }
  950. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  951. new_bo = drm_gem_object_lookup(dev, file_priv,
  952. put_image_rec->bo_handle);
  953. if (!new_bo) {
  954. ret = -ENOENT;
  955. goto out_free;
  956. }
  957. mutex_lock(&dev->mode_config.mutex);
  958. mutex_lock(&dev->struct_mutex);
  959. if (overlay->hw_wedged) {
  960. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  961. if (ret != 0)
  962. goto out_unlock;
  963. }
  964. if (overlay->crtc != crtc) {
  965. struct drm_display_mode *mode = &crtc->base.mode;
  966. ret = intel_overlay_switch_off(overlay);
  967. if (ret != 0)
  968. goto out_unlock;
  969. ret = check_overlay_possible_on_crtc(overlay, crtc);
  970. if (ret != 0)
  971. goto out_unlock;
  972. overlay->crtc = crtc;
  973. crtc->overlay = overlay;
  974. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  975. /* and line to wide, i.e. one-line-mode */
  976. && mode->hdisplay > 1024) {
  977. overlay->pfit_active = 1;
  978. update_pfit_vscale_ratio(overlay);
  979. } else
  980. overlay->pfit_active = 0;
  981. }
  982. ret = check_overlay_dst(overlay, put_image_rec);
  983. if (ret != 0)
  984. goto out_unlock;
  985. if (overlay->pfit_active) {
  986. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  987. overlay->pfit_vscale_ratio);
  988. /* shifting right rounds downwards, so add 1 */
  989. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  990. overlay->pfit_vscale_ratio) + 1;
  991. } else {
  992. params->dst_y = put_image_rec->dst_y;
  993. params->dst_h = put_image_rec->dst_height;
  994. }
  995. params->dst_x = put_image_rec->dst_x;
  996. params->dst_w = put_image_rec->dst_width;
  997. params->src_w = put_image_rec->src_width;
  998. params->src_h = put_image_rec->src_height;
  999. params->src_scan_w = put_image_rec->src_scan_width;
  1000. params->src_scan_h = put_image_rec->src_scan_height;
  1001. if (params->src_scan_h > params->src_h ||
  1002. params->src_scan_w > params->src_w) {
  1003. ret = -EINVAL;
  1004. goto out_unlock;
  1005. }
  1006. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1007. if (ret != 0)
  1008. goto out_unlock;
  1009. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1010. params->stride_Y = put_image_rec->stride_Y;
  1011. params->stride_UV = put_image_rec->stride_UV;
  1012. params->offset_Y = put_image_rec->offset_Y;
  1013. params->offset_U = put_image_rec->offset_U;
  1014. params->offset_V = put_image_rec->offset_V;
  1015. /* Check scaling after src size to prevent a divide-by-zero. */
  1016. ret = check_overlay_scaling(params);
  1017. if (ret != 0)
  1018. goto out_unlock;
  1019. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1020. if (ret != 0)
  1021. goto out_unlock;
  1022. mutex_unlock(&dev->struct_mutex);
  1023. mutex_unlock(&dev->mode_config.mutex);
  1024. kfree(params);
  1025. return 0;
  1026. out_unlock:
  1027. mutex_unlock(&dev->struct_mutex);
  1028. mutex_unlock(&dev->mode_config.mutex);
  1029. drm_gem_object_unreference_unlocked(new_bo);
  1030. out_free:
  1031. kfree(params);
  1032. return ret;
  1033. }
  1034. static void update_reg_attrs(struct intel_overlay *overlay,
  1035. struct overlay_registers *regs)
  1036. {
  1037. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1038. regs->OCLRC1 = overlay->saturation;
  1039. }
  1040. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1041. {
  1042. int i;
  1043. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1044. return false;
  1045. for (i = 0; i < 3; i++) {
  1046. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1047. return false;
  1048. }
  1049. return true;
  1050. }
  1051. static bool check_gamma5_errata(u32 gamma5)
  1052. {
  1053. int i;
  1054. for (i = 0; i < 3; i++) {
  1055. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1056. return false;
  1057. }
  1058. return true;
  1059. }
  1060. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1061. {
  1062. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1063. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1064. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1065. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1066. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1067. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1068. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1069. return -EINVAL;
  1070. if (!check_gamma5_errata(attrs->gamma5))
  1071. return -EINVAL;
  1072. return 0;
  1073. }
  1074. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1075. struct drm_file *file_priv)
  1076. {
  1077. struct drm_intel_overlay_attrs *attrs = data;
  1078. drm_i915_private_t *dev_priv = dev->dev_private;
  1079. struct intel_overlay *overlay;
  1080. struct overlay_registers *regs;
  1081. int ret;
  1082. if (!dev_priv) {
  1083. DRM_ERROR("called with no initialization\n");
  1084. return -EINVAL;
  1085. }
  1086. overlay = dev_priv->overlay;
  1087. if (!overlay) {
  1088. DRM_DEBUG("userspace bug: no overlay\n");
  1089. return -ENODEV;
  1090. }
  1091. mutex_lock(&dev->mode_config.mutex);
  1092. mutex_lock(&dev->struct_mutex);
  1093. ret = -EINVAL;
  1094. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1095. attrs->color_key = overlay->color_key;
  1096. attrs->brightness = overlay->brightness;
  1097. attrs->contrast = overlay->contrast;
  1098. attrs->saturation = overlay->saturation;
  1099. if (IS_I9XX(dev)) {
  1100. attrs->gamma0 = I915_READ(OGAMC0);
  1101. attrs->gamma1 = I915_READ(OGAMC1);
  1102. attrs->gamma2 = I915_READ(OGAMC2);
  1103. attrs->gamma3 = I915_READ(OGAMC3);
  1104. attrs->gamma4 = I915_READ(OGAMC4);
  1105. attrs->gamma5 = I915_READ(OGAMC5);
  1106. }
  1107. } else {
  1108. if (attrs->brightness < -128 || attrs->brightness > 127)
  1109. goto out_unlock;
  1110. if (attrs->contrast > 255)
  1111. goto out_unlock;
  1112. if (attrs->saturation > 1023)
  1113. goto out_unlock;
  1114. overlay->color_key = attrs->color_key;
  1115. overlay->brightness = attrs->brightness;
  1116. overlay->contrast = attrs->contrast;
  1117. overlay->saturation = attrs->saturation;
  1118. regs = intel_overlay_map_regs(overlay);
  1119. if (!regs) {
  1120. ret = -ENOMEM;
  1121. goto out_unlock;
  1122. }
  1123. update_reg_attrs(overlay, regs);
  1124. intel_overlay_unmap_regs(overlay, regs);
  1125. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1126. if (!IS_I9XX(dev))
  1127. goto out_unlock;
  1128. if (overlay->active) {
  1129. ret = -EBUSY;
  1130. goto out_unlock;
  1131. }
  1132. ret = check_gamma(attrs);
  1133. if (ret)
  1134. goto out_unlock;
  1135. I915_WRITE(OGAMC0, attrs->gamma0);
  1136. I915_WRITE(OGAMC1, attrs->gamma1);
  1137. I915_WRITE(OGAMC2, attrs->gamma2);
  1138. I915_WRITE(OGAMC3, attrs->gamma3);
  1139. I915_WRITE(OGAMC4, attrs->gamma4);
  1140. I915_WRITE(OGAMC5, attrs->gamma5);
  1141. }
  1142. }
  1143. ret = 0;
  1144. out_unlock:
  1145. mutex_unlock(&dev->struct_mutex);
  1146. mutex_unlock(&dev->mode_config.mutex);
  1147. return ret;
  1148. }
  1149. void intel_setup_overlay(struct drm_device *dev)
  1150. {
  1151. drm_i915_private_t *dev_priv = dev->dev_private;
  1152. struct intel_overlay *overlay;
  1153. struct drm_gem_object *reg_bo;
  1154. struct overlay_registers *regs;
  1155. int ret;
  1156. if (!HAS_OVERLAY(dev))
  1157. return;
  1158. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1159. if (!overlay)
  1160. return;
  1161. overlay->dev = dev;
  1162. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1163. if (!reg_bo)
  1164. goto out_free;
  1165. overlay->reg_bo = to_intel_bo(reg_bo);
  1166. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1167. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1168. I915_GEM_PHYS_OVERLAY_REGS,
  1169. PAGE_SIZE);
  1170. if (ret) {
  1171. DRM_ERROR("failed to attach phys overlay regs\n");
  1172. goto out_free_bo;
  1173. }
  1174. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1175. } else {
  1176. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1177. if (ret) {
  1178. DRM_ERROR("failed to pin overlay register bo\n");
  1179. goto out_free_bo;
  1180. }
  1181. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1182. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1183. if (ret) {
  1184. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1185. goto out_unpin_bo;
  1186. }
  1187. }
  1188. /* init all values */
  1189. overlay->color_key = 0x0101fe;
  1190. overlay->brightness = -19;
  1191. overlay->contrast = 75;
  1192. overlay->saturation = 146;
  1193. regs = intel_overlay_map_regs(overlay);
  1194. if (!regs)
  1195. goto out_free_bo;
  1196. memset(regs, 0, sizeof(struct overlay_registers));
  1197. update_polyphase_filter(regs);
  1198. update_reg_attrs(overlay, regs);
  1199. intel_overlay_unmap_regs(overlay, regs);
  1200. dev_priv->overlay = overlay;
  1201. DRM_INFO("initialized overlay support\n");
  1202. return;
  1203. out_unpin_bo:
  1204. i915_gem_object_unpin(reg_bo);
  1205. out_free_bo:
  1206. drm_gem_object_unreference(reg_bo);
  1207. out_free:
  1208. kfree(overlay);
  1209. return;
  1210. }
  1211. void intel_cleanup_overlay(struct drm_device *dev)
  1212. {
  1213. drm_i915_private_t *dev_priv = dev->dev_private;
  1214. if (!dev_priv->overlay)
  1215. return;
  1216. /* The bo's should be free'd by the generic code already.
  1217. * Furthermore modesetting teardown happens beforehand so the
  1218. * hardware should be off already */
  1219. BUG_ON(dev_priv->overlay->active);
  1220. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1221. kfree(dev_priv->overlay);
  1222. }
  1223. struct intel_overlay_error_state {
  1224. struct overlay_registers regs;
  1225. unsigned long base;
  1226. u32 dovsta;
  1227. u32 isr;
  1228. };
  1229. struct intel_overlay_error_state *
  1230. intel_overlay_capture_error_state(struct drm_device *dev)
  1231. {
  1232. drm_i915_private_t *dev_priv = dev->dev_private;
  1233. struct intel_overlay *overlay = dev_priv->overlay;
  1234. struct intel_overlay_error_state *error;
  1235. struct overlay_registers __iomem *regs;
  1236. if (!overlay || !overlay->active)
  1237. return NULL;
  1238. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1239. if (error == NULL)
  1240. return NULL;
  1241. error->dovsta = I915_READ(DOVSTA);
  1242. error->isr = I915_READ(ISR);
  1243. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1244. error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
  1245. else
  1246. error->base = (long) overlay->reg_bo->gtt_offset;
  1247. regs = intel_overlay_map_regs_atomic(overlay, KM_IRQ0);
  1248. if (!regs)
  1249. goto err;
  1250. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1251. intel_overlay_unmap_regs_atomic(overlay, KM_IRQ0, regs);
  1252. return error;
  1253. err:
  1254. kfree(error);
  1255. return NULL;
  1256. }
  1257. void
  1258. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1259. {
  1260. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1261. error->dovsta, error->isr);
  1262. seq_printf(m, " Register file at 0x%08lx:\n",
  1263. error->base);
  1264. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1265. P(OBUF_0Y);
  1266. P(OBUF_1Y);
  1267. P(OBUF_0U);
  1268. P(OBUF_0V);
  1269. P(OBUF_1U);
  1270. P(OBUF_1V);
  1271. P(OSTRIDE);
  1272. P(YRGB_VPH);
  1273. P(UV_VPH);
  1274. P(HORZ_PH);
  1275. P(INIT_PHS);
  1276. P(DWINPOS);
  1277. P(DWINSZ);
  1278. P(SWIDTH);
  1279. P(SWIDTHSW);
  1280. P(SHEIGHT);
  1281. P(YRGBSCALE);
  1282. P(UVSCALE);
  1283. P(OCLRC0);
  1284. P(OCLRC1);
  1285. P(DCLRKV);
  1286. P(DCLRKM);
  1287. P(SCLRKVH);
  1288. P(SCLRKVL);
  1289. P(SCLRKEN);
  1290. P(OCONFIG);
  1291. P(OCMD);
  1292. P(OSTART_0Y);
  1293. P(OSTART_1Y);
  1294. P(OSTART_0U);
  1295. P(OSTART_0V);
  1296. P(OSTART_1U);
  1297. P(OSTART_1V);
  1298. P(OTILEOFF_0Y);
  1299. P(OTILEOFF_1Y);
  1300. P(OTILEOFF_0U);
  1301. P(OTILEOFF_0V);
  1302. P(OTILEOFF_1U);
  1303. P(OTILEOFF_1V);
  1304. P(FASTHSCALE);
  1305. P(UVSCALEV);
  1306. #undef P
  1307. }