fsi.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436
  1. /*
  2. * Fifo-attached Serial Interface (FSI) support for SH7724
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ssi.c
  8. * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/delay.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/io.h>
  17. #include <linux/slab.h>
  18. #include <sound/soc.h>
  19. #include <sound/sh_fsi.h>
  20. /* PortA/PortB register */
  21. #define REG_DO_FMT 0x0000
  22. #define REG_DOFF_CTL 0x0004
  23. #define REG_DOFF_ST 0x0008
  24. #define REG_DI_FMT 0x000C
  25. #define REG_DIFF_CTL 0x0010
  26. #define REG_DIFF_ST 0x0014
  27. #define REG_CKG1 0x0018
  28. #define REG_CKG2 0x001C
  29. #define REG_DIDT 0x0020
  30. #define REG_DODT 0x0024
  31. #define REG_MUTE_ST 0x0028
  32. #define REG_OUT_SEL 0x0030
  33. /* master register */
  34. #define MST_CLK_RST 0x0210
  35. #define MST_SOFT_RST 0x0214
  36. #define MST_FIFO_SZ 0x0218
  37. /* core register (depend on FSI version) */
  38. #define A_MST_CTLR 0x0180
  39. #define B_MST_CTLR 0x01A0
  40. #define CPU_INT_ST 0x01F4
  41. #define CPU_IEMSK 0x01F8
  42. #define CPU_IMSK 0x01FC
  43. #define INT_ST 0x0200
  44. #define IEMSK 0x0204
  45. #define IMSK 0x0208
  46. /* DO_FMT */
  47. /* DI_FMT */
  48. #define CR_BWS_24 (0x0 << 20) /* FSI2 */
  49. #define CR_BWS_16 (0x1 << 20) /* FSI2 */
  50. #define CR_BWS_20 (0x2 << 20) /* FSI2 */
  51. #define CR_DTMD_PCM (0x0 << 8) /* FSI2 */
  52. #define CR_DTMD_SPDIF_PCM (0x1 << 8) /* FSI2 */
  53. #define CR_DTMD_SPDIF_STREAM (0x2 << 8) /* FSI2 */
  54. #define CR_MONO (0x0 << 4)
  55. #define CR_MONO_D (0x1 << 4)
  56. #define CR_PCM (0x2 << 4)
  57. #define CR_I2S (0x3 << 4)
  58. #define CR_TDM (0x4 << 4)
  59. #define CR_TDM_D (0x5 << 4)
  60. /* DOFF_CTL */
  61. /* DIFF_CTL */
  62. #define IRQ_HALF 0x00100000
  63. #define FIFO_CLR 0x00000001
  64. /* DOFF_ST */
  65. #define ERR_OVER 0x00000010
  66. #define ERR_UNDER 0x00000001
  67. #define ST_ERR (ERR_OVER | ERR_UNDER)
  68. /* CKG1 */
  69. #define ACKMD_MASK 0x00007000
  70. #define BPFMD_MASK 0x00000700
  71. #define DIMD (1 << 4)
  72. #define DOMD (1 << 0)
  73. /* A/B MST_CTLR */
  74. #define BP (1 << 4) /* Fix the signal of Biphase output */
  75. #define SE (1 << 0) /* Fix the master clock */
  76. /* CLK_RST */
  77. #define B_CLK 0x00000010
  78. #define A_CLK 0x00000001
  79. /* IO SHIFT / MACRO */
  80. #define BI_SHIFT 12
  81. #define BO_SHIFT 8
  82. #define AI_SHIFT 4
  83. #define AO_SHIFT 0
  84. #define AB_IO(param, shift) (param << shift)
  85. /* SOFT_RST */
  86. #define PBSR (1 << 12) /* Port B Software Reset */
  87. #define PASR (1 << 8) /* Port A Software Reset */
  88. #define IR (1 << 4) /* Interrupt Reset */
  89. #define FSISR (1 << 0) /* Software Reset */
  90. /* OUT_SEL (FSI2) */
  91. #define DMMD (1 << 4) /* SPDIF output timing 0: Biphase only */
  92. /* 1: Biphase and serial */
  93. /* FIFO_SZ */
  94. #define FIFO_SZ_MASK 0x7
  95. #define FSI_RATES SNDRV_PCM_RATE_8000_96000
  96. #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
  97. typedef int (*set_rate_func)(struct device *dev, int is_porta, int rate, int enable);
  98. /*
  99. * FSI driver use below type name for variable
  100. *
  101. * xxx_len : data length
  102. * xxx_width : data width
  103. * xxx_offset : data offset
  104. * xxx_num : number of data
  105. */
  106. /*
  107. * struct
  108. */
  109. struct fsi_stream {
  110. struct snd_pcm_substream *substream;
  111. int fifo_max_num;
  112. int buff_offset;
  113. int buff_len;
  114. int period_len;
  115. int period_num;
  116. int uerr_num;
  117. int oerr_num;
  118. };
  119. struct fsi_priv {
  120. void __iomem *base;
  121. struct fsi_master *master;
  122. struct fsi_stream playback;
  123. struct fsi_stream capture;
  124. int chan_num:16;
  125. int clk_master:1;
  126. long rate;
  127. /* for suspend/resume */
  128. u32 saved_do_fmt;
  129. u32 saved_di_fmt;
  130. u32 saved_ckg1;
  131. u32 saved_ckg2;
  132. u32 saved_out_sel;
  133. };
  134. struct fsi_core {
  135. int ver;
  136. u32 int_st;
  137. u32 iemsk;
  138. u32 imsk;
  139. u32 a_mclk;
  140. u32 b_mclk;
  141. };
  142. struct fsi_master {
  143. void __iomem *base;
  144. int irq;
  145. struct fsi_priv fsia;
  146. struct fsi_priv fsib;
  147. struct fsi_core *core;
  148. struct sh_fsi_platform_info *info;
  149. spinlock_t lock;
  150. /* for suspend/resume */
  151. u32 saved_a_mclk;
  152. u32 saved_b_mclk;
  153. u32 saved_iemsk;
  154. u32 saved_imsk;
  155. u32 saved_clk_rst;
  156. };
  157. /*
  158. * basic read write function
  159. */
  160. static void __fsi_reg_write(u32 reg, u32 data)
  161. {
  162. /* valid data area is 24bit */
  163. data &= 0x00ffffff;
  164. __raw_writel(data, reg);
  165. }
  166. static u32 __fsi_reg_read(u32 reg)
  167. {
  168. return __raw_readl(reg);
  169. }
  170. static void __fsi_reg_mask_set(u32 reg, u32 mask, u32 data)
  171. {
  172. u32 val = __fsi_reg_read(reg);
  173. val &= ~mask;
  174. val |= data & mask;
  175. __fsi_reg_write(reg, val);
  176. }
  177. #define fsi_reg_write(p, r, d)\
  178. __fsi_reg_write((u32)(p->base + REG_##r), d)
  179. #define fsi_reg_read(p, r)\
  180. __fsi_reg_read((u32)(p->base + REG_##r))
  181. #define fsi_reg_mask_set(p, r, m, d)\
  182. __fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
  183. #define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
  184. #define fsi_core_read(p, r) _fsi_master_read(p, p->core->r)
  185. static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
  186. {
  187. u32 ret;
  188. unsigned long flags;
  189. spin_lock_irqsave(&master->lock, flags);
  190. ret = __fsi_reg_read((u32)(master->base + reg));
  191. spin_unlock_irqrestore(&master->lock, flags);
  192. return ret;
  193. }
  194. #define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
  195. #define fsi_core_mask_set(p, r, m, d) _fsi_master_mask_set(p, p->core->r, m, d)
  196. static void _fsi_master_mask_set(struct fsi_master *master,
  197. u32 reg, u32 mask, u32 data)
  198. {
  199. unsigned long flags;
  200. spin_lock_irqsave(&master->lock, flags);
  201. __fsi_reg_mask_set((u32)(master->base + reg), mask, data);
  202. spin_unlock_irqrestore(&master->lock, flags);
  203. }
  204. /*
  205. * basic function
  206. */
  207. static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
  208. {
  209. return fsi->master;
  210. }
  211. static int fsi_is_clk_master(struct fsi_priv *fsi)
  212. {
  213. return fsi->clk_master;
  214. }
  215. static int fsi_is_port_a(struct fsi_priv *fsi)
  216. {
  217. return fsi->master->base == fsi->base;
  218. }
  219. static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
  220. {
  221. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  222. return rtd->cpu_dai;
  223. }
  224. static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
  225. {
  226. struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
  227. if (dai->id == 0)
  228. return &master->fsia;
  229. else
  230. return &master->fsib;
  231. }
  232. static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
  233. {
  234. return fsi_get_priv_frm_dai(fsi_get_dai(substream));
  235. }
  236. static set_rate_func fsi_get_info_set_rate(struct fsi_master *master)
  237. {
  238. if (!master->info)
  239. return NULL;
  240. return master->info->set_rate;
  241. }
  242. static u32 fsi_get_info_flags(struct fsi_priv *fsi)
  243. {
  244. int is_porta = fsi_is_port_a(fsi);
  245. struct fsi_master *master = fsi_get_master(fsi);
  246. if (!master->info)
  247. return 0;
  248. return is_porta ? master->info->porta_flags :
  249. master->info->portb_flags;
  250. }
  251. static inline int fsi_stream_is_play(int stream)
  252. {
  253. return stream == SNDRV_PCM_STREAM_PLAYBACK;
  254. }
  255. static inline int fsi_is_play(struct snd_pcm_substream *substream)
  256. {
  257. return fsi_stream_is_play(substream->stream);
  258. }
  259. static inline struct fsi_stream *fsi_get_stream(struct fsi_priv *fsi,
  260. int is_play)
  261. {
  262. return is_play ? &fsi->playback : &fsi->capture;
  263. }
  264. static u32 fsi_get_port_shift(struct fsi_priv *fsi, int is_play)
  265. {
  266. int is_porta = fsi_is_port_a(fsi);
  267. u32 shift;
  268. if (is_porta)
  269. shift = is_play ? AO_SHIFT : AI_SHIFT;
  270. else
  271. shift = is_play ? BO_SHIFT : BI_SHIFT;
  272. return shift;
  273. }
  274. static void fsi_stream_push(struct fsi_priv *fsi,
  275. int is_play,
  276. struct snd_pcm_substream *substream,
  277. u32 buffer_len,
  278. u32 period_len)
  279. {
  280. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  281. io->substream = substream;
  282. io->buff_len = buffer_len;
  283. io->buff_offset = 0;
  284. io->period_len = period_len;
  285. io->period_num = 0;
  286. io->oerr_num = -1; /* ignore 1st err */
  287. io->uerr_num = -1; /* ignore 1st err */
  288. }
  289. static void fsi_stream_pop(struct fsi_priv *fsi, int is_play)
  290. {
  291. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  292. struct snd_soc_dai *dai = fsi_get_dai(io->substream);
  293. if (io->oerr_num > 0)
  294. dev_err(dai->dev, "over_run = %d\n", io->oerr_num);
  295. if (io->uerr_num > 0)
  296. dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
  297. io->substream = NULL;
  298. io->buff_len = 0;
  299. io->buff_offset = 0;
  300. io->period_len = 0;
  301. io->period_num = 0;
  302. io->oerr_num = 0;
  303. io->uerr_num = 0;
  304. }
  305. static int fsi_get_fifo_data_num(struct fsi_priv *fsi, int is_play)
  306. {
  307. u32 status;
  308. int data_num;
  309. status = is_play ?
  310. fsi_reg_read(fsi, DOFF_ST) :
  311. fsi_reg_read(fsi, DIFF_ST);
  312. data_num = 0x1ff & (status >> 8);
  313. data_num *= fsi->chan_num;
  314. return data_num;
  315. }
  316. static int fsi_len2num(int len, int width)
  317. {
  318. return len / width;
  319. }
  320. #define fsi_num2offset(a, b) fsi_num2len(a, b)
  321. static int fsi_num2len(int num, int width)
  322. {
  323. return num * width;
  324. }
  325. static int fsi_get_frame_width(struct fsi_priv *fsi, int is_play)
  326. {
  327. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  328. struct snd_pcm_substream *substream = io->substream;
  329. struct snd_pcm_runtime *runtime = substream->runtime;
  330. return frames_to_bytes(runtime, 1) / fsi->chan_num;
  331. }
  332. static void fsi_count_fifo_err(struct fsi_priv *fsi)
  333. {
  334. u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
  335. u32 istatus = fsi_reg_read(fsi, DIFF_ST);
  336. if (ostatus & ERR_OVER)
  337. fsi->playback.oerr_num++;
  338. if (ostatus & ERR_UNDER)
  339. fsi->playback.uerr_num++;
  340. if (istatus & ERR_OVER)
  341. fsi->capture.oerr_num++;
  342. if (istatus & ERR_UNDER)
  343. fsi->capture.uerr_num++;
  344. fsi_reg_write(fsi, DOFF_ST, 0);
  345. fsi_reg_write(fsi, DIFF_ST, 0);
  346. }
  347. /*
  348. * dma function
  349. */
  350. static u8 *fsi_dma_get_area(struct fsi_priv *fsi, int stream)
  351. {
  352. int is_play = fsi_stream_is_play(stream);
  353. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  354. return io->substream->runtime->dma_area + io->buff_offset;
  355. }
  356. static void fsi_dma_soft_push16(struct fsi_priv *fsi, int num)
  357. {
  358. u16 *start;
  359. int i;
  360. start = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  361. for (i = 0; i < num; i++)
  362. fsi_reg_write(fsi, DODT, ((u32)*(start + i) << 8));
  363. }
  364. static void fsi_dma_soft_pop16(struct fsi_priv *fsi, int num)
  365. {
  366. u16 *start;
  367. int i;
  368. start = (u16 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
  369. for (i = 0; i < num; i++)
  370. *(start + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
  371. }
  372. static void fsi_dma_soft_push32(struct fsi_priv *fsi, int num)
  373. {
  374. u32 *start;
  375. int i;
  376. start = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  377. for (i = 0; i < num; i++)
  378. fsi_reg_write(fsi, DODT, *(start + i));
  379. }
  380. static void fsi_dma_soft_pop32(struct fsi_priv *fsi, int num)
  381. {
  382. u32 *start;
  383. int i;
  384. start = (u32 *)fsi_dma_get_area(fsi, SNDRV_PCM_STREAM_CAPTURE);
  385. for (i = 0; i < num; i++)
  386. *(start + i) = fsi_reg_read(fsi, DIDT);
  387. }
  388. /*
  389. * irq function
  390. */
  391. static void fsi_irq_enable(struct fsi_priv *fsi, int is_play)
  392. {
  393. u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
  394. struct fsi_master *master = fsi_get_master(fsi);
  395. fsi_core_mask_set(master, imsk, data, data);
  396. fsi_core_mask_set(master, iemsk, data, data);
  397. }
  398. static void fsi_irq_disable(struct fsi_priv *fsi, int is_play)
  399. {
  400. u32 data = AB_IO(1, fsi_get_port_shift(fsi, is_play));
  401. struct fsi_master *master = fsi_get_master(fsi);
  402. fsi_core_mask_set(master, imsk, data, 0);
  403. fsi_core_mask_set(master, iemsk, data, 0);
  404. }
  405. static u32 fsi_irq_get_status(struct fsi_master *master)
  406. {
  407. return fsi_core_read(master, int_st);
  408. }
  409. static void fsi_irq_clear_status(struct fsi_priv *fsi)
  410. {
  411. u32 data = 0;
  412. struct fsi_master *master = fsi_get_master(fsi);
  413. data |= AB_IO(1, fsi_get_port_shift(fsi, 0));
  414. data |= AB_IO(1, fsi_get_port_shift(fsi, 1));
  415. /* clear interrupt factor */
  416. fsi_core_mask_set(master, int_st, data, 0);
  417. }
  418. /*
  419. * SPDIF master clock function
  420. *
  421. * These functions are used later FSI2
  422. */
  423. static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
  424. {
  425. struct fsi_master *master = fsi_get_master(fsi);
  426. u32 mask, val;
  427. if (master->core->ver < 2) {
  428. pr_err("fsi: register access err (%s)\n", __func__);
  429. return;
  430. }
  431. mask = BP | SE;
  432. val = enable ? mask : 0;
  433. fsi_is_port_a(fsi) ?
  434. fsi_core_mask_set(master, a_mclk, mask, val) :
  435. fsi_core_mask_set(master, b_mclk, mask, val);
  436. }
  437. /*
  438. * ctrl function
  439. */
  440. static void fsi_clk_ctrl(struct fsi_priv *fsi, int enable)
  441. {
  442. u32 val = fsi_is_port_a(fsi) ? (1 << 0) : (1 << 4);
  443. struct fsi_master *master = fsi_get_master(fsi);
  444. if (enable)
  445. fsi_master_mask_set(master, CLK_RST, val, val);
  446. else
  447. fsi_master_mask_set(master, CLK_RST, val, 0);
  448. }
  449. static void fsi_fifo_init(struct fsi_priv *fsi,
  450. int is_play,
  451. struct snd_soc_dai *dai)
  452. {
  453. struct fsi_master *master = fsi_get_master(fsi);
  454. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  455. u32 shift, i;
  456. /* get on-chip RAM capacity */
  457. shift = fsi_master_read(master, FIFO_SZ);
  458. shift >>= fsi_get_port_shift(fsi, is_play);
  459. shift &= FIFO_SZ_MASK;
  460. io->fifo_max_num = 256 << shift;
  461. dev_dbg(dai->dev, "fifo = %d words\n", io->fifo_max_num);
  462. /*
  463. * The maximum number of sample data varies depending
  464. * on the number of channels selected for the format.
  465. *
  466. * FIFOs are used in 4-channel units in 3-channel mode
  467. * and in 8-channel units in 5- to 7-channel mode
  468. * meaning that more FIFOs than the required size of DPRAM
  469. * are used.
  470. *
  471. * ex) if 256 words of DP-RAM is connected
  472. * 1 channel: 256 (256 x 1 = 256)
  473. * 2 channels: 128 (128 x 2 = 256)
  474. * 3 channels: 64 ( 64 x 3 = 192)
  475. * 4 channels: 64 ( 64 x 4 = 256)
  476. * 5 channels: 32 ( 32 x 5 = 160)
  477. * 6 channels: 32 ( 32 x 6 = 192)
  478. * 7 channels: 32 ( 32 x 7 = 224)
  479. * 8 channels: 32 ( 32 x 8 = 256)
  480. */
  481. for (i = 1; i < fsi->chan_num; i <<= 1)
  482. io->fifo_max_num >>= 1;
  483. dev_dbg(dai->dev, "%d channel %d store\n",
  484. fsi->chan_num, io->fifo_max_num);
  485. /*
  486. * set interrupt generation factor
  487. * clear FIFO
  488. */
  489. if (is_play) {
  490. fsi_reg_write(fsi, DOFF_CTL, IRQ_HALF);
  491. fsi_reg_mask_set(fsi, DOFF_CTL, FIFO_CLR, FIFO_CLR);
  492. } else {
  493. fsi_reg_write(fsi, DIFF_CTL, IRQ_HALF);
  494. fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
  495. }
  496. }
  497. static void fsi_soft_all_reset(struct fsi_master *master)
  498. {
  499. /* port AB reset */
  500. fsi_master_mask_set(master, SOFT_RST, PASR | PBSR, 0);
  501. mdelay(10);
  502. /* soft reset */
  503. fsi_master_mask_set(master, SOFT_RST, FSISR, 0);
  504. fsi_master_mask_set(master, SOFT_RST, FSISR, FSISR);
  505. mdelay(10);
  506. }
  507. static int fsi_fifo_data_ctrl(struct fsi_priv *fsi, int stream)
  508. {
  509. struct snd_pcm_runtime *runtime;
  510. struct snd_pcm_substream *substream = NULL;
  511. int is_play = fsi_stream_is_play(stream);
  512. struct fsi_stream *io = fsi_get_stream(fsi, is_play);
  513. int data_residue_num;
  514. int data_num;
  515. int data_num_max;
  516. int ch_width;
  517. int over_period;
  518. void (*fn)(struct fsi_priv *fsi, int size);
  519. if (!fsi ||
  520. !io->substream ||
  521. !io->substream->runtime)
  522. return -EINVAL;
  523. over_period = 0;
  524. substream = io->substream;
  525. runtime = substream->runtime;
  526. /* FSI FIFO has limit.
  527. * So, this driver can not send periods data at a time
  528. */
  529. if (io->buff_offset >=
  530. fsi_num2offset(io->period_num + 1, io->period_len)) {
  531. over_period = 1;
  532. io->period_num = (io->period_num + 1) % runtime->periods;
  533. if (0 == io->period_num)
  534. io->buff_offset = 0;
  535. }
  536. /* get 1 channel data width */
  537. ch_width = fsi_get_frame_width(fsi, is_play);
  538. /* get residue data number of alsa */
  539. data_residue_num = fsi_len2num(io->buff_len - io->buff_offset,
  540. ch_width);
  541. if (is_play) {
  542. /*
  543. * for play-back
  544. *
  545. * data_num_max : number of FSI fifo free space
  546. * data_num : number of ALSA residue data
  547. */
  548. data_num_max = io->fifo_max_num * fsi->chan_num;
  549. data_num_max -= fsi_get_fifo_data_num(fsi, is_play);
  550. data_num = data_residue_num;
  551. switch (ch_width) {
  552. case 2:
  553. fn = fsi_dma_soft_push16;
  554. break;
  555. case 4:
  556. fn = fsi_dma_soft_push32;
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. } else {
  562. /*
  563. * for capture
  564. *
  565. * data_num_max : number of ALSA free space
  566. * data_num : number of data in FSI fifo
  567. */
  568. data_num_max = data_residue_num;
  569. data_num = fsi_get_fifo_data_num(fsi, is_play);
  570. switch (ch_width) {
  571. case 2:
  572. fn = fsi_dma_soft_pop16;
  573. break;
  574. case 4:
  575. fn = fsi_dma_soft_pop32;
  576. break;
  577. default:
  578. return -EINVAL;
  579. }
  580. }
  581. data_num = min(data_num, data_num_max);
  582. fn(fsi, data_num);
  583. /* update buff_offset */
  584. io->buff_offset += fsi_num2offset(data_num, ch_width);
  585. if (over_period)
  586. snd_pcm_period_elapsed(substream);
  587. return 0;
  588. }
  589. static int fsi_data_pop(struct fsi_priv *fsi)
  590. {
  591. return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_CAPTURE);
  592. }
  593. static int fsi_data_push(struct fsi_priv *fsi)
  594. {
  595. return fsi_fifo_data_ctrl(fsi, SNDRV_PCM_STREAM_PLAYBACK);
  596. }
  597. static irqreturn_t fsi_interrupt(int irq, void *data)
  598. {
  599. struct fsi_master *master = data;
  600. u32 int_st = fsi_irq_get_status(master);
  601. /* clear irq status */
  602. fsi_master_mask_set(master, SOFT_RST, IR, 0);
  603. fsi_master_mask_set(master, SOFT_RST, IR, IR);
  604. if (int_st & AB_IO(1, AO_SHIFT))
  605. fsi_data_push(&master->fsia);
  606. if (int_st & AB_IO(1, BO_SHIFT))
  607. fsi_data_push(&master->fsib);
  608. if (int_st & AB_IO(1, AI_SHIFT))
  609. fsi_data_pop(&master->fsia);
  610. if (int_st & AB_IO(1, BI_SHIFT))
  611. fsi_data_pop(&master->fsib);
  612. fsi_count_fifo_err(&master->fsia);
  613. fsi_count_fifo_err(&master->fsib);
  614. fsi_irq_clear_status(&master->fsia);
  615. fsi_irq_clear_status(&master->fsib);
  616. return IRQ_HANDLED;
  617. }
  618. /*
  619. * dai ops
  620. */
  621. static int fsi_dai_startup(struct snd_pcm_substream *substream,
  622. struct snd_soc_dai *dai)
  623. {
  624. struct fsi_priv *fsi = fsi_get_priv(substream);
  625. u32 flags = fsi_get_info_flags(fsi);
  626. u32 data;
  627. int is_play = fsi_is_play(substream);
  628. pm_runtime_get_sync(dai->dev);
  629. /* clock inversion (CKG2) */
  630. data = 0;
  631. if (SH_FSI_LRM_INV & flags)
  632. data |= 1 << 12;
  633. if (SH_FSI_BRM_INV & flags)
  634. data |= 1 << 8;
  635. if (SH_FSI_LRS_INV & flags)
  636. data |= 1 << 4;
  637. if (SH_FSI_BRS_INV & flags)
  638. data |= 1 << 0;
  639. fsi_reg_write(fsi, CKG2, data);
  640. /* irq clear */
  641. fsi_irq_disable(fsi, is_play);
  642. fsi_irq_clear_status(fsi);
  643. /* fifo init */
  644. fsi_fifo_init(fsi, is_play, dai);
  645. return 0;
  646. }
  647. static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
  648. struct snd_soc_dai *dai)
  649. {
  650. struct fsi_priv *fsi = fsi_get_priv(substream);
  651. int is_play = fsi_is_play(substream);
  652. struct fsi_master *master = fsi_get_master(fsi);
  653. set_rate_func set_rate = fsi_get_info_set_rate(master);
  654. fsi_irq_disable(fsi, is_play);
  655. if (fsi_is_clk_master(fsi)) {
  656. fsi_clk_ctrl(fsi, 0);
  657. set_rate(dai->dev, fsi_is_port_a(fsi), fsi->rate, 0);
  658. }
  659. fsi->rate = 0;
  660. pm_runtime_put_sync(dai->dev);
  661. }
  662. static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  663. struct snd_soc_dai *dai)
  664. {
  665. struct fsi_priv *fsi = fsi_get_priv(substream);
  666. struct snd_pcm_runtime *runtime = substream->runtime;
  667. int is_play = fsi_is_play(substream);
  668. int ret = 0;
  669. switch (cmd) {
  670. case SNDRV_PCM_TRIGGER_START:
  671. fsi_stream_push(fsi, is_play, substream,
  672. frames_to_bytes(runtime, runtime->buffer_size),
  673. frames_to_bytes(runtime, runtime->period_size));
  674. ret = is_play ? fsi_data_push(fsi) : fsi_data_pop(fsi);
  675. fsi_irq_enable(fsi, is_play);
  676. break;
  677. case SNDRV_PCM_TRIGGER_STOP:
  678. fsi_irq_disable(fsi, is_play);
  679. fsi_stream_pop(fsi, is_play);
  680. break;
  681. }
  682. return ret;
  683. }
  684. static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
  685. {
  686. u32 data = 0;
  687. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  688. case SND_SOC_DAIFMT_I2S:
  689. data = CR_I2S;
  690. fsi->chan_num = 2;
  691. break;
  692. case SND_SOC_DAIFMT_LEFT_J:
  693. data = CR_PCM;
  694. fsi->chan_num = 2;
  695. break;
  696. default:
  697. return -EINVAL;
  698. }
  699. fsi_reg_write(fsi, DO_FMT, data);
  700. fsi_reg_write(fsi, DI_FMT, data);
  701. return 0;
  702. }
  703. static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
  704. {
  705. struct fsi_master *master = fsi_get_master(fsi);
  706. u32 data = 0;
  707. if (master->core->ver < 2)
  708. return -EINVAL;
  709. data = CR_BWS_16 | CR_DTMD_SPDIF_PCM | CR_PCM;
  710. fsi->chan_num = 2;
  711. fsi_spdif_clk_ctrl(fsi, 1);
  712. fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
  713. fsi_reg_write(fsi, DO_FMT, data);
  714. fsi_reg_write(fsi, DI_FMT, data);
  715. return 0;
  716. }
  717. static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  718. {
  719. struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
  720. struct fsi_master *master = fsi_get_master(fsi);
  721. set_rate_func set_rate = fsi_get_info_set_rate(master);
  722. u32 flags = fsi_get_info_flags(fsi);
  723. u32 data = 0;
  724. int ret;
  725. pm_runtime_get_sync(dai->dev);
  726. /* set master/slave audio interface */
  727. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  728. case SND_SOC_DAIFMT_CBM_CFM:
  729. data = DIMD | DOMD;
  730. fsi->clk_master = 1;
  731. break;
  732. case SND_SOC_DAIFMT_CBS_CFS:
  733. break;
  734. default:
  735. ret = -EINVAL;
  736. goto set_fmt_exit;
  737. }
  738. if (fsi_is_clk_master(fsi) && !set_rate) {
  739. dev_err(dai->dev, "platform doesn't have set_rate\n");
  740. ret = -EINVAL;
  741. goto set_fmt_exit;
  742. }
  743. fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
  744. /* set format */
  745. switch (flags & SH_FSI_FMT_MASK) {
  746. case SH_FSI_FMT_DAI:
  747. ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  748. break;
  749. case SH_FSI_FMT_SPDIF:
  750. ret = fsi_set_fmt_spdif(fsi);
  751. break;
  752. default:
  753. ret = -EINVAL;
  754. }
  755. set_fmt_exit:
  756. pm_runtime_put_sync(dai->dev);
  757. return ret;
  758. }
  759. static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
  760. struct snd_pcm_hw_params *params,
  761. struct snd_soc_dai *dai)
  762. {
  763. struct fsi_priv *fsi = fsi_get_priv(substream);
  764. struct fsi_master *master = fsi_get_master(fsi);
  765. set_rate_func set_rate = fsi_get_info_set_rate(master);
  766. int fsi_ver = master->core->ver;
  767. long rate = params_rate(params);
  768. int ret;
  769. if (!fsi_is_clk_master(fsi))
  770. return 0;
  771. ret = set_rate(dai->dev, fsi_is_port_a(fsi), rate, 1);
  772. if (ret < 0) /* error */
  773. return ret;
  774. fsi->rate = rate;
  775. if (ret > 0) {
  776. u32 data = 0;
  777. switch (ret & SH_FSI_ACKMD_MASK) {
  778. default:
  779. /* FALL THROUGH */
  780. case SH_FSI_ACKMD_512:
  781. data |= (0x0 << 12);
  782. break;
  783. case SH_FSI_ACKMD_256:
  784. data |= (0x1 << 12);
  785. break;
  786. case SH_FSI_ACKMD_128:
  787. data |= (0x2 << 12);
  788. break;
  789. case SH_FSI_ACKMD_64:
  790. data |= (0x3 << 12);
  791. break;
  792. case SH_FSI_ACKMD_32:
  793. if (fsi_ver < 2)
  794. dev_err(dai->dev, "unsupported ACKMD\n");
  795. else
  796. data |= (0x4 << 12);
  797. break;
  798. }
  799. switch (ret & SH_FSI_BPFMD_MASK) {
  800. default:
  801. /* FALL THROUGH */
  802. case SH_FSI_BPFMD_32:
  803. data |= (0x0 << 8);
  804. break;
  805. case SH_FSI_BPFMD_64:
  806. data |= (0x1 << 8);
  807. break;
  808. case SH_FSI_BPFMD_128:
  809. data |= (0x2 << 8);
  810. break;
  811. case SH_FSI_BPFMD_256:
  812. data |= (0x3 << 8);
  813. break;
  814. case SH_FSI_BPFMD_512:
  815. data |= (0x4 << 8);
  816. break;
  817. case SH_FSI_BPFMD_16:
  818. if (fsi_ver < 2)
  819. dev_err(dai->dev, "unsupported ACKMD\n");
  820. else
  821. data |= (0x7 << 8);
  822. break;
  823. }
  824. fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
  825. udelay(10);
  826. fsi_clk_ctrl(fsi, 1);
  827. ret = 0;
  828. }
  829. return ret;
  830. }
  831. static struct snd_soc_dai_ops fsi_dai_ops = {
  832. .startup = fsi_dai_startup,
  833. .shutdown = fsi_dai_shutdown,
  834. .trigger = fsi_dai_trigger,
  835. .set_fmt = fsi_dai_set_fmt,
  836. .hw_params = fsi_dai_hw_params,
  837. };
  838. /*
  839. * pcm ops
  840. */
  841. static struct snd_pcm_hardware fsi_pcm_hardware = {
  842. .info = SNDRV_PCM_INFO_INTERLEAVED |
  843. SNDRV_PCM_INFO_MMAP |
  844. SNDRV_PCM_INFO_MMAP_VALID |
  845. SNDRV_PCM_INFO_PAUSE,
  846. .formats = FSI_FMTS,
  847. .rates = FSI_RATES,
  848. .rate_min = 8000,
  849. .rate_max = 192000,
  850. .channels_min = 1,
  851. .channels_max = 2,
  852. .buffer_bytes_max = 64 * 1024,
  853. .period_bytes_min = 32,
  854. .period_bytes_max = 8192,
  855. .periods_min = 1,
  856. .periods_max = 32,
  857. .fifo_size = 256,
  858. };
  859. static int fsi_pcm_open(struct snd_pcm_substream *substream)
  860. {
  861. struct snd_pcm_runtime *runtime = substream->runtime;
  862. int ret = 0;
  863. snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);
  864. ret = snd_pcm_hw_constraint_integer(runtime,
  865. SNDRV_PCM_HW_PARAM_PERIODS);
  866. return ret;
  867. }
  868. static int fsi_hw_params(struct snd_pcm_substream *substream,
  869. struct snd_pcm_hw_params *hw_params)
  870. {
  871. return snd_pcm_lib_malloc_pages(substream,
  872. params_buffer_bytes(hw_params));
  873. }
  874. static int fsi_hw_free(struct snd_pcm_substream *substream)
  875. {
  876. return snd_pcm_lib_free_pages(substream);
  877. }
  878. static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
  879. {
  880. struct snd_pcm_runtime *runtime = substream->runtime;
  881. struct fsi_priv *fsi = fsi_get_priv(substream);
  882. struct fsi_stream *io = fsi_get_stream(fsi, fsi_is_play(substream));
  883. long location;
  884. location = (io->buff_offset - 1);
  885. if (location < 0)
  886. location = 0;
  887. return bytes_to_frames(runtime, location);
  888. }
  889. static struct snd_pcm_ops fsi_pcm_ops = {
  890. .open = fsi_pcm_open,
  891. .ioctl = snd_pcm_lib_ioctl,
  892. .hw_params = fsi_hw_params,
  893. .hw_free = fsi_hw_free,
  894. .pointer = fsi_pointer,
  895. };
  896. /*
  897. * snd_soc_platform
  898. */
  899. #define PREALLOC_BUFFER (32 * 1024)
  900. #define PREALLOC_BUFFER_MAX (32 * 1024)
  901. static void fsi_pcm_free(struct snd_pcm *pcm)
  902. {
  903. snd_pcm_lib_preallocate_free_for_all(pcm);
  904. }
  905. static int fsi_pcm_new(struct snd_card *card,
  906. struct snd_soc_dai *dai,
  907. struct snd_pcm *pcm)
  908. {
  909. /*
  910. * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
  911. * in MMAP mode (i.e. aplay -M)
  912. */
  913. return snd_pcm_lib_preallocate_pages_for_all(
  914. pcm,
  915. SNDRV_DMA_TYPE_CONTINUOUS,
  916. snd_dma_continuous_data(GFP_KERNEL),
  917. PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
  918. }
  919. /*
  920. * alsa struct
  921. */
  922. static struct snd_soc_dai_driver fsi_soc_dai[] = {
  923. {
  924. .name = "fsia-dai",
  925. .playback = {
  926. .rates = FSI_RATES,
  927. .formats = FSI_FMTS,
  928. .channels_min = 1,
  929. .channels_max = 8,
  930. },
  931. .capture = {
  932. .rates = FSI_RATES,
  933. .formats = FSI_FMTS,
  934. .channels_min = 1,
  935. .channels_max = 8,
  936. },
  937. .ops = &fsi_dai_ops,
  938. },
  939. {
  940. .name = "fsib-dai",
  941. .playback = {
  942. .rates = FSI_RATES,
  943. .formats = FSI_FMTS,
  944. .channels_min = 1,
  945. .channels_max = 8,
  946. },
  947. .capture = {
  948. .rates = FSI_RATES,
  949. .formats = FSI_FMTS,
  950. .channels_min = 1,
  951. .channels_max = 8,
  952. },
  953. .ops = &fsi_dai_ops,
  954. },
  955. };
  956. static struct snd_soc_platform_driver fsi_soc_platform = {
  957. .ops = &fsi_pcm_ops,
  958. .pcm_new = fsi_pcm_new,
  959. .pcm_free = fsi_pcm_free,
  960. };
  961. /*
  962. * platform function
  963. */
  964. static int fsi_probe(struct platform_device *pdev)
  965. {
  966. struct fsi_master *master;
  967. const struct platform_device_id *id_entry;
  968. struct resource *res;
  969. unsigned int irq;
  970. int ret;
  971. id_entry = pdev->id_entry;
  972. if (!id_entry) {
  973. dev_err(&pdev->dev, "unknown fsi device\n");
  974. return -ENODEV;
  975. }
  976. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  977. irq = platform_get_irq(pdev, 0);
  978. if (!res || (int)irq <= 0) {
  979. dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
  980. ret = -ENODEV;
  981. goto exit;
  982. }
  983. master = kzalloc(sizeof(*master), GFP_KERNEL);
  984. if (!master) {
  985. dev_err(&pdev->dev, "Could not allocate master\n");
  986. ret = -ENOMEM;
  987. goto exit;
  988. }
  989. master->base = ioremap_nocache(res->start, resource_size(res));
  990. if (!master->base) {
  991. ret = -ENXIO;
  992. dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
  993. goto exit_kfree;
  994. }
  995. /* master setting */
  996. master->irq = irq;
  997. master->info = pdev->dev.platform_data;
  998. master->core = (struct fsi_core *)id_entry->driver_data;
  999. spin_lock_init(&master->lock);
  1000. /* FSI A setting */
  1001. master->fsia.base = master->base;
  1002. master->fsia.master = master;
  1003. /* FSI B setting */
  1004. master->fsib.base = master->base + 0x40;
  1005. master->fsib.master = master;
  1006. pm_runtime_enable(&pdev->dev);
  1007. dev_set_drvdata(&pdev->dev, master);
  1008. pm_runtime_get_sync(&pdev->dev);
  1009. fsi_soft_all_reset(master);
  1010. pm_runtime_put_sync(&pdev->dev);
  1011. ret = request_irq(irq, &fsi_interrupt, IRQF_DISABLED,
  1012. id_entry->name, master);
  1013. if (ret) {
  1014. dev_err(&pdev->dev, "irq request err\n");
  1015. goto exit_iounmap;
  1016. }
  1017. ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
  1018. if (ret < 0) {
  1019. dev_err(&pdev->dev, "cannot snd soc register\n");
  1020. goto exit_free_irq;
  1021. }
  1022. ret = snd_soc_register_dais(&pdev->dev, fsi_soc_dai,
  1023. ARRAY_SIZE(fsi_soc_dai));
  1024. if (ret < 0) {
  1025. dev_err(&pdev->dev, "cannot snd dai register\n");
  1026. goto exit_snd_soc;
  1027. }
  1028. return ret;
  1029. exit_snd_soc:
  1030. snd_soc_unregister_platform(&pdev->dev);
  1031. exit_free_irq:
  1032. free_irq(irq, master);
  1033. exit_iounmap:
  1034. iounmap(master->base);
  1035. pm_runtime_disable(&pdev->dev);
  1036. exit_kfree:
  1037. kfree(master);
  1038. master = NULL;
  1039. exit:
  1040. return ret;
  1041. }
  1042. static int fsi_remove(struct platform_device *pdev)
  1043. {
  1044. struct fsi_master *master;
  1045. master = dev_get_drvdata(&pdev->dev);
  1046. free_irq(master->irq, master);
  1047. pm_runtime_disable(&pdev->dev);
  1048. snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(fsi_soc_dai));
  1049. snd_soc_unregister_platform(&pdev->dev);
  1050. iounmap(master->base);
  1051. kfree(master);
  1052. return 0;
  1053. }
  1054. static void __fsi_suspend(struct fsi_priv *fsi,
  1055. struct device *dev,
  1056. set_rate_func set_rate)
  1057. {
  1058. fsi->saved_do_fmt = fsi_reg_read(fsi, DO_FMT);
  1059. fsi->saved_di_fmt = fsi_reg_read(fsi, DI_FMT);
  1060. fsi->saved_ckg1 = fsi_reg_read(fsi, CKG1);
  1061. fsi->saved_ckg2 = fsi_reg_read(fsi, CKG2);
  1062. fsi->saved_out_sel = fsi_reg_read(fsi, OUT_SEL);
  1063. if (fsi_is_clk_master(fsi))
  1064. set_rate(dev, fsi_is_port_a(fsi), fsi->rate, 0);
  1065. }
  1066. static void __fsi_resume(struct fsi_priv *fsi,
  1067. struct device *dev,
  1068. set_rate_func set_rate)
  1069. {
  1070. fsi_reg_write(fsi, DO_FMT, fsi->saved_do_fmt);
  1071. fsi_reg_write(fsi, DI_FMT, fsi->saved_di_fmt);
  1072. fsi_reg_write(fsi, CKG1, fsi->saved_ckg1);
  1073. fsi_reg_write(fsi, CKG2, fsi->saved_ckg2);
  1074. fsi_reg_write(fsi, OUT_SEL, fsi->saved_out_sel);
  1075. if (fsi_is_clk_master(fsi))
  1076. set_rate(dev, fsi_is_port_a(fsi), fsi->rate, 1);
  1077. }
  1078. static int fsi_suspend(struct device *dev)
  1079. {
  1080. struct fsi_master *master = dev_get_drvdata(dev);
  1081. set_rate_func set_rate = fsi_get_info_set_rate(master);
  1082. pm_runtime_get_sync(dev);
  1083. __fsi_suspend(&master->fsia, dev, set_rate);
  1084. __fsi_suspend(&master->fsib, dev, set_rate);
  1085. master->saved_a_mclk = fsi_core_read(master, a_mclk);
  1086. master->saved_b_mclk = fsi_core_read(master, b_mclk);
  1087. master->saved_iemsk = fsi_core_read(master, iemsk);
  1088. master->saved_imsk = fsi_core_read(master, imsk);
  1089. master->saved_clk_rst = fsi_master_read(master, CLK_RST);
  1090. pm_runtime_put_sync(dev);
  1091. return 0;
  1092. }
  1093. static int fsi_resume(struct device *dev)
  1094. {
  1095. struct fsi_master *master = dev_get_drvdata(dev);
  1096. set_rate_func set_rate = fsi_get_info_set_rate(master);
  1097. pm_runtime_get_sync(dev);
  1098. __fsi_resume(&master->fsia, dev, set_rate);
  1099. __fsi_resume(&master->fsib, dev, set_rate);
  1100. fsi_core_mask_set(master, a_mclk, 0xffff, master->saved_a_mclk);
  1101. fsi_core_mask_set(master, b_mclk, 0xffff, master->saved_b_mclk);
  1102. fsi_core_mask_set(master, iemsk, 0xffff, master->saved_iemsk);
  1103. fsi_core_mask_set(master, imsk, 0xffff, master->saved_imsk);
  1104. fsi_master_mask_set(master, CLK_RST, 0xffff, master->saved_clk_rst);
  1105. pm_runtime_put_sync(dev);
  1106. return 0;
  1107. }
  1108. static int fsi_runtime_nop(struct device *dev)
  1109. {
  1110. /* Runtime PM callback shared between ->runtime_suspend()
  1111. * and ->runtime_resume(). Simply returns success.
  1112. *
  1113. * This driver re-initializes all registers after
  1114. * pm_runtime_get_sync() anyway so there is no need
  1115. * to save and restore registers here.
  1116. */
  1117. return 0;
  1118. }
  1119. static struct dev_pm_ops fsi_pm_ops = {
  1120. .suspend = fsi_suspend,
  1121. .resume = fsi_resume,
  1122. .runtime_suspend = fsi_runtime_nop,
  1123. .runtime_resume = fsi_runtime_nop,
  1124. };
  1125. static struct fsi_core fsi1_core = {
  1126. .ver = 1,
  1127. /* Interrupt */
  1128. .int_st = INT_ST,
  1129. .iemsk = IEMSK,
  1130. .imsk = IMSK,
  1131. };
  1132. static struct fsi_core fsi2_core = {
  1133. .ver = 2,
  1134. /* Interrupt */
  1135. .int_st = CPU_INT_ST,
  1136. .iemsk = CPU_IEMSK,
  1137. .imsk = CPU_IMSK,
  1138. .a_mclk = A_MST_CTLR,
  1139. .b_mclk = B_MST_CTLR,
  1140. };
  1141. static struct platform_device_id fsi_id_table[] = {
  1142. { "sh_fsi", (kernel_ulong_t)&fsi1_core },
  1143. { "sh_fsi2", (kernel_ulong_t)&fsi2_core },
  1144. {},
  1145. };
  1146. MODULE_DEVICE_TABLE(platform, fsi_id_table);
  1147. static struct platform_driver fsi_driver = {
  1148. .driver = {
  1149. .name = "fsi-pcm-audio",
  1150. .pm = &fsi_pm_ops,
  1151. },
  1152. .probe = fsi_probe,
  1153. .remove = fsi_remove,
  1154. .id_table = fsi_id_table,
  1155. };
  1156. static int __init fsi_mobile_init(void)
  1157. {
  1158. return platform_driver_register(&fsi_driver);
  1159. }
  1160. static void __exit fsi_mobile_exit(void)
  1161. {
  1162. platform_driver_unregister(&fsi_driver);
  1163. }
  1164. module_init(fsi_mobile_init);
  1165. module_exit(fsi_mobile_exit);
  1166. MODULE_LICENSE("GPL");
  1167. MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
  1168. MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
  1169. MODULE_ALIAS("platform:fsi-pcm-audio");