mux.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * arch/arm/plat-omap/include/mach/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2004 - 2008 Texas Instruments Inc.
  8. * Copyright (C) 2003 - 2008 Nokia Corporation
  9. *
  10. * Written by Tony Lindgren
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * NOTE: Please use the following naming style for new pin entries.
  27. * For example, W8_1610_MMC2_DAT0, where:
  28. * - W8 = ball
  29. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  30. * - MMC2_DAT0 = function
  31. */
  32. #ifndef __ASM_ARCH_MUX_H
  33. #define __ASM_ARCH_MUX_H
  34. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  35. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  36. #ifdef CONFIG_OMAP_MUX_DEBUG
  37. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  38. .mux_reg = FUNC_MUX_CTRL_##reg, \
  39. .mask_offset = mode_offset, \
  40. .mask = mode,
  41. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  42. .pull_reg = PULL_DWN_CTRL_##reg, \
  43. .pull_bit = bit, \
  44. .pull_val = status,
  45. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  46. .pu_pd_reg = PU_PD_SEL_##reg, \
  47. .pu_pd_val = status,
  48. #define MUX_REG_7XX(reg, mode_offset, mode) .mux_reg_name = "OMAP7XX_IO_CONF_"#reg, \
  49. .mux_reg = OMAP7XX_IO_CONF_##reg, \
  50. .mask_offset = mode_offset, \
  51. .mask = mode,
  52. #define PULL_REG_7XX(reg, bit, status) .pull_name = "OMAP7XX_IO_CONF_"#reg, \
  53. .pull_reg = OMAP7XX_IO_CONF_##reg, \
  54. .pull_bit = bit, \
  55. .pull_val = status,
  56. #else
  57. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  58. .mask_offset = mode_offset, \
  59. .mask = mode,
  60. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  61. .pull_bit = bit, \
  62. .pull_val = status,
  63. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  64. .pu_pd_val = status,
  65. #define MUX_REG_7XX(reg, mode_offset, mode) \
  66. .mux_reg = OMAP7XX_IO_CONF_##reg, \
  67. .mask_offset = mode_offset, \
  68. .mask = mode,
  69. #define PULL_REG_7XX(reg, bit, status) .pull_reg = OMAP7XX_IO_CONF_##reg, \
  70. .pull_bit = bit, \
  71. .pull_val = status,
  72. #endif /* CONFIG_OMAP_MUX_DEBUG */
  73. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  74. pull_reg, pull_bit, pull_status, \
  75. pu_pd_reg, pu_pd_status, debug_status) \
  76. { \
  77. .name = desc, \
  78. .debug = debug_status, \
  79. MUX_REG(mux_reg, mode_offset, mode) \
  80. PULL_REG(pull_reg, pull_bit, pull_status) \
  81. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  82. },
  83. /*
  84. * OMAP730/850 has a slightly different config for the pin mux.
  85. * - config regs are the OMAP7XX_IO_CONF_x regs (see omap730.h) regs and
  86. * not the FUNC_MUX_CTRL_x regs from hardware.h
  87. * - for pull-up/down, only has one enable bit which is is in the same register
  88. * as mux config
  89. */
  90. #define MUX_CFG_7XX(desc, mux_reg, mode_offset, mode, \
  91. pull_bit, pull_status, debug_status)\
  92. { \
  93. .name = desc, \
  94. .debug = debug_status, \
  95. MUX_REG_7XX(mux_reg, mode_offset, mode) \
  96. PULL_REG_7XX(mux_reg, pull_bit, pull_status) \
  97. PU_PD_REG(NA, 0) \
  98. },
  99. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  100. pull_en, pull_mode, dbg) \
  101. { \
  102. .name = desc, \
  103. .debug = dbg, \
  104. .mux_reg = reg_offset, \
  105. .mask = mode, \
  106. .pull_val = pull_en, \
  107. .pu_pd_val = pull_mode, \
  108. },
  109. /* 24xx/34xx mux bit defines */
  110. #define OMAP2_PULL_ENA (1 << 3)
  111. #define OMAP2_PULL_UP (1 << 4)
  112. #define OMAP2_ALTELECTRICALSEL (1 << 5)
  113. struct pin_config {
  114. char *name;
  115. const unsigned int mux_reg;
  116. unsigned char debug;
  117. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP24XX)
  118. const unsigned char mask_offset;
  119. const unsigned char mask;
  120. const char *pull_name;
  121. const unsigned int pull_reg;
  122. const unsigned char pull_val;
  123. const unsigned char pull_bit;
  124. const char *pu_pd_name;
  125. const unsigned int pu_pd_reg;
  126. const unsigned char pu_pd_val;
  127. #endif
  128. #if defined(CONFIG_OMAP_MUX_DEBUG) || defined(CONFIG_OMAP_MUX_WARNINGS)
  129. const char *mux_reg_name;
  130. #endif
  131. };
  132. enum omap7xx_index {
  133. /* OMAP 730 keyboard */
  134. E2_7XX_KBR0,
  135. J7_7XX_KBR1,
  136. E1_7XX_KBR2,
  137. F3_7XX_KBR3,
  138. D2_7XX_KBR4,
  139. C2_7XX_KBC0,
  140. D3_7XX_KBC1,
  141. E4_7XX_KBC2,
  142. F4_7XX_KBC3,
  143. E3_7XX_KBC4,
  144. /* USB */
  145. AA17_7XX_USB_DM,
  146. W16_7XX_USB_PU_EN,
  147. W17_7XX_USB_VBUSI,
  148. W18_7XX_USB_DMCK_OUT,
  149. W19_7XX_USB_DCRST,
  150. /* MMC */
  151. MMC_7XX_CMD,
  152. MMC_7XX_CLK,
  153. MMC_7XX_DAT0,
  154. };
  155. enum omap1xxx_index {
  156. /* UART1 (BT_UART_GATING)*/
  157. UART1_TX = 0,
  158. UART1_RTS,
  159. /* UART2 (COM_UART_GATING)*/
  160. UART2_TX,
  161. UART2_RX,
  162. UART2_CTS,
  163. UART2_RTS,
  164. /* UART3 (GIGA_UART_GATING) */
  165. UART3_TX,
  166. UART3_RX,
  167. UART3_CTS,
  168. UART3_RTS,
  169. UART3_CLKREQ,
  170. UART3_BCLK, /* 12MHz clock out */
  171. Y15_1610_UART3_RTS,
  172. /* PWT & PWL */
  173. PWT,
  174. PWL,
  175. /* USB master generic */
  176. R18_USB_VBUS,
  177. R18_1510_USB_GPIO0,
  178. W4_USB_PUEN,
  179. W4_USB_CLKO,
  180. W4_USB_HIGHZ,
  181. W4_GPIO58,
  182. /* USB1 master */
  183. USB1_SUSP,
  184. USB1_SEO,
  185. W13_1610_USB1_SE0,
  186. USB1_TXEN,
  187. USB1_TXD,
  188. USB1_VP,
  189. USB1_VM,
  190. USB1_RCV,
  191. USB1_SPEED,
  192. R13_1610_USB1_SPEED,
  193. R13_1710_USB1_SE0,
  194. /* USB2 master */
  195. USB2_SUSP,
  196. USB2_VP,
  197. USB2_TXEN,
  198. USB2_VM,
  199. USB2_RCV,
  200. USB2_SEO,
  201. USB2_TXD,
  202. /* OMAP-1510 GPIO */
  203. R18_1510_GPIO0,
  204. R19_1510_GPIO1,
  205. M14_1510_GPIO2,
  206. /* OMAP1610 GPIO */
  207. P18_1610_GPIO3,
  208. Y15_1610_GPIO17,
  209. /* OMAP-1710 GPIO */
  210. R18_1710_GPIO0,
  211. V2_1710_GPIO10,
  212. N21_1710_GPIO14,
  213. W15_1710_GPIO40,
  214. /* MPUIO */
  215. MPUIO2,
  216. N15_1610_MPUIO2,
  217. MPUIO4,
  218. MPUIO5,
  219. T20_1610_MPUIO5,
  220. W11_1610_MPUIO6,
  221. V10_1610_MPUIO7,
  222. W11_1610_MPUIO9,
  223. V10_1610_MPUIO10,
  224. W10_1610_MPUIO11,
  225. E20_1610_MPUIO13,
  226. U20_1610_MPUIO14,
  227. E19_1610_MPUIO15,
  228. /* MCBSP2 */
  229. MCBSP2_CLKR,
  230. MCBSP2_CLKX,
  231. MCBSP2_DR,
  232. MCBSP2_DX,
  233. MCBSP2_FSR,
  234. MCBSP2_FSX,
  235. /* MCBSP3 */
  236. MCBSP3_CLKX,
  237. /* Misc ballouts */
  238. BALLOUT_V8_ARMIO3,
  239. N20_HDQ,
  240. /* OMAP-1610 MMC2 */
  241. W8_1610_MMC2_DAT0,
  242. V8_1610_MMC2_DAT1,
  243. W15_1610_MMC2_DAT2,
  244. R10_1610_MMC2_DAT3,
  245. Y10_1610_MMC2_CLK,
  246. Y8_1610_MMC2_CMD,
  247. V9_1610_MMC2_CMDDIR,
  248. V5_1610_MMC2_DATDIR0,
  249. W19_1610_MMC2_DATDIR1,
  250. R18_1610_MMC2_CLKIN,
  251. /* OMAP-1610 External Trace Interface */
  252. M19_1610_ETM_PSTAT0,
  253. L15_1610_ETM_PSTAT1,
  254. L18_1610_ETM_PSTAT2,
  255. L19_1610_ETM_D0,
  256. J19_1610_ETM_D6,
  257. J18_1610_ETM_D7,
  258. /* OMAP16XX GPIO */
  259. P20_1610_GPIO4,
  260. V9_1610_GPIO7,
  261. W8_1610_GPIO9,
  262. N20_1610_GPIO11,
  263. N19_1610_GPIO13,
  264. P10_1610_GPIO22,
  265. V5_1610_GPIO24,
  266. AA20_1610_GPIO_41,
  267. W19_1610_GPIO48,
  268. M7_1610_GPIO62,
  269. V14_16XX_GPIO37,
  270. R9_16XX_GPIO18,
  271. L14_16XX_GPIO49,
  272. /* OMAP-1610 uWire */
  273. V19_1610_UWIRE_SCLK,
  274. U18_1610_UWIRE_SDI,
  275. W21_1610_UWIRE_SDO,
  276. N14_1610_UWIRE_CS0,
  277. P15_1610_UWIRE_CS3,
  278. N15_1610_UWIRE_CS1,
  279. /* OMAP-1610 SPI */
  280. U19_1610_SPIF_SCK,
  281. U18_1610_SPIF_DIN,
  282. P20_1610_SPIF_DIN,
  283. W21_1610_SPIF_DOUT,
  284. R18_1610_SPIF_DOUT,
  285. N14_1610_SPIF_CS0,
  286. N15_1610_SPIF_CS1,
  287. T19_1610_SPIF_CS2,
  288. P15_1610_SPIF_CS3,
  289. /* OMAP-1610 Flash */
  290. L3_1610_FLASH_CS2B_OE,
  291. M8_1610_FLASH_CS2B_WE,
  292. /* First MMC */
  293. MMC_CMD,
  294. MMC_DAT1,
  295. MMC_DAT2,
  296. MMC_DAT0,
  297. MMC_CLK,
  298. MMC_DAT3,
  299. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  300. M15_1710_MMC_CLKI,
  301. P19_1710_MMC_CMDDIR,
  302. P20_1710_MMC_DATDIR0,
  303. /* OMAP-1610 USB0 alternate pin configuration */
  304. W9_USB0_TXEN,
  305. AA9_USB0_VP,
  306. Y5_USB0_RCV,
  307. R9_USB0_VM,
  308. V6_USB0_TXD,
  309. W5_USB0_SE0,
  310. V9_USB0_SPEED,
  311. V9_USB0_SUSP,
  312. /* USB2 */
  313. W9_USB2_TXEN,
  314. AA9_USB2_VP,
  315. Y5_USB2_RCV,
  316. R9_USB2_VM,
  317. V6_USB2_TXD,
  318. W5_USB2_SE0,
  319. /* 16XX UART */
  320. R13_1610_UART1_TX,
  321. V14_16XX_UART1_RX,
  322. R14_1610_UART1_CTS,
  323. AA15_1610_UART1_RTS,
  324. R9_16XX_UART2_RX,
  325. L14_16XX_UART3_RX,
  326. /* I2C OMAP-1610 */
  327. I2C_SCL,
  328. I2C_SDA,
  329. /* Keypad */
  330. F18_1610_KBC0,
  331. D20_1610_KBC1,
  332. D19_1610_KBC2,
  333. E18_1610_KBC3,
  334. C21_1610_KBC4,
  335. G18_1610_KBR0,
  336. F19_1610_KBR1,
  337. H14_1610_KBR2,
  338. E20_1610_KBR3,
  339. E19_1610_KBR4,
  340. N19_1610_KBR5,
  341. /* Power management */
  342. T20_1610_LOW_PWR,
  343. /* MCLK Settings */
  344. V5_1710_MCLK_ON,
  345. V5_1710_MCLK_OFF,
  346. R10_1610_MCLK_ON,
  347. R10_1610_MCLK_OFF,
  348. /* CompactFlash controller */
  349. P11_1610_CF_CD2,
  350. R11_1610_CF_IOIS16,
  351. V10_1610_CF_IREQ,
  352. W10_1610_CF_RESET,
  353. W11_1610_CF_CD1,
  354. /* parallel camera */
  355. J15_1610_CAM_LCLK,
  356. J18_1610_CAM_D7,
  357. J19_1610_CAM_D6,
  358. J14_1610_CAM_D5,
  359. K18_1610_CAM_D4,
  360. K19_1610_CAM_D3,
  361. K15_1610_CAM_D2,
  362. K14_1610_CAM_D1,
  363. L19_1610_CAM_D0,
  364. L18_1610_CAM_VS,
  365. L15_1610_CAM_HS,
  366. M19_1610_CAM_RSTZ,
  367. Y15_1610_CAM_OUTCLK,
  368. /* serial camera */
  369. H19_1610_CAM_EXCLK,
  370. Y12_1610_CCP_CLKP,
  371. W13_1610_CCP_CLKM,
  372. W14_1610_CCP_DATAP,
  373. Y14_1610_CCP_DATAM,
  374. };
  375. enum omap24xx_index {
  376. /* 24xx I2C */
  377. M19_24XX_I2C1_SCL,
  378. L15_24XX_I2C1_SDA,
  379. J15_24XX_I2C2_SCL,
  380. H19_24XX_I2C2_SDA,
  381. /* 24xx Menelaus interrupt */
  382. W19_24XX_SYS_NIRQ,
  383. /* 24xx clock */
  384. W14_24XX_SYS_CLKOUT,
  385. /* 24xx GPMC chipselects, wait pin monitoring */
  386. E2_GPMC_NCS2,
  387. L2_GPMC_NCS7,
  388. L3_GPMC_WAIT0,
  389. N7_GPMC_WAIT1,
  390. M1_GPMC_WAIT2,
  391. P1_GPMC_WAIT3,
  392. /* 242X McBSP */
  393. Y15_24XX_MCBSP2_CLKX,
  394. R14_24XX_MCBSP2_FSX,
  395. W15_24XX_MCBSP2_DR,
  396. V15_24XX_MCBSP2_DX,
  397. /* 24xx GPIO */
  398. M21_242X_GPIO11,
  399. P21_242X_GPIO12,
  400. AA10_242X_GPIO13,
  401. AA6_242X_GPIO14,
  402. AA4_242X_GPIO15,
  403. Y11_242X_GPIO16,
  404. AA12_242X_GPIO17,
  405. AA8_242X_GPIO58,
  406. Y20_24XX_GPIO60,
  407. W4__24XX_GPIO74,
  408. N15_24XX_GPIO85,
  409. M15_24XX_GPIO92,
  410. P20_24XX_GPIO93,
  411. P18_24XX_GPIO95,
  412. M18_24XX_GPIO96,
  413. L14_24XX_GPIO97,
  414. J15_24XX_GPIO99,
  415. V14_24XX_GPIO117,
  416. P14_24XX_GPIO125,
  417. /* 242x DBG GPIO */
  418. V4_242X_GPIO49,
  419. W2_242X_GPIO50,
  420. U4_242X_GPIO51,
  421. V3_242X_GPIO52,
  422. V2_242X_GPIO53,
  423. V6_242X_GPIO53,
  424. T4_242X_GPIO54,
  425. Y4_242X_GPIO54,
  426. T3_242X_GPIO55,
  427. U2_242X_GPIO56,
  428. /* 24xx external DMA requests */
  429. AA10_242X_DMAREQ0,
  430. AA6_242X_DMAREQ1,
  431. E4_242X_DMAREQ2,
  432. G4_242X_DMAREQ3,
  433. D3_242X_DMAREQ4,
  434. E3_242X_DMAREQ5,
  435. /* UART3 */
  436. K15_24XX_UART3_TX,
  437. K14_24XX_UART3_RX,
  438. /* MMC/SDIO */
  439. G19_24XX_MMC_CLKO,
  440. H18_24XX_MMC_CMD,
  441. F20_24XX_MMC_DAT0,
  442. H14_24XX_MMC_DAT1,
  443. E19_24XX_MMC_DAT2,
  444. D19_24XX_MMC_DAT3,
  445. F19_24XX_MMC_DAT_DIR0,
  446. E20_24XX_MMC_DAT_DIR1,
  447. F18_24XX_MMC_DAT_DIR2,
  448. E18_24XX_MMC_DAT_DIR3,
  449. G18_24XX_MMC_CMD_DIR,
  450. H15_24XX_MMC_CLKI,
  451. /* Full speed USB */
  452. J20_24XX_USB0_PUEN,
  453. J19_24XX_USB0_VP,
  454. K20_24XX_USB0_VM,
  455. J18_24XX_USB0_RCV,
  456. K19_24XX_USB0_TXEN,
  457. J14_24XX_USB0_SE0,
  458. K18_24XX_USB0_DAT,
  459. N14_24XX_USB1_SE0,
  460. W12_24XX_USB1_SE0,
  461. P15_24XX_USB1_DAT,
  462. R13_24XX_USB1_DAT,
  463. W20_24XX_USB1_TXEN,
  464. P13_24XX_USB1_TXEN,
  465. V19_24XX_USB1_RCV,
  466. V12_24XX_USB1_RCV,
  467. AA10_24XX_USB2_SE0,
  468. Y11_24XX_USB2_DAT,
  469. AA12_24XX_USB2_TXEN,
  470. AA6_24XX_USB2_RCV,
  471. AA4_24XX_USB2_TLLSE0,
  472. /* Keypad GPIO*/
  473. T19_24XX_KBR0,
  474. R19_24XX_KBR1,
  475. V18_24XX_KBR2,
  476. M21_24XX_KBR3,
  477. E5__24XX_KBR4,
  478. M18_24XX_KBR5,
  479. R20_24XX_KBC0,
  480. M14_24XX_KBC1,
  481. H19_24XX_KBC2,
  482. V17_24XX_KBC3,
  483. P21_24XX_KBC4,
  484. L14_24XX_KBC5,
  485. N19_24XX_KBC6,
  486. /* 24xx Menelaus Keypad GPIO */
  487. B3__24XX_KBR5,
  488. AA4_24XX_KBC2,
  489. B13_24XX_KBC6,
  490. /* 2430 USB */
  491. AD9_2430_USB0_PUEN,
  492. Y11_2430_USB0_VP,
  493. AD7_2430_USB0_VM,
  494. AE7_2430_USB0_RCV,
  495. AD4_2430_USB0_TXEN,
  496. AF9_2430_USB0_SE0,
  497. AE6_2430_USB0_DAT,
  498. AD24_2430_USB1_SE0,
  499. AB24_2430_USB1_RCV,
  500. Y25_2430_USB1_TXEN,
  501. AA26_2430_USB1_DAT,
  502. /* 2430 HS-USB */
  503. AD9_2430_USB0HS_DATA3,
  504. Y11_2430_USB0HS_DATA4,
  505. AD7_2430_USB0HS_DATA5,
  506. AE7_2430_USB0HS_DATA6,
  507. AD4_2430_USB0HS_DATA2,
  508. AF9_2430_USB0HS_DATA0,
  509. AE6_2430_USB0HS_DATA1,
  510. AE8_2430_USB0HS_CLK,
  511. AD8_2430_USB0HS_DIR,
  512. AE5_2430_USB0HS_STP,
  513. AE9_2430_USB0HS_NXT,
  514. AC7_2430_USB0HS_DATA7,
  515. /* 2430 McBSP */
  516. AD6_2430_MCBSP_CLKS,
  517. AB2_2430_MCBSP1_CLKR,
  518. AD5_2430_MCBSP1_FSR,
  519. AA1_2430_MCBSP1_DX,
  520. AF3_2430_MCBSP1_DR,
  521. AB3_2430_MCBSP1_FSX,
  522. Y9_2430_MCBSP1_CLKX,
  523. AC10_2430_MCBSP2_FSX,
  524. AD16_2430_MCBSP2_CLX,
  525. AE13_2430_MCBSP2_DX,
  526. AD13_2430_MCBSP2_DR,
  527. AC10_2430_MCBSP2_FSX_OFF,
  528. AD16_2430_MCBSP2_CLX_OFF,
  529. AE13_2430_MCBSP2_DX_OFF,
  530. AD13_2430_MCBSP2_DR_OFF,
  531. AC9_2430_MCBSP3_CLKX,
  532. AE4_2430_MCBSP3_FSX,
  533. AE2_2430_MCBSP3_DR,
  534. AF4_2430_MCBSP3_DX,
  535. N3_2430_MCBSP4_CLKX,
  536. AD23_2430_MCBSP4_DR,
  537. AB25_2430_MCBSP4_DX,
  538. AC25_2430_MCBSP4_FSX,
  539. AE16_2430_MCBSP5_CLKX,
  540. AF12_2430_MCBSP5_FSX,
  541. K7_2430_MCBSP5_DX,
  542. M1_2430_MCBSP5_DR,
  543. /* 2430 McSPI*/
  544. Y18_2430_MCSPI1_CLK,
  545. AD15_2430_MCSPI1_SIMO,
  546. AE17_2430_MCSPI1_SOMI,
  547. U1_2430_MCSPI1_CS0,
  548. /* Touchscreen GPIO */
  549. AF19_2430_GPIO_85,
  550. };
  551. struct omap_mux_cfg {
  552. struct pin_config *pins;
  553. unsigned long size;
  554. int (*cfg_reg)(const struct pin_config *cfg);
  555. };
  556. #ifdef CONFIG_OMAP_MUX
  557. /* setup pin muxing in Linux */
  558. extern int omap1_mux_init(void);
  559. extern int omap_mux_register(struct omap_mux_cfg *);
  560. extern int omap_cfg_reg(unsigned long reg_cfg);
  561. #else
  562. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  563. static inline int omap1_mux_init(void) { return 0; }
  564. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  565. #endif
  566. extern int omap2_mux_init(void);
  567. #endif