fw.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "DPDP",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [59] = "Port management change event support",
  105. };
  106. int i;
  107. mlx4_dbg(dev, "DEV_CAP flags:\n");
  108. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  109. if (fname[i] && (flags & (1LL << i)))
  110. mlx4_dbg(dev, " %s\n", fname[i]);
  111. }
  112. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  113. {
  114. static const char * const fname[] = {
  115. [0] = "RSS support",
  116. [1] = "RSS Toeplitz Hash Function support",
  117. [2] = "RSS XOR Hash Function support"
  118. };
  119. int i;
  120. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  121. if (fname[i] && (flags & (1LL << i)))
  122. mlx4_dbg(dev, " %s\n", fname[i]);
  123. }
  124. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  125. {
  126. struct mlx4_cmd_mailbox *mailbox;
  127. u32 *inbox;
  128. int err = 0;
  129. #define MOD_STAT_CFG_IN_SIZE 0x100
  130. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  131. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  132. mailbox = mlx4_alloc_cmd_mailbox(dev);
  133. if (IS_ERR(mailbox))
  134. return PTR_ERR(mailbox);
  135. inbox = mailbox->buf;
  136. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  137. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  138. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  139. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  140. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  141. mlx4_free_cmd_mailbox(dev, mailbox);
  142. return err;
  143. }
  144. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  145. struct mlx4_vhcr *vhcr,
  146. struct mlx4_cmd_mailbox *inbox,
  147. struct mlx4_cmd_mailbox *outbox,
  148. struct mlx4_cmd_info *cmd)
  149. {
  150. u8 field;
  151. u32 size;
  152. int err = 0;
  153. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  154. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  155. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  156. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  157. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  158. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  159. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  160. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  161. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  162. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  163. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  164. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0X30
  165. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  166. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  167. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  168. /* when opcode modifier = 1 */
  169. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  170. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  171. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  172. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  173. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  174. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  175. if (vhcr->op_modifier == 1) {
  176. field = vhcr->in_modifier;
  177. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  178. field = 0;
  179. /* ensure force vlan and force mac bits are not set */
  180. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  181. /* ensure that phy_wqe_gid bit is not set */
  182. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  183. } else if (vhcr->op_modifier == 0) {
  184. /* enable rdma and ethernet interfaces */
  185. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  186. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  187. field = dev->caps.num_ports;
  188. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  189. size = 0; /* no PF behaviour is set for now */
  190. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  191. field = 0; /* protected FMR support not available as yet */
  192. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  193. size = dev->caps.num_qps;
  194. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  195. size = dev->caps.num_srqs;
  196. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  197. size = dev->caps.num_cqs;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  199. size = dev->caps.num_eqs;
  200. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  201. size = dev->caps.reserved_eqs;
  202. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  203. size = dev->caps.num_mpts;
  204. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  205. size = dev->caps.num_mtts;
  206. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  207. size = dev->caps.num_mgms + dev->caps.num_amgms;
  208. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  209. } else
  210. err = -EINVAL;
  211. return err;
  212. }
  213. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, struct mlx4_func_cap *func_cap)
  214. {
  215. struct mlx4_cmd_mailbox *mailbox;
  216. u32 *outbox;
  217. u8 field;
  218. u32 size;
  219. int i;
  220. int err = 0;
  221. mailbox = mlx4_alloc_cmd_mailbox(dev);
  222. if (IS_ERR(mailbox))
  223. return PTR_ERR(mailbox);
  224. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FUNC_CAP,
  225. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  226. if (err)
  227. goto out;
  228. outbox = mailbox->buf;
  229. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  230. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  231. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  232. err = -EPROTONOSUPPORT;
  233. goto out;
  234. }
  235. func_cap->flags = field;
  236. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  237. func_cap->num_ports = field;
  238. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  239. func_cap->pf_context_behaviour = size;
  240. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  241. func_cap->qp_quota = size & 0xFFFFFF;
  242. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  243. func_cap->srq_quota = size & 0xFFFFFF;
  244. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  245. func_cap->cq_quota = size & 0xFFFFFF;
  246. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  247. func_cap->max_eq = size & 0xFFFFFF;
  248. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  249. func_cap->reserved_eq = size & 0xFFFFFF;
  250. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  251. func_cap->mpt_quota = size & 0xFFFFFF;
  252. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  253. func_cap->mtt_quota = size & 0xFFFFFF;
  254. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  255. func_cap->mcg_quota = size & 0xFFFFFF;
  256. for (i = 1; i <= func_cap->num_ports; ++i) {
  257. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 1,
  258. MLX4_CMD_QUERY_FUNC_CAP,
  259. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  260. if (err)
  261. goto out;
  262. if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
  263. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  264. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  265. mlx4_err(dev, "VLAN is enforced on this port\n");
  266. err = -EPROTONOSUPPORT;
  267. goto out;
  268. }
  269. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  270. mlx4_err(dev, "Force mac is enabled on this port\n");
  271. err = -EPROTONOSUPPORT;
  272. goto out;
  273. }
  274. } else if (dev->caps.port_type[i] == MLX4_PORT_TYPE_IB) {
  275. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  276. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  277. mlx4_err(dev, "phy_wqe_gid is "
  278. "enforced on this ib port\n");
  279. err = -EPROTONOSUPPORT;
  280. goto out;
  281. }
  282. }
  283. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  284. func_cap->physical_port[i] = field;
  285. }
  286. /* All other resources are allocated by the master, but we still report
  287. * 'num' and 'reserved' capabilities as follows:
  288. * - num remains the maximum resource index
  289. * - 'num - reserved' is the total available objects of a resource, but
  290. * resource indices may be less than 'reserved'
  291. * TODO: set per-resource quotas */
  292. out:
  293. mlx4_free_cmd_mailbox(dev, mailbox);
  294. return err;
  295. }
  296. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  297. {
  298. struct mlx4_cmd_mailbox *mailbox;
  299. u32 *outbox;
  300. u8 field;
  301. u32 field32, flags, ext_flags;
  302. u16 size;
  303. u16 stat_rate;
  304. int err;
  305. int i;
  306. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  307. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  308. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  309. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  310. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  311. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  312. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  313. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  314. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  315. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  316. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  317. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  318. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  319. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  320. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  321. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  322. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  323. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  324. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  325. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  326. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  327. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  328. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  329. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  330. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  331. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  332. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  333. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  334. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  335. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  336. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  337. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  338. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  339. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  340. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  341. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  342. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  343. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  344. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  345. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  346. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  347. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  348. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  349. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  350. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  351. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  352. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  353. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  354. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  355. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  356. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  357. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  358. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  359. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  360. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  361. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  362. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  363. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  364. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  365. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  366. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  367. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  368. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  369. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  370. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  371. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  372. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  373. dev_cap->flags2 = 0;
  374. mailbox = mlx4_alloc_cmd_mailbox(dev);
  375. if (IS_ERR(mailbox))
  376. return PTR_ERR(mailbox);
  377. outbox = mailbox->buf;
  378. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  379. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  380. if (err)
  381. goto out;
  382. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  383. dev_cap->reserved_qps = 1 << (field & 0xf);
  384. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  385. dev_cap->max_qps = 1 << (field & 0x1f);
  386. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  387. dev_cap->reserved_srqs = 1 << (field >> 4);
  388. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  389. dev_cap->max_srqs = 1 << (field & 0x1f);
  390. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  391. dev_cap->max_cq_sz = 1 << field;
  392. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  393. dev_cap->reserved_cqs = 1 << (field & 0xf);
  394. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  395. dev_cap->max_cqs = 1 << (field & 0x1f);
  396. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  397. dev_cap->max_mpts = 1 << (field & 0x3f);
  398. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  399. dev_cap->reserved_eqs = field & 0xf;
  400. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  401. dev_cap->max_eqs = 1 << (field & 0xf);
  402. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  403. dev_cap->reserved_mtts = 1 << (field >> 4);
  404. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  405. dev_cap->max_mrw_sz = 1 << field;
  406. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  407. dev_cap->reserved_mrws = 1 << (field & 0xf);
  408. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  409. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  410. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  411. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  412. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  413. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  414. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  415. field &= 0x1f;
  416. if (!field)
  417. dev_cap->max_gso_sz = 0;
  418. else
  419. dev_cap->max_gso_sz = 1 << field;
  420. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  421. if (field & 0x20)
  422. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  423. if (field & 0x10)
  424. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  425. field &= 0xf;
  426. if (field) {
  427. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  428. dev_cap->max_rss_tbl_sz = 1 << field;
  429. } else
  430. dev_cap->max_rss_tbl_sz = 0;
  431. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  432. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  433. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  434. dev_cap->local_ca_ack_delay = field & 0x1f;
  435. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  436. dev_cap->num_ports = field & 0xf;
  437. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  438. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  439. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  440. dev_cap->stat_rate_support = stat_rate;
  441. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  442. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  443. dev_cap->flags = flags | (u64)ext_flags << 32;
  444. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  445. dev_cap->reserved_uars = field >> 4;
  446. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  447. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  448. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  449. dev_cap->min_page_sz = 1 << field;
  450. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  451. if (field & 0x80) {
  452. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  453. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  454. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  455. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  456. field = 3;
  457. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  458. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  459. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  460. } else {
  461. dev_cap->bf_reg_size = 0;
  462. mlx4_dbg(dev, "BlueFlame not available\n");
  463. }
  464. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  465. dev_cap->max_sq_sg = field;
  466. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  467. dev_cap->max_sq_desc_sz = size;
  468. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  469. dev_cap->max_qp_per_mcg = 1 << field;
  470. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  471. dev_cap->reserved_mgms = field & 0xf;
  472. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  473. dev_cap->max_mcgs = 1 << field;
  474. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  475. dev_cap->reserved_pds = field >> 4;
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  477. dev_cap->max_pds = 1 << (field & 0x3f);
  478. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  479. dev_cap->reserved_xrcds = field >> 4;
  480. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  481. dev_cap->max_xrcds = 1 << (field & 0x1f);
  482. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  483. dev_cap->rdmarc_entry_sz = size;
  484. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  485. dev_cap->qpc_entry_sz = size;
  486. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  487. dev_cap->aux_entry_sz = size;
  488. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  489. dev_cap->altc_entry_sz = size;
  490. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  491. dev_cap->eqc_entry_sz = size;
  492. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  493. dev_cap->cqc_entry_sz = size;
  494. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  495. dev_cap->srq_entry_sz = size;
  496. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  497. dev_cap->cmpt_entry_sz = size;
  498. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  499. dev_cap->mtt_entry_sz = size;
  500. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  501. dev_cap->dmpt_entry_sz = size;
  502. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  503. dev_cap->max_srq_sz = 1 << field;
  504. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  505. dev_cap->max_qp_sz = 1 << field;
  506. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  507. dev_cap->resize_srq = field & 1;
  508. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  509. dev_cap->max_rq_sg = field;
  510. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  511. dev_cap->max_rq_desc_sz = size;
  512. MLX4_GET(dev_cap->bmme_flags, outbox,
  513. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  514. MLX4_GET(dev_cap->reserved_lkey, outbox,
  515. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  516. MLX4_GET(dev_cap->max_icm_sz, outbox,
  517. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  518. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  519. MLX4_GET(dev_cap->max_counters, outbox,
  520. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  521. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  522. for (i = 1; i <= dev_cap->num_ports; ++i) {
  523. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  524. dev_cap->max_vl[i] = field >> 4;
  525. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  526. dev_cap->ib_mtu[i] = field >> 4;
  527. dev_cap->max_port_width[i] = field & 0xf;
  528. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  529. dev_cap->max_gids[i] = 1 << (field & 0xf);
  530. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  531. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  532. }
  533. } else {
  534. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  535. #define QUERY_PORT_MTU_OFFSET 0x01
  536. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  537. #define QUERY_PORT_WIDTH_OFFSET 0x06
  538. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  539. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  540. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  541. #define QUERY_PORT_MAC_OFFSET 0x10
  542. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  543. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  544. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  545. for (i = 1; i <= dev_cap->num_ports; ++i) {
  546. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  547. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  548. if (err)
  549. goto out;
  550. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  551. dev_cap->supported_port_types[i] = field & 3;
  552. dev_cap->suggested_type[i] = (field >> 3) & 1;
  553. dev_cap->default_sense[i] = (field >> 4) & 1;
  554. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  555. dev_cap->ib_mtu[i] = field & 0xf;
  556. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  557. dev_cap->max_port_width[i] = field & 0xf;
  558. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  559. dev_cap->max_gids[i] = 1 << (field >> 4);
  560. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  561. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  562. dev_cap->max_vl[i] = field & 0xf;
  563. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  564. dev_cap->log_max_macs[i] = field & 0xf;
  565. dev_cap->log_max_vlans[i] = field >> 4;
  566. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  567. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  568. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  569. dev_cap->trans_type[i] = field32 >> 24;
  570. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  571. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  572. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  573. }
  574. }
  575. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  576. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  577. /*
  578. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  579. * we can't use any EQs whose doorbell falls on that page,
  580. * even if the EQ itself isn't reserved.
  581. */
  582. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  583. dev_cap->reserved_eqs);
  584. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  585. (unsigned long long) dev_cap->max_icm_sz >> 20);
  586. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  587. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  588. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  589. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  590. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  591. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  592. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  593. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  594. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  595. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  596. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  597. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  598. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  599. dev_cap->max_pds, dev_cap->reserved_mgms);
  600. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  601. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  602. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  603. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  604. dev_cap->max_port_width[1]);
  605. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  606. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  607. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  608. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  609. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  610. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  611. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  612. dump_dev_cap_flags(dev, dev_cap->flags);
  613. dump_dev_cap_flags2(dev, dev_cap->flags2);
  614. out:
  615. mlx4_free_cmd_mailbox(dev, mailbox);
  616. return err;
  617. }
  618. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  619. struct mlx4_vhcr *vhcr,
  620. struct mlx4_cmd_mailbox *inbox,
  621. struct mlx4_cmd_mailbox *outbox,
  622. struct mlx4_cmd_info *cmd)
  623. {
  624. int err = 0;
  625. u8 field;
  626. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  627. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  628. if (err)
  629. return err;
  630. /* For guests, report Blueflame disabled */
  631. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  632. field &= 0x7f;
  633. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  634. return 0;
  635. }
  636. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  637. struct mlx4_vhcr *vhcr,
  638. struct mlx4_cmd_mailbox *inbox,
  639. struct mlx4_cmd_mailbox *outbox,
  640. struct mlx4_cmd_info *cmd)
  641. {
  642. u64 def_mac;
  643. u8 port_type;
  644. int err;
  645. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  646. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  647. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  648. MLX4_CMD_NATIVE);
  649. if (!err && dev->caps.function != slave) {
  650. /* set slave default_mac address */
  651. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  652. def_mac += slave << 8;
  653. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  654. /* get port type - currently only eth is enabled */
  655. MLX4_GET(port_type, outbox->buf,
  656. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  657. /* No link sensing allowed */
  658. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  659. /* set port type to currently operating port type */
  660. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  661. MLX4_PUT(outbox->buf, port_type,
  662. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  663. }
  664. return err;
  665. }
  666. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  667. {
  668. struct mlx4_cmd_mailbox *mailbox;
  669. struct mlx4_icm_iter iter;
  670. __be64 *pages;
  671. int lg;
  672. int nent = 0;
  673. int i;
  674. int err = 0;
  675. int ts = 0, tc = 0;
  676. mailbox = mlx4_alloc_cmd_mailbox(dev);
  677. if (IS_ERR(mailbox))
  678. return PTR_ERR(mailbox);
  679. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  680. pages = mailbox->buf;
  681. for (mlx4_icm_first(icm, &iter);
  682. !mlx4_icm_last(&iter);
  683. mlx4_icm_next(&iter)) {
  684. /*
  685. * We have to pass pages that are aligned to their
  686. * size, so find the least significant 1 in the
  687. * address or size and use that as our log2 size.
  688. */
  689. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  690. if (lg < MLX4_ICM_PAGE_SHIFT) {
  691. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  692. MLX4_ICM_PAGE_SIZE,
  693. (unsigned long long) mlx4_icm_addr(&iter),
  694. mlx4_icm_size(&iter));
  695. err = -EINVAL;
  696. goto out;
  697. }
  698. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  699. if (virt != -1) {
  700. pages[nent * 2] = cpu_to_be64(virt);
  701. virt += 1 << lg;
  702. }
  703. pages[nent * 2 + 1] =
  704. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  705. (lg - MLX4_ICM_PAGE_SHIFT));
  706. ts += 1 << (lg - 10);
  707. ++tc;
  708. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  709. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  710. MLX4_CMD_TIME_CLASS_B,
  711. MLX4_CMD_NATIVE);
  712. if (err)
  713. goto out;
  714. nent = 0;
  715. }
  716. }
  717. }
  718. if (nent)
  719. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  720. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  721. if (err)
  722. goto out;
  723. switch (op) {
  724. case MLX4_CMD_MAP_FA:
  725. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  726. break;
  727. case MLX4_CMD_MAP_ICM_AUX:
  728. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  729. break;
  730. case MLX4_CMD_MAP_ICM:
  731. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  732. tc, ts, (unsigned long long) virt - (ts << 10));
  733. break;
  734. }
  735. out:
  736. mlx4_free_cmd_mailbox(dev, mailbox);
  737. return err;
  738. }
  739. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  740. {
  741. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  742. }
  743. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  744. {
  745. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  746. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  747. }
  748. int mlx4_RUN_FW(struct mlx4_dev *dev)
  749. {
  750. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  751. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  752. }
  753. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  754. {
  755. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  756. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  757. struct mlx4_cmd_mailbox *mailbox;
  758. u32 *outbox;
  759. int err = 0;
  760. u64 fw_ver;
  761. u16 cmd_if_rev;
  762. u8 lg;
  763. #define QUERY_FW_OUT_SIZE 0x100
  764. #define QUERY_FW_VER_OFFSET 0x00
  765. #define QUERY_FW_PPF_ID 0x09
  766. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  767. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  768. #define QUERY_FW_ERR_START_OFFSET 0x30
  769. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  770. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  771. #define QUERY_FW_SIZE_OFFSET 0x00
  772. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  773. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  774. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  775. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  776. mailbox = mlx4_alloc_cmd_mailbox(dev);
  777. if (IS_ERR(mailbox))
  778. return PTR_ERR(mailbox);
  779. outbox = mailbox->buf;
  780. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  781. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  782. if (err)
  783. goto out;
  784. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  785. /*
  786. * FW subminor version is at more significant bits than minor
  787. * version, so swap here.
  788. */
  789. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  790. ((fw_ver & 0xffff0000ull) >> 16) |
  791. ((fw_ver & 0x0000ffffull) << 16);
  792. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  793. dev->caps.function = lg;
  794. if (mlx4_is_slave(dev))
  795. goto out;
  796. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  797. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  798. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  799. mlx4_err(dev, "Installed FW has unsupported "
  800. "command interface revision %d.\n",
  801. cmd_if_rev);
  802. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  803. (int) (dev->caps.fw_ver >> 32),
  804. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  805. (int) dev->caps.fw_ver & 0xffff);
  806. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  807. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  808. err = -ENODEV;
  809. goto out;
  810. }
  811. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  812. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  813. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  814. cmd->max_cmds = 1 << lg;
  815. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  816. (int) (dev->caps.fw_ver >> 32),
  817. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  818. (int) dev->caps.fw_ver & 0xffff,
  819. cmd_if_rev, cmd->max_cmds);
  820. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  821. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  822. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  823. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  824. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  825. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  826. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  827. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  828. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  829. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  830. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  831. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  832. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  833. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  834. fw->comm_bar, fw->comm_base);
  835. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  836. /*
  837. * Round up number of system pages needed in case
  838. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  839. */
  840. fw->fw_pages =
  841. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  842. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  843. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  844. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  845. out:
  846. mlx4_free_cmd_mailbox(dev, mailbox);
  847. return err;
  848. }
  849. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  850. struct mlx4_vhcr *vhcr,
  851. struct mlx4_cmd_mailbox *inbox,
  852. struct mlx4_cmd_mailbox *outbox,
  853. struct mlx4_cmd_info *cmd)
  854. {
  855. u8 *outbuf;
  856. int err;
  857. outbuf = outbox->buf;
  858. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  859. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  860. if (err)
  861. return err;
  862. /* for slaves, set pci PPF ID to invalid and zero out everything
  863. * else except FW version */
  864. outbuf[0] = outbuf[1] = 0;
  865. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  866. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  867. return 0;
  868. }
  869. static void get_board_id(void *vsd, char *board_id)
  870. {
  871. int i;
  872. #define VSD_OFFSET_SIG1 0x00
  873. #define VSD_OFFSET_SIG2 0xde
  874. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  875. #define VSD_OFFSET_TS_BOARD_ID 0x20
  876. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  877. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  878. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  879. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  880. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  881. } else {
  882. /*
  883. * The board ID is a string but the firmware byte
  884. * swaps each 4-byte word before passing it back to
  885. * us. Therefore we need to swab it before printing.
  886. */
  887. for (i = 0; i < 4; ++i)
  888. ((u32 *) board_id)[i] =
  889. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  890. }
  891. }
  892. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  893. {
  894. struct mlx4_cmd_mailbox *mailbox;
  895. u32 *outbox;
  896. int err;
  897. #define QUERY_ADAPTER_OUT_SIZE 0x100
  898. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  899. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  900. mailbox = mlx4_alloc_cmd_mailbox(dev);
  901. if (IS_ERR(mailbox))
  902. return PTR_ERR(mailbox);
  903. outbox = mailbox->buf;
  904. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  905. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  906. if (err)
  907. goto out;
  908. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  909. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  910. adapter->board_id);
  911. out:
  912. mlx4_free_cmd_mailbox(dev, mailbox);
  913. return err;
  914. }
  915. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  916. {
  917. struct mlx4_cmd_mailbox *mailbox;
  918. __be32 *inbox;
  919. int err;
  920. #define INIT_HCA_IN_SIZE 0x200
  921. #define INIT_HCA_VERSION_OFFSET 0x000
  922. #define INIT_HCA_VERSION 2
  923. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  924. #define INIT_HCA_FLAGS_OFFSET 0x014
  925. #define INIT_HCA_QPC_OFFSET 0x020
  926. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  927. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  928. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  929. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  930. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  931. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  932. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  933. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  934. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  935. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  936. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  937. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  938. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  939. #define INIT_HCA_MCAST_OFFSET 0x0c0
  940. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  941. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  942. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  943. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  944. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  945. #define INIT_HCA_TPT_OFFSET 0x0f0
  946. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  947. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  948. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  949. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  950. #define INIT_HCA_UAR_OFFSET 0x120
  951. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  952. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  953. mailbox = mlx4_alloc_cmd_mailbox(dev);
  954. if (IS_ERR(mailbox))
  955. return PTR_ERR(mailbox);
  956. inbox = mailbox->buf;
  957. memset(inbox, 0, INIT_HCA_IN_SIZE);
  958. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  959. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  960. (ilog2(cache_line_size()) - 4) << 5;
  961. #if defined(__LITTLE_ENDIAN)
  962. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  963. #elif defined(__BIG_ENDIAN)
  964. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  965. #else
  966. #error Host endianness not defined
  967. #endif
  968. /* Check port for UD address vector: */
  969. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  970. /* Enable IPoIB checksumming if we can: */
  971. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  972. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  973. /* Enable QoS support if module parameter set */
  974. if (enable_qos)
  975. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  976. /* enable counters */
  977. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  978. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  979. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  980. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  981. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  982. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  983. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  984. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  985. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  986. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  987. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  988. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  989. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  990. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  991. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  992. /* multicast attributes */
  993. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  994. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  995. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  996. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  997. MLX4_PUT(inbox, (u8) (1 << 3), INIT_HCA_UC_STEERING_OFFSET);
  998. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  999. /* TPT attributes */
  1000. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1001. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1002. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1003. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1004. /* UAR attributes */
  1005. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1006. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1007. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1008. MLX4_CMD_NATIVE);
  1009. if (err)
  1010. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1011. mlx4_free_cmd_mailbox(dev, mailbox);
  1012. return err;
  1013. }
  1014. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1015. struct mlx4_init_hca_param *param)
  1016. {
  1017. struct mlx4_cmd_mailbox *mailbox;
  1018. __be32 *outbox;
  1019. int err;
  1020. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1021. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1022. if (IS_ERR(mailbox))
  1023. return PTR_ERR(mailbox);
  1024. outbox = mailbox->buf;
  1025. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1026. MLX4_CMD_QUERY_HCA,
  1027. MLX4_CMD_TIME_CLASS_B,
  1028. !mlx4_is_slave(dev));
  1029. if (err)
  1030. goto out;
  1031. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1032. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1033. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1034. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1035. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1036. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1037. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1038. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1039. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1040. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1041. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1042. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1043. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1044. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1045. /* multicast attributes */
  1046. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1047. MLX4_GET(param->log_mc_entry_sz, outbox,
  1048. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1049. MLX4_GET(param->log_mc_hash_sz, outbox,
  1050. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1051. MLX4_GET(param->log_mc_table_sz, outbox,
  1052. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1053. /* TPT attributes */
  1054. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1055. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1056. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1057. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1058. /* UAR attributes */
  1059. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1060. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1061. out:
  1062. mlx4_free_cmd_mailbox(dev, mailbox);
  1063. return err;
  1064. }
  1065. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1066. struct mlx4_vhcr *vhcr,
  1067. struct mlx4_cmd_mailbox *inbox,
  1068. struct mlx4_cmd_mailbox *outbox,
  1069. struct mlx4_cmd_info *cmd)
  1070. {
  1071. struct mlx4_priv *priv = mlx4_priv(dev);
  1072. int port = vhcr->in_modifier;
  1073. int err;
  1074. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1075. return 0;
  1076. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1077. return -ENODEV;
  1078. /* Enable port only if it was previously disabled */
  1079. if (!priv->mfunc.master.init_port_ref[port]) {
  1080. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1081. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1082. if (err)
  1083. return err;
  1084. }
  1085. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1086. ++priv->mfunc.master.init_port_ref[port];
  1087. return 0;
  1088. }
  1089. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1090. {
  1091. struct mlx4_cmd_mailbox *mailbox;
  1092. u32 *inbox;
  1093. int err;
  1094. u32 flags;
  1095. u16 field;
  1096. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1097. #define INIT_PORT_IN_SIZE 256
  1098. #define INIT_PORT_FLAGS_OFFSET 0x00
  1099. #define INIT_PORT_FLAG_SIG (1 << 18)
  1100. #define INIT_PORT_FLAG_NG (1 << 17)
  1101. #define INIT_PORT_FLAG_G0 (1 << 16)
  1102. #define INIT_PORT_VL_SHIFT 4
  1103. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1104. #define INIT_PORT_MTU_OFFSET 0x04
  1105. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1106. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1107. #define INIT_PORT_GUID0_OFFSET 0x10
  1108. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1109. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1110. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1111. if (IS_ERR(mailbox))
  1112. return PTR_ERR(mailbox);
  1113. inbox = mailbox->buf;
  1114. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1115. flags = 0;
  1116. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1117. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1118. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1119. field = 128 << dev->caps.ib_mtu_cap[port];
  1120. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1121. field = dev->caps.gid_table_len[port];
  1122. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1123. field = dev->caps.pkey_table_len[port];
  1124. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1125. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1126. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1127. mlx4_free_cmd_mailbox(dev, mailbox);
  1128. } else
  1129. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1130. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1131. return err;
  1132. }
  1133. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1134. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1135. struct mlx4_vhcr *vhcr,
  1136. struct mlx4_cmd_mailbox *inbox,
  1137. struct mlx4_cmd_mailbox *outbox,
  1138. struct mlx4_cmd_info *cmd)
  1139. {
  1140. struct mlx4_priv *priv = mlx4_priv(dev);
  1141. int port = vhcr->in_modifier;
  1142. int err;
  1143. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1144. (1 << port)))
  1145. return 0;
  1146. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1147. return -ENODEV;
  1148. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1149. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1150. MLX4_CMD_NATIVE);
  1151. if (err)
  1152. return err;
  1153. }
  1154. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1155. --priv->mfunc.master.init_port_ref[port];
  1156. return 0;
  1157. }
  1158. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1159. {
  1160. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1161. MLX4_CMD_WRAPPED);
  1162. }
  1163. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1164. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1165. {
  1166. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1167. MLX4_CMD_NATIVE);
  1168. }
  1169. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1170. {
  1171. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1172. MLX4_CMD_SET_ICM_SIZE,
  1173. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1174. if (ret)
  1175. return ret;
  1176. /*
  1177. * Round up number of system pages needed in case
  1178. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1179. */
  1180. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1181. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1182. return 0;
  1183. }
  1184. int mlx4_NOP(struct mlx4_dev *dev)
  1185. {
  1186. /* Input modifier of 0x1f means "finish as soon as possible." */
  1187. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1188. }
  1189. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1190. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1191. {
  1192. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1193. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1194. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1195. MLX4_CMD_NATIVE);
  1196. }
  1197. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1198. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1199. {
  1200. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1201. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1202. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1203. }
  1204. EXPORT_SYMBOL_GPL(mlx4_wol_write);