setup-sh7724.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_dma.h>
  22. #include <linux/sh_timer.h>
  23. #include <linux/io.h>
  24. #include <linux/notifier.h>
  25. #include <asm/suspend.h>
  26. #include <asm/clock.h>
  27. #include <asm/mmzone.h>
  28. #include <cpu/dma-register.h>
  29. #include <cpu/sh7724.h>
  30. /* DMA */
  31. static const struct sh_dmae_channel sh7724_dmae_channels[] = {
  32. {
  33. .offset = 0,
  34. .dmars = 0,
  35. .dmars_bit = 0,
  36. }, {
  37. .offset = 0x10,
  38. .dmars = 0,
  39. .dmars_bit = 8,
  40. }, {
  41. .offset = 0x20,
  42. .dmars = 4,
  43. .dmars_bit = 0,
  44. }, {
  45. .offset = 0x30,
  46. .dmars = 4,
  47. .dmars_bit = 8,
  48. }, {
  49. .offset = 0x50,
  50. .dmars = 8,
  51. .dmars_bit = 0,
  52. }, {
  53. .offset = 0x60,
  54. .dmars = 8,
  55. .dmars_bit = 8,
  56. }
  57. };
  58. static const unsigned int ts_shift[] = TS_SHIFT;
  59. static struct sh_dmae_pdata dma_platform_data = {
  60. .channel = sh7724_dmae_channels,
  61. .channel_num = ARRAY_SIZE(sh7724_dmae_channels),
  62. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  63. .ts_low_mask = CHCR_TS_LOW_MASK,
  64. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  65. .ts_high_mask = CHCR_TS_HIGH_MASK,
  66. .ts_shift = ts_shift,
  67. .ts_shift_num = ARRAY_SIZE(ts_shift),
  68. .dmaor_init = DMAOR_INIT,
  69. };
  70. /* Resource order important! */
  71. static struct resource sh7724_dmae0_resources[] = {
  72. {
  73. /* Channel registers and DMAOR */
  74. .start = 0xfe008020,
  75. .end = 0xfe00808f,
  76. .flags = IORESOURCE_MEM,
  77. },
  78. {
  79. /* DMARSx */
  80. .start = 0xfe009000,
  81. .end = 0xfe00900b,
  82. .flags = IORESOURCE_MEM,
  83. },
  84. {
  85. /* DMA error IRQ */
  86. .start = 78,
  87. .end = 78,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. {
  91. /* IRQ for channels 0-3 */
  92. .start = 48,
  93. .end = 51,
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. {
  97. /* IRQ for channels 4-5 */
  98. .start = 76,
  99. .end = 77,
  100. .flags = IORESOURCE_IRQ,
  101. },
  102. };
  103. /* Resource order important! */
  104. static struct resource sh7724_dmae1_resources[] = {
  105. {
  106. /* Channel registers and DMAOR */
  107. .start = 0xfdc08020,
  108. .end = 0xfdc0808f,
  109. .flags = IORESOURCE_MEM,
  110. },
  111. {
  112. /* DMARSx */
  113. .start = 0xfdc09000,
  114. .end = 0xfdc0900b,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. {
  118. /* DMA error IRQ */
  119. .start = 74,
  120. .end = 74,
  121. .flags = IORESOURCE_IRQ,
  122. },
  123. {
  124. /* IRQ for channels 0-3 */
  125. .start = 40,
  126. .end = 43,
  127. .flags = IORESOURCE_IRQ,
  128. },
  129. {
  130. /* IRQ for channels 4-5 */
  131. .start = 72,
  132. .end = 73,
  133. .flags = IORESOURCE_IRQ,
  134. },
  135. };
  136. static struct platform_device dma0_device = {
  137. .name = "sh-dma-engine",
  138. .id = 0,
  139. .resource = sh7724_dmae0_resources,
  140. .num_resources = ARRAY_SIZE(sh7724_dmae0_resources),
  141. .dev = {
  142. .platform_data = &dma_platform_data,
  143. },
  144. .archdata = {
  145. .hwblk_id = HWBLK_DMAC0,
  146. },
  147. };
  148. static struct platform_device dma1_device = {
  149. .name = "sh-dma-engine",
  150. .id = 1,
  151. .resource = sh7724_dmae1_resources,
  152. .num_resources = ARRAY_SIZE(sh7724_dmae1_resources),
  153. .dev = {
  154. .platform_data = &dma_platform_data,
  155. },
  156. .archdata = {
  157. .hwblk_id = HWBLK_DMAC1,
  158. },
  159. };
  160. /* Serial */
  161. static struct plat_sci_port scif0_platform_data = {
  162. .mapbase = 0xffe00000,
  163. .flags = UPF_BOOT_AUTOCONF,
  164. .type = PORT_SCIF,
  165. .irqs = { 80, 80, 80, 80 },
  166. };
  167. static struct platform_device scif0_device = {
  168. .name = "sh-sci",
  169. .id = 0,
  170. .dev = {
  171. .platform_data = &scif0_platform_data,
  172. },
  173. };
  174. static struct plat_sci_port scif1_platform_data = {
  175. .mapbase = 0xffe10000,
  176. .flags = UPF_BOOT_AUTOCONF,
  177. .type = PORT_SCIF,
  178. .irqs = { 81, 81, 81, 81 },
  179. };
  180. static struct platform_device scif1_device = {
  181. .name = "sh-sci",
  182. .id = 1,
  183. .dev = {
  184. .platform_data = &scif1_platform_data,
  185. },
  186. };
  187. static struct plat_sci_port scif2_platform_data = {
  188. .mapbase = 0xffe20000,
  189. .flags = UPF_BOOT_AUTOCONF,
  190. .type = PORT_SCIF,
  191. .irqs = { 82, 82, 82, 82 },
  192. };
  193. static struct platform_device scif2_device = {
  194. .name = "sh-sci",
  195. .id = 2,
  196. .dev = {
  197. .platform_data = &scif2_platform_data,
  198. },
  199. };
  200. static struct plat_sci_port scif3_platform_data = {
  201. .mapbase = 0xa4e30000,
  202. .flags = UPF_BOOT_AUTOCONF,
  203. .type = PORT_SCIFA,
  204. .irqs = { 56, 56, 56, 56 },
  205. };
  206. static struct platform_device scif3_device = {
  207. .name = "sh-sci",
  208. .id = 3,
  209. .dev = {
  210. .platform_data = &scif3_platform_data,
  211. },
  212. };
  213. static struct plat_sci_port scif4_platform_data = {
  214. .mapbase = 0xa4e40000,
  215. .flags = UPF_BOOT_AUTOCONF,
  216. .type = PORT_SCIFA,
  217. .irqs = { 88, 88, 88, 88 },
  218. };
  219. static struct platform_device scif4_device = {
  220. .name = "sh-sci",
  221. .id = 4,
  222. .dev = {
  223. .platform_data = &scif4_platform_data,
  224. },
  225. };
  226. static struct plat_sci_port scif5_platform_data = {
  227. .mapbase = 0xa4e50000,
  228. .flags = UPF_BOOT_AUTOCONF,
  229. .type = PORT_SCIFA,
  230. .irqs = { 109, 109, 109, 109 },
  231. };
  232. static struct platform_device scif5_device = {
  233. .name = "sh-sci",
  234. .id = 5,
  235. .dev = {
  236. .platform_data = &scif5_platform_data,
  237. },
  238. };
  239. /* RTC */
  240. static struct resource rtc_resources[] = {
  241. [0] = {
  242. .start = 0xa465fec0,
  243. .end = 0xa465fec0 + 0x58 - 1,
  244. .flags = IORESOURCE_IO,
  245. },
  246. [1] = {
  247. /* Period IRQ */
  248. .start = 69,
  249. .flags = IORESOURCE_IRQ,
  250. },
  251. [2] = {
  252. /* Carry IRQ */
  253. .start = 70,
  254. .flags = IORESOURCE_IRQ,
  255. },
  256. [3] = {
  257. /* Alarm IRQ */
  258. .start = 68,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. static struct platform_device rtc_device = {
  263. .name = "sh-rtc",
  264. .id = -1,
  265. .num_resources = ARRAY_SIZE(rtc_resources),
  266. .resource = rtc_resources,
  267. .archdata = {
  268. .hwblk_id = HWBLK_RTC,
  269. },
  270. };
  271. /* I2C0 */
  272. static struct resource iic0_resources[] = {
  273. [0] = {
  274. .name = "IIC0",
  275. .start = 0x04470000,
  276. .end = 0x04470018 - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. [1] = {
  280. .start = 96,
  281. .end = 99,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device iic0_device = {
  286. .name = "i2c-sh_mobile",
  287. .id = 0, /* "i2c0" clock */
  288. .num_resources = ARRAY_SIZE(iic0_resources),
  289. .resource = iic0_resources,
  290. .archdata = {
  291. .hwblk_id = HWBLK_IIC0,
  292. },
  293. };
  294. /* I2C1 */
  295. static struct resource iic1_resources[] = {
  296. [0] = {
  297. .name = "IIC1",
  298. .start = 0x04750000,
  299. .end = 0x04750018 - 1,
  300. .flags = IORESOURCE_MEM,
  301. },
  302. [1] = {
  303. .start = 92,
  304. .end = 95,
  305. .flags = IORESOURCE_IRQ,
  306. },
  307. };
  308. static struct platform_device iic1_device = {
  309. .name = "i2c-sh_mobile",
  310. .id = 1, /* "i2c1" clock */
  311. .num_resources = ARRAY_SIZE(iic1_resources),
  312. .resource = iic1_resources,
  313. .archdata = {
  314. .hwblk_id = HWBLK_IIC1,
  315. },
  316. };
  317. /* VPU */
  318. static struct uio_info vpu_platform_data = {
  319. .name = "VPU5F",
  320. .version = "0",
  321. .irq = 60,
  322. };
  323. static struct resource vpu_resources[] = {
  324. [0] = {
  325. .name = "VPU",
  326. .start = 0xfe900000,
  327. .end = 0xfe902807,
  328. .flags = IORESOURCE_MEM,
  329. },
  330. [1] = {
  331. /* place holder for contiguous memory */
  332. },
  333. };
  334. static struct platform_device vpu_device = {
  335. .name = "uio_pdrv_genirq",
  336. .id = 0,
  337. .dev = {
  338. .platform_data = &vpu_platform_data,
  339. },
  340. .resource = vpu_resources,
  341. .num_resources = ARRAY_SIZE(vpu_resources),
  342. .archdata = {
  343. .hwblk_id = HWBLK_VPU,
  344. },
  345. };
  346. /* VEU0 */
  347. static struct uio_info veu0_platform_data = {
  348. .name = "VEU3F0",
  349. .version = "0",
  350. .irq = 83,
  351. };
  352. static struct resource veu0_resources[] = {
  353. [0] = {
  354. .name = "VEU3F0",
  355. .start = 0xfe920000,
  356. .end = 0xfe9200cb,
  357. .flags = IORESOURCE_MEM,
  358. },
  359. [1] = {
  360. /* place holder for contiguous memory */
  361. },
  362. };
  363. static struct platform_device veu0_device = {
  364. .name = "uio_pdrv_genirq",
  365. .id = 1,
  366. .dev = {
  367. .platform_data = &veu0_platform_data,
  368. },
  369. .resource = veu0_resources,
  370. .num_resources = ARRAY_SIZE(veu0_resources),
  371. .archdata = {
  372. .hwblk_id = HWBLK_VEU0,
  373. },
  374. };
  375. /* VEU1 */
  376. static struct uio_info veu1_platform_data = {
  377. .name = "VEU3F1",
  378. .version = "0",
  379. .irq = 54,
  380. };
  381. static struct resource veu1_resources[] = {
  382. [0] = {
  383. .name = "VEU3F1",
  384. .start = 0xfe924000,
  385. .end = 0xfe9240cb,
  386. .flags = IORESOURCE_MEM,
  387. },
  388. [1] = {
  389. /* place holder for contiguous memory */
  390. },
  391. };
  392. static struct platform_device veu1_device = {
  393. .name = "uio_pdrv_genirq",
  394. .id = 2,
  395. .dev = {
  396. .platform_data = &veu1_platform_data,
  397. },
  398. .resource = veu1_resources,
  399. .num_resources = ARRAY_SIZE(veu1_resources),
  400. .archdata = {
  401. .hwblk_id = HWBLK_VEU1,
  402. },
  403. };
  404. static struct sh_timer_config cmt_platform_data = {
  405. .channel_offset = 0x60,
  406. .timer_bit = 5,
  407. .clockevent_rating = 125,
  408. .clocksource_rating = 200,
  409. };
  410. static struct resource cmt_resources[] = {
  411. [0] = {
  412. .start = 0x044a0060,
  413. .end = 0x044a006b,
  414. .flags = IORESOURCE_MEM,
  415. },
  416. [1] = {
  417. .start = 104,
  418. .flags = IORESOURCE_IRQ,
  419. },
  420. };
  421. static struct platform_device cmt_device = {
  422. .name = "sh_cmt",
  423. .id = 0,
  424. .dev = {
  425. .platform_data = &cmt_platform_data,
  426. },
  427. .resource = cmt_resources,
  428. .num_resources = ARRAY_SIZE(cmt_resources),
  429. .archdata = {
  430. .hwblk_id = HWBLK_CMT,
  431. },
  432. };
  433. static struct sh_timer_config tmu0_platform_data = {
  434. .channel_offset = 0x04,
  435. .timer_bit = 0,
  436. .clockevent_rating = 200,
  437. };
  438. static struct resource tmu0_resources[] = {
  439. [0] = {
  440. .start = 0xffd80008,
  441. .end = 0xffd80013,
  442. .flags = IORESOURCE_MEM,
  443. },
  444. [1] = {
  445. .start = 16,
  446. .flags = IORESOURCE_IRQ,
  447. },
  448. };
  449. static struct platform_device tmu0_device = {
  450. .name = "sh_tmu",
  451. .id = 0,
  452. .dev = {
  453. .platform_data = &tmu0_platform_data,
  454. },
  455. .resource = tmu0_resources,
  456. .num_resources = ARRAY_SIZE(tmu0_resources),
  457. .archdata = {
  458. .hwblk_id = HWBLK_TMU0,
  459. },
  460. };
  461. static struct sh_timer_config tmu1_platform_data = {
  462. .channel_offset = 0x10,
  463. .timer_bit = 1,
  464. .clocksource_rating = 200,
  465. };
  466. static struct resource tmu1_resources[] = {
  467. [0] = {
  468. .start = 0xffd80014,
  469. .end = 0xffd8001f,
  470. .flags = IORESOURCE_MEM,
  471. },
  472. [1] = {
  473. .start = 17,
  474. .flags = IORESOURCE_IRQ,
  475. },
  476. };
  477. static struct platform_device tmu1_device = {
  478. .name = "sh_tmu",
  479. .id = 1,
  480. .dev = {
  481. .platform_data = &tmu1_platform_data,
  482. },
  483. .resource = tmu1_resources,
  484. .num_resources = ARRAY_SIZE(tmu1_resources),
  485. .archdata = {
  486. .hwblk_id = HWBLK_TMU0,
  487. },
  488. };
  489. static struct sh_timer_config tmu2_platform_data = {
  490. .channel_offset = 0x1c,
  491. .timer_bit = 2,
  492. };
  493. static struct resource tmu2_resources[] = {
  494. [0] = {
  495. .start = 0xffd80020,
  496. .end = 0xffd8002b,
  497. .flags = IORESOURCE_MEM,
  498. },
  499. [1] = {
  500. .start = 18,
  501. .flags = IORESOURCE_IRQ,
  502. },
  503. };
  504. static struct platform_device tmu2_device = {
  505. .name = "sh_tmu",
  506. .id = 2,
  507. .dev = {
  508. .platform_data = &tmu2_platform_data,
  509. },
  510. .resource = tmu2_resources,
  511. .num_resources = ARRAY_SIZE(tmu2_resources),
  512. .archdata = {
  513. .hwblk_id = HWBLK_TMU0,
  514. },
  515. };
  516. static struct sh_timer_config tmu3_platform_data = {
  517. .channel_offset = 0x04,
  518. .timer_bit = 0,
  519. };
  520. static struct resource tmu3_resources[] = {
  521. [0] = {
  522. .start = 0xffd90008,
  523. .end = 0xffd90013,
  524. .flags = IORESOURCE_MEM,
  525. },
  526. [1] = {
  527. .start = 57,
  528. .flags = IORESOURCE_IRQ,
  529. },
  530. };
  531. static struct platform_device tmu3_device = {
  532. .name = "sh_tmu",
  533. .id = 3,
  534. .dev = {
  535. .platform_data = &tmu3_platform_data,
  536. },
  537. .resource = tmu3_resources,
  538. .num_resources = ARRAY_SIZE(tmu3_resources),
  539. .archdata = {
  540. .hwblk_id = HWBLK_TMU1,
  541. },
  542. };
  543. static struct sh_timer_config tmu4_platform_data = {
  544. .channel_offset = 0x10,
  545. .timer_bit = 1,
  546. };
  547. static struct resource tmu4_resources[] = {
  548. [0] = {
  549. .start = 0xffd90014,
  550. .end = 0xffd9001f,
  551. .flags = IORESOURCE_MEM,
  552. },
  553. [1] = {
  554. .start = 58,
  555. .flags = IORESOURCE_IRQ,
  556. },
  557. };
  558. static struct platform_device tmu4_device = {
  559. .name = "sh_tmu",
  560. .id = 4,
  561. .dev = {
  562. .platform_data = &tmu4_platform_data,
  563. },
  564. .resource = tmu4_resources,
  565. .num_resources = ARRAY_SIZE(tmu4_resources),
  566. .archdata = {
  567. .hwblk_id = HWBLK_TMU1,
  568. },
  569. };
  570. static struct sh_timer_config tmu5_platform_data = {
  571. .channel_offset = 0x1c,
  572. .timer_bit = 2,
  573. };
  574. static struct resource tmu5_resources[] = {
  575. [0] = {
  576. .start = 0xffd90020,
  577. .end = 0xffd9002b,
  578. .flags = IORESOURCE_MEM,
  579. },
  580. [1] = {
  581. .start = 57,
  582. .flags = IORESOURCE_IRQ,
  583. },
  584. };
  585. static struct platform_device tmu5_device = {
  586. .name = "sh_tmu",
  587. .id = 5,
  588. .dev = {
  589. .platform_data = &tmu5_platform_data,
  590. },
  591. .resource = tmu5_resources,
  592. .num_resources = ARRAY_SIZE(tmu5_resources),
  593. .archdata = {
  594. .hwblk_id = HWBLK_TMU1,
  595. },
  596. };
  597. /* JPU */
  598. static struct uio_info jpu_platform_data = {
  599. .name = "JPU",
  600. .version = "0",
  601. .irq = 27,
  602. };
  603. static struct resource jpu_resources[] = {
  604. [0] = {
  605. .name = "JPU",
  606. .start = 0xfe980000,
  607. .end = 0xfe9902d3,
  608. .flags = IORESOURCE_MEM,
  609. },
  610. [1] = {
  611. /* place holder for contiguous memory */
  612. },
  613. };
  614. static struct platform_device jpu_device = {
  615. .name = "uio_pdrv_genirq",
  616. .id = 3,
  617. .dev = {
  618. .platform_data = &jpu_platform_data,
  619. },
  620. .resource = jpu_resources,
  621. .num_resources = ARRAY_SIZE(jpu_resources),
  622. .archdata = {
  623. .hwblk_id = HWBLK_JPU,
  624. },
  625. };
  626. /* SPU2DSP0 */
  627. static struct uio_info spu0_platform_data = {
  628. .name = "SPU2DSP0",
  629. .version = "0",
  630. .irq = 86,
  631. };
  632. static struct resource spu0_resources[] = {
  633. [0] = {
  634. .name = "SPU2DSP0",
  635. .start = 0xFE200000,
  636. .end = 0xFE2FFFFF,
  637. .flags = IORESOURCE_MEM,
  638. },
  639. [1] = {
  640. /* place holder for contiguous memory */
  641. },
  642. };
  643. static struct platform_device spu0_device = {
  644. .name = "uio_pdrv_genirq",
  645. .id = 4,
  646. .dev = {
  647. .platform_data = &spu0_platform_data,
  648. },
  649. .resource = spu0_resources,
  650. .num_resources = ARRAY_SIZE(spu0_resources),
  651. .archdata = {
  652. .hwblk_id = HWBLK_SPU,
  653. },
  654. };
  655. /* SPU2DSP1 */
  656. static struct uio_info spu1_platform_data = {
  657. .name = "SPU2DSP1",
  658. .version = "0",
  659. .irq = 87,
  660. };
  661. static struct resource spu1_resources[] = {
  662. [0] = {
  663. .name = "SPU2DSP1",
  664. .start = 0xFE300000,
  665. .end = 0xFE3FFFFF,
  666. .flags = IORESOURCE_MEM,
  667. },
  668. [1] = {
  669. /* place holder for contiguous memory */
  670. },
  671. };
  672. static struct platform_device spu1_device = {
  673. .name = "uio_pdrv_genirq",
  674. .id = 5,
  675. .dev = {
  676. .platform_data = &spu1_platform_data,
  677. },
  678. .resource = spu1_resources,
  679. .num_resources = ARRAY_SIZE(spu1_resources),
  680. .archdata = {
  681. .hwblk_id = HWBLK_SPU,
  682. },
  683. };
  684. static struct platform_device *sh7724_devices[] __initdata = {
  685. &scif0_device,
  686. &scif1_device,
  687. &scif2_device,
  688. &scif3_device,
  689. &scif4_device,
  690. &scif5_device,
  691. &cmt_device,
  692. &tmu0_device,
  693. &tmu1_device,
  694. &tmu2_device,
  695. &tmu3_device,
  696. &tmu4_device,
  697. &tmu5_device,
  698. &dma0_device,
  699. &dma1_device,
  700. &rtc_device,
  701. &iic0_device,
  702. &iic1_device,
  703. &vpu_device,
  704. &veu0_device,
  705. &veu1_device,
  706. &jpu_device,
  707. &spu0_device,
  708. &spu1_device,
  709. };
  710. static int __init sh7724_devices_setup(void)
  711. {
  712. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  713. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  714. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  715. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  716. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  717. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  718. return platform_add_devices(sh7724_devices,
  719. ARRAY_SIZE(sh7724_devices));
  720. }
  721. arch_initcall(sh7724_devices_setup);
  722. static struct platform_device *sh7724_early_devices[] __initdata = {
  723. &scif0_device,
  724. &scif1_device,
  725. &scif2_device,
  726. &scif3_device,
  727. &scif4_device,
  728. &scif5_device,
  729. &cmt_device,
  730. &tmu0_device,
  731. &tmu1_device,
  732. &tmu2_device,
  733. &tmu3_device,
  734. &tmu4_device,
  735. &tmu5_device,
  736. };
  737. void __init plat_early_device_setup(void)
  738. {
  739. early_platform_add_devices(sh7724_early_devices,
  740. ARRAY_SIZE(sh7724_early_devices));
  741. }
  742. #define RAMCR_CACHE_L2FC 0x0002
  743. #define RAMCR_CACHE_L2E 0x0001
  744. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  745. void l2_cache_init(void)
  746. {
  747. /* Enable L2 cache */
  748. __raw_writel(L2_CACHE_ENABLE, RAMCR);
  749. }
  750. enum {
  751. UNUSED = 0,
  752. ENABLED,
  753. DISABLED,
  754. /* interrupt sources */
  755. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  756. HUDI,
  757. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  758. _2DG_TRI, _2DG_INI, _2DG_CEI,
  759. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  760. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  761. SCIFA3,
  762. VPU,
  763. TPU,
  764. CEU1,
  765. BEU1,
  766. USB0, USB1,
  767. ATAPI,
  768. RTC_ATI, RTC_PRI, RTC_CUI,
  769. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  770. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  771. KEYSC,
  772. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  773. VEU0,
  774. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  775. SPU_SPUI0, SPU_SPUI1,
  776. SCIFA4,
  777. ICB,
  778. ETHI,
  779. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  780. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  781. CMT,
  782. TSIF,
  783. FSI,
  784. SCIFA5,
  785. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  786. IRDA,
  787. JPU,
  788. _2DDMAC,
  789. MMC_MMC2I, MMC_MMC3I,
  790. LCDC,
  791. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  792. /* interrupt groups */
  793. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  794. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  795. };
  796. static struct intc_vect vectors[] __initdata = {
  797. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  798. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  799. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  800. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  801. INTC_VECT(DMAC1A_DEI0, 0x700),
  802. INTC_VECT(DMAC1A_DEI1, 0x720),
  803. INTC_VECT(DMAC1A_DEI2, 0x740),
  804. INTC_VECT(DMAC1A_DEI3, 0x760),
  805. INTC_VECT(_2DG_TRI, 0x780),
  806. INTC_VECT(_2DG_INI, 0x7A0),
  807. INTC_VECT(_2DG_CEI, 0x7C0),
  808. INTC_VECT(DMAC0A_DEI0, 0x800),
  809. INTC_VECT(DMAC0A_DEI1, 0x820),
  810. INTC_VECT(DMAC0A_DEI2, 0x840),
  811. INTC_VECT(DMAC0A_DEI3, 0x860),
  812. INTC_VECT(VIO_CEU0, 0x880),
  813. INTC_VECT(VIO_BEU0, 0x8A0),
  814. INTC_VECT(VIO_VEU1, 0x8C0),
  815. INTC_VECT(VIO_VOU, 0x8E0),
  816. INTC_VECT(SCIFA3, 0x900),
  817. INTC_VECT(VPU, 0x980),
  818. INTC_VECT(TPU, 0x9A0),
  819. INTC_VECT(CEU1, 0x9E0),
  820. INTC_VECT(BEU1, 0xA00),
  821. INTC_VECT(USB0, 0xA20),
  822. INTC_VECT(USB1, 0xA40),
  823. INTC_VECT(ATAPI, 0xA60),
  824. INTC_VECT(RTC_ATI, 0xA80),
  825. INTC_VECT(RTC_PRI, 0xAA0),
  826. INTC_VECT(RTC_CUI, 0xAC0),
  827. INTC_VECT(DMAC1B_DEI4, 0xB00),
  828. INTC_VECT(DMAC1B_DEI5, 0xB20),
  829. INTC_VECT(DMAC1B_DADERR, 0xB40),
  830. INTC_VECT(DMAC0B_DEI4, 0xB80),
  831. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  832. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  833. INTC_VECT(KEYSC, 0xBE0),
  834. INTC_VECT(SCIF_SCIF0, 0xC00),
  835. INTC_VECT(SCIF_SCIF1, 0xC20),
  836. INTC_VECT(SCIF_SCIF2, 0xC40),
  837. INTC_VECT(VEU0, 0xC60),
  838. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  839. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  840. INTC_VECT(SPU_SPUI0, 0xCC0),
  841. INTC_VECT(SPU_SPUI1, 0xCE0),
  842. INTC_VECT(SCIFA4, 0xD00),
  843. INTC_VECT(ICB, 0xD20),
  844. INTC_VECT(ETHI, 0xD60),
  845. INTC_VECT(I2C1_ALI, 0xD80),
  846. INTC_VECT(I2C1_TACKI, 0xDA0),
  847. INTC_VECT(I2C1_WAITI, 0xDC0),
  848. INTC_VECT(I2C1_DTEI, 0xDE0),
  849. INTC_VECT(I2C0_ALI, 0xE00),
  850. INTC_VECT(I2C0_TACKI, 0xE20),
  851. INTC_VECT(I2C0_WAITI, 0xE40),
  852. INTC_VECT(I2C0_DTEI, 0xE60),
  853. INTC_VECT(SDHI0, 0xE80),
  854. INTC_VECT(SDHI0, 0xEA0),
  855. INTC_VECT(SDHI0, 0xEC0),
  856. INTC_VECT(SDHI0, 0xEE0),
  857. INTC_VECT(CMT, 0xF00),
  858. INTC_VECT(TSIF, 0xF20),
  859. INTC_VECT(FSI, 0xF80),
  860. INTC_VECT(SCIFA5, 0xFA0),
  861. INTC_VECT(TMU0_TUNI0, 0x400),
  862. INTC_VECT(TMU0_TUNI1, 0x420),
  863. INTC_VECT(TMU0_TUNI2, 0x440),
  864. INTC_VECT(IRDA, 0x480),
  865. INTC_VECT(SDHI1, 0x4E0),
  866. INTC_VECT(SDHI1, 0x500),
  867. INTC_VECT(SDHI1, 0x520),
  868. INTC_VECT(JPU, 0x560),
  869. INTC_VECT(_2DDMAC, 0x4A0),
  870. INTC_VECT(MMC_MMC2I, 0x5A0),
  871. INTC_VECT(MMC_MMC3I, 0x5C0),
  872. INTC_VECT(LCDC, 0xF40),
  873. INTC_VECT(TMU1_TUNI0, 0x920),
  874. INTC_VECT(TMU1_TUNI1, 0x940),
  875. INTC_VECT(TMU1_TUNI2, 0x960),
  876. };
  877. static struct intc_group groups[] __initdata = {
  878. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  879. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  880. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  881. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  882. INTC_GROUP(USB, USB0, USB1),
  883. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  884. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  885. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  886. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  887. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  888. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  889. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  890. };
  891. static struct intc_mask_reg mask_registers[] __initdata = {
  892. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  893. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  894. 0, DISABLED, ENABLED, ENABLED } },
  895. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  896. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  897. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  898. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  899. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  900. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  901. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  902. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  903. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  904. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  905. JPU, 0, 0, LCDC } },
  906. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  907. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  908. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  909. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  910. { 0, 0, ICB, SCIFA4,
  911. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  912. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  913. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  914. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  915. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  916. { DISABLED, DISABLED, ENABLED, ENABLED,
  917. 0, 0, SCIFA5, FSI } },
  918. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  919. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  920. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  921. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  922. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  923. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  924. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  925. 0, TPU, 0, TSIF } },
  926. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  927. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  928. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  929. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  930. };
  931. static struct intc_prio_reg prio_registers[] __initdata = {
  932. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  933. TMU0_TUNI2, IRDA } },
  934. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  935. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  936. TMU1_TUNI2, SPU } },
  937. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  938. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  939. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  940. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  941. SCIF_SCIF2, VEU0 } },
  942. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  943. I2C1, I2C0 } },
  944. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  945. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  946. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  947. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  948. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  949. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  950. };
  951. static struct intc_sense_reg sense_registers[] __initdata = {
  952. { 0xa414001c, 16, 2, /* ICR1 */
  953. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  954. };
  955. static struct intc_mask_reg ack_registers[] __initdata = {
  956. { 0xa4140024, 0, 8, /* INTREQ00 */
  957. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  958. };
  959. static struct intc_desc intc_desc __initdata = {
  960. .name = "sh7724",
  961. .force_enable = ENABLED,
  962. .force_disable = DISABLED,
  963. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  964. prio_registers, sense_registers, ack_registers),
  965. };
  966. void __init plat_irq_setup(void)
  967. {
  968. register_intc_controller(&intc_desc);
  969. }
  970. static struct {
  971. /* BSC */
  972. unsigned long mmselr;
  973. unsigned long cs0bcr;
  974. unsigned long cs4bcr;
  975. unsigned long cs5abcr;
  976. unsigned long cs5bbcr;
  977. unsigned long cs6abcr;
  978. unsigned long cs6bbcr;
  979. unsigned long cs4wcr;
  980. unsigned long cs5awcr;
  981. unsigned long cs5bwcr;
  982. unsigned long cs6awcr;
  983. unsigned long cs6bwcr;
  984. /* INTC */
  985. unsigned short ipra;
  986. unsigned short iprb;
  987. unsigned short iprc;
  988. unsigned short iprd;
  989. unsigned short ipre;
  990. unsigned short iprf;
  991. unsigned short iprg;
  992. unsigned short iprh;
  993. unsigned short ipri;
  994. unsigned short iprj;
  995. unsigned short iprk;
  996. unsigned short iprl;
  997. unsigned char imr0;
  998. unsigned char imr1;
  999. unsigned char imr2;
  1000. unsigned char imr3;
  1001. unsigned char imr4;
  1002. unsigned char imr5;
  1003. unsigned char imr6;
  1004. unsigned char imr7;
  1005. unsigned char imr8;
  1006. unsigned char imr9;
  1007. unsigned char imr10;
  1008. unsigned char imr11;
  1009. unsigned char imr12;
  1010. /* RWDT */
  1011. unsigned short rwtcnt;
  1012. unsigned short rwtcsr;
  1013. /* CPG */
  1014. unsigned long irdaclk;
  1015. unsigned long spuclk;
  1016. } sh7724_rstandby_state;
  1017. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  1018. unsigned long flags, void *unused)
  1019. {
  1020. if (!(flags & SUSP_SH_RSTANDBY))
  1021. return NOTIFY_DONE;
  1022. /* BCR */
  1023. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  1024. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  1025. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  1026. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  1027. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  1028. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  1029. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  1030. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  1031. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  1032. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  1033. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  1034. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  1035. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  1036. /* INTC */
  1037. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  1038. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  1039. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  1040. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  1041. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  1042. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  1043. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  1044. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  1045. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  1046. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  1047. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  1048. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  1049. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  1050. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  1051. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  1052. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  1053. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  1054. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  1055. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  1056. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  1057. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  1058. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  1059. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  1060. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  1061. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  1062. /* RWDT */
  1063. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  1064. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  1065. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  1066. sh7724_rstandby_state.rwtcsr |= 0xa500;
  1067. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  1068. /* CPG */
  1069. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  1070. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  1071. return NOTIFY_DONE;
  1072. }
  1073. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  1074. unsigned long flags, void *unused)
  1075. {
  1076. if (!(flags & SUSP_SH_RSTANDBY))
  1077. return NOTIFY_DONE;
  1078. /* BCR */
  1079. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  1080. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  1081. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  1082. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  1083. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  1084. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  1085. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  1086. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  1087. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  1088. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  1089. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  1090. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  1091. /* INTC */
  1092. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  1093. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  1094. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  1095. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  1096. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  1097. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  1098. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  1099. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  1100. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  1101. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  1102. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  1103. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  1104. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  1105. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  1106. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  1107. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  1108. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  1109. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  1110. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  1111. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  1112. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  1113. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  1114. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  1115. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  1116. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  1117. /* RWDT */
  1118. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  1119. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  1120. /* CPG */
  1121. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  1122. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  1123. return NOTIFY_DONE;
  1124. }
  1125. static struct notifier_block sh7724_pre_sleep_notifier = {
  1126. .notifier_call = sh7724_pre_sleep_notifier_call,
  1127. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  1128. };
  1129. static struct notifier_block sh7724_post_sleep_notifier = {
  1130. .notifier_call = sh7724_post_sleep_notifier_call,
  1131. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  1132. };
  1133. static int __init sh7724_sleep_setup(void)
  1134. {
  1135. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  1136. &sh7724_pre_sleep_notifier);
  1137. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  1138. &sh7724_post_sleep_notifier);
  1139. return 0;
  1140. }
  1141. arch_initcall(sh7724_sleep_setup);